# 54LS161A/DM54LS161A/DM74LS161A, 54LS163A/DM54LS163A/DM74LS163A Synchronous 4-Bit Binary Counters ### **General Description** These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The LS161A and LS163A are 4-bit binary counters. The carry output is decoded by means of a NOR gate, thus preventing spikes during the normal counting mode of operation. Synchronous operation is provided by having all flipflops clocked simultaneously so that the outputs change coincident with each other when so instructed by the countenable inputs and internal gating. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform. These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable input. The clear function for the LS161A is asynchronous; and a low level at the clear input sets all four of the flip-flop outputs low, regardless of the levels of clock, load, or enable inputs. The clear function for the LS163A is synchronous; and a low level at the clear inputs sets all four of the flip-flop outputs low after the next clock pulse, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily, as decoding the maximum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to all low outputs. gating. Instrumental in accomplishing this function are two count-enable inputs and a ripple carry output. Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high-level output pulse with a duration approximately equal to the high-level portion of the $Q_{A}$ output. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages. High-to-low level transitions at the enable P or T inputs may occur, regardless of the logic level of the clock. These counters feature a fully independent clock circuit. Changes made to control inputs (enable P or T or load) that will modify the operating mode have no effect until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) will be dictated solely by the conditions meeting the stable set-up and hold times. ### **Features** - Synchronously programmable - Internal look-ahead for fast counting - Carry output for n-bit cascading - Synchronous counting - Load control line - Diode-clamped inputs - Typical propagation time, clock to Q output 14 ns - Typical clock frequency 32 MHz - Typical power dissipation 93 mW - Alternate Military/Aerospace device (54LS161, 54LS163) is available. Contact a National Semiconductor Sales Office/Distributor for specificaitons. ### **Connection Diagram** ### **Dual-In-Line Package** The carry look-ahead circuitry provides for cascading coun- ters for n-bit synchronous applications without additional Order Numbers 54LS161ADMQB, 54LS161AFMQB, 54LS161ALMQB, 54LS163ADMQB, 54LS163AFMQB, 54LS163ALMQB, DM54LS161AJ, DM54LS161AW, DM54LS163AJ, DM54LS163AW, DM74LS161AM, DM74LS161AM, DM74LS161AM, DM74LS163AM or DM74LS163AN See NS Package Number E20A, J16A, M16A, N16E or W16A TL/F/6397-1 ### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range Storage Temperature Range $-65^{\circ}\text{C} \text{ to } +150^{\circ}\text{C}$ Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # **Recommended Operating Conditions** | Symbol | Parameter | | [ | DM54LS161A | | | DM74LS161A | | | | |------------------|-------------------------|-----------------|-----|------------|------|------|------------|------|-------|--| | Symbol | | | Min | Nom | Max | Min | Nom | Max | Units | | | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | | V <sub>IH</sub> | High Level Input | t Voltage | 2 | | | 2 | | | ٧ | | | V <sub>IL</sub> | Low Level Input | Voltage | | | 0.7 | | | 0.8 | ٧ | | | ГОН | High Level Outp | out Current | | | -0.4 | | | -0.4 | mA | | | l <sub>OL</sub> | Low Level Outp | ut Current | | | 4 | | | 8 | mA | | | f <sub>CLK</sub> | Clock Frequenc | y (Note 1) | 0 | | 25 | 0 | | 25 | MHz | | | | Clock Frequenc | y (Note 2) | 0 | | 20 | 0 | | 20 | MHz | | | t <sub>W</sub> | Pulse Width | Clock | 20 | 6 | | 20 | 6 | | ns | | | | (Note 1) | Clear | 20 | 9 | | 20 | 9 | | | | | | Pulse Width<br>(Note 2) | Clock | 25 | | | 25 | | | ns | | | | | Clear | 25 | | | 25 | | | 113 | | | t <sub>SU</sub> | Setup Time<br>(Note 1) | Data | 20 | 8 | | 20 | 8 | | ns | | | | | Enable P | 25 | 17 | | 25 | 17 | | | | | | | Load | 25 | 15 | | 25 | 15 | | | | | | Setup Time | Data | 20 | | | 20 | | | ns | | | | (Note 2) | Enable P | 30 | | | 30 | | | | | | | | Load | 30 | | | 30 | | | | | | t <sub>H</sub> | Hold Time | Data | 0 | -3 | | 0 | -3 | | ns | | | | (Note 1) | Others | 0 | -3 | | 0 | -3 | | | | | | Hold Time | Data | 5 | | | 5 | | | ns | | | | (Note 2) | Others | 5 | | | 5 | | | 113 | | | t <sub>REL</sub> | Clear Release T | ime (Note 1) | 20 | | | 20 | | | ns | | | | Clear Release T | ime (Note 2) | 25 | | | 25 | | | ns | | | T <sub>A</sub> | Free Air Operati | ing Temperature | -55 | | 125 | 0 | | 70 | °C | | Note 1: $C_L=15$ pF, $R_L=2$ k $\Omega$ , $T_A=25$ °C and $V_{CC}=5.5V$ . Note 2: $C_L=50$ pF, $R_L=2$ k $\Omega$ , $T_A=25$ °C and $V_{CC}=5.5V$ . 'LS161 Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | |-----------------|-------------------------------------|---------------------------------------|----------|-----|-----------------|------|-------------| | VI | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 \text{ mA}$ | | | | -1.5 | ٧ | | $V_{OH}$ | High Level Output | $V_{CC} = Min, I_{OH} = Max$ | DM54 | 2.5 | 3.4 | | <b>&gt;</b> | | | Voltage | $V_{IL} = Max, V_{IH} = Min$ | DM74 | 2.7 | 3.4 | | • | | $V_{OL}$ | Low Level Output | $V_{CC} = Min, I_{OL} = Max$ | DM54 | | 0.25 | 0.4 | | | | Voltage | $V_{IL} = Max, V_{IH} = Min$ | DM74 | | 0.35 | 0.5 | ٧ | | | | $I_{OL} = 4 \text{ mA}, V_{CC} = Min$ | DM74 | | 0.25 | 0.4 | | | II | Input Current @ Max | V <sub>CC</sub> = Max | Enable T | | | 0.2 | | | | Input Voltage | $V_I = 7V$ | Clock | | | 0.2 | mA | | | | | Load | | | 0.2 | | | | | | Others | | | 0.1 | | | I <sub>IH</sub> | High Level Input | $V_{CC} = Max$ | Enable T | | | 40 | -<br>μA | | | Current | V <sub>I</sub> = 2.7V | Clock | | | 40 | | | | | | Load | | | 40 | | | | | | Others | | | 20 | | | I <sub>IL</sub> | Low Level Input | V <sub>CC</sub> = Max | Enable T | | | -0.8 | - mA | | | Current | $V_I = 0.4V$ | Clock | | | -0.8 | | | | | | Load | | | -0.8 | | | | | | Others | | | -0.4 | | | los | Short Circuit | V <sub>CC</sub> = Max | DM54 | -20 | | -100 | mA | | | Output Current | (Note 2) | DM74 | -20 | | -100 | 1117 | | Іссн | Supply Current with<br>Outputs High | V <sub>CC</sub> = Max<br>(Note 3) | | | 18 | 31 | mA | | ICCL | Supply Current with<br>Outputs Low | V <sub>CC</sub> = Max<br>(Note 4) | | | 19 | 32 | mA | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 3: I<sub>CCH</sub> is measured with the load high, then again with the load low, with all other inputs high and all outputs open. Note 4: I<sub>CCL</sub> is measured with the clock input high, then again with the clock input low, with all other inputs low and all outputs open. 'LS161 Switching Characteristics at $V_{CC}=5V$ and $T_A=25^{\circ}C$ (See Section 1 for Test Waveforms and Output Load) | | | <b>.</b> | | | | | | |------------------|----------------------------------------------------|-------------------------------|------------------------|-----|------------------------|-----|-------| | Symbol | Parameter | From (Input)<br>To (Output) | C <sub>L</sub> = 15 pF | | C <sub>L</sub> = 50 pF | | Units | | | | (5 4.7 4.7 | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | | 25 | | 20 | | MHz | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Ripple Carry | | 25 | | 30 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Ripple Carry | | 30 | | 38 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to Any Q<br>(Load High) | | 22 | | 27 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to Any Q<br>(Load High) | | 27 | | 38 | ns | 'LS161 Switching Characteristics at $V_{CC}=5V$ and $T_A=25^{\circ}C$ (See Section 1 for Test Waveforms and Output Load) (Continued) | | | F (1+) | | l | | | | |------------------|----------------------------------------------------|------------------------------|------------------------|-----|------------------------|-----|-------| | Symbol | Parameter | From (Input) To (Output) | C <sub>L</sub> = 15 pF | | C <sub>L</sub> = 50 pF | | Units | | | | (0.44.4) | Min | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to Any Q<br>(Load Low) | | 24 | | 30 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to Any Q<br>(Load Low) | | 27 | | 38 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Enable T to<br>Ripple Carry | | 14 | | 27 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Enable T to<br>Ripple Carry | | 15 | | 27 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear to<br>Any Q | | 28 | | 45 | ns | # **Recommended Operating Conditions** | Symbol | Parameter | | 1 | DM54LS163A | | | DM74LS163A | | | |------------------|-------------------------|----------------|-----|------------|------|------|------------|------|-------| | | | | Min | Nom | Max | Min | Nom | Max | Units | | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | High Level Input | Voltage | 2 | | | 2 | | | V | | $V_{IL}$ | Low Level Input | Voltage | | | 0.7 | | | 0.8 | V | | Іон | High Level Outp | ut Current | | | -0.4 | | | -0.4 | mA | | l <sub>OL</sub> | Low Level Outp | ut Current | | | 4 | | | 8 | mA | | f <sub>CLK</sub> | Clock Frequenc | y (Note 1) | 0 | | 25 | 0 | | 25 | MHz | | | Clock Frequenc | y (Note 2) | 0 | | 20 | 0 | | 20 | MHz | | t <sub>W</sub> | Pulse Width | Clock | 20 | 6 | | 20 | 6 | | ns | | | (Note 1) | Clear | 20 | 9 | | 20 | 9 | | | | | Pulse Width<br>(Note 2) | Clock | 25 | | | 25 | | | - ns | | | | Clear | 25 | | | 25 | | | | | t <sub>SU</sub> | Setup Time<br>(Note 1) | Data | 20 | 8 | | 20 | 8 | | ns | | | | Enable P | 25 | 17 | | 25 | 17 | | | | | | Load | 25 | 15 | | 25 | 15 | | | | | Setup Time | Data | 20 | | | 20 | | | ns | | | (Note 2) | Enable P | 30 | | | 30 | | | | | | | Load | 30 | | | 30 | | | | | t <sub>H</sub> | Hold Time | Data | 0 | -3 | | 0 | -3 | | ns | | | (Note 1) | Others | 0 | -3 | | 0 | -3 | | 113 | | | Hold Time | Data | 5 | | | 5 | | | ns | | | (Note 2) | Others | 5 | | | 5 | | | 113 | | t <sub>REL</sub> | Clear Release T | ime (Note 1) | 20 | | | 20 | | | ns | | | Clear Release T | ime (Note 2) | 25 | | | 25 | | | ns | | T <sub>A</sub> | Free Air Operati | ng Temperature | -55 | | 125 | 0 | | 70 | °C | Note 1: $C_L = 15$ pF, $R_L = 2$ k $\Omega$ , $T_A = 25$ °C and $V_{CC} = 5V$ . Note 2: $C_L = 50$ pF, $R_L = 2$ k $\Omega$ , $T_A = 25$ °C and $V_{CC} = 5V$ . 'LS163 Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 1) | Max | Units | | | |------------------------------------|-------------------------------------|---------------------------------------|--------------|-----------------|------|-------|------|--| | VI | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 \text{ mA}$ | | | | -1.5 | ٧ | | | V <sub>OH</sub> | High Level Output | $V_{CC} = Min, I_{OH} = Max$ | DM54 | 2.5 | 3.4 | | V | | | | Voltage | $V_{IL} = Max, V_{IH} = Min$ | DM74 | 2.7 | 3.4 | | | | | V <sub>OL</sub> | Low Level Output | $V_{CC} = Min, I_{OL} = Max$ | DM54 | | 0.25 | 0.4 | | | | | Voltage | $V_{IL} = Max, V_{IH} = Min$ | DM74 | | 0.35 | 0.5 | V | | | | | $I_{OL} = 4 \text{ mA}, V_{CC} = Min$ | DM74 | | 0.25 | 0.4 | | | | II | Input Current @ Max | V <sub>CC</sub> = Max | Enable T | | | 0.2 | | | | | Input Voltage | $V_I = 7V$ | Clock, Clear | | | 0.2 | mA | | | | | | Load | | | 0.2 | | | | | | | Others | | | 0.1 | | | | I <sub>IH</sub> High Level Current | High Level Input | V <sub>CC</sub> = Max | Enable T | | | 40 | μΑ | | | | Current | V <sub>I</sub> = 2.7V | Load | | | 40 | | | | | | | Clock, Clear | | | 40 | | | | | | | Others | | | 20 | | | | I <sub>IL</sub> | Low Level Input | V <sub>CC</sub> = Max | Enable T | | | -0.8 | - mA | | | | Current | $V_I = 0.4V$ | Clock, Clear | | | -0.8 | | | | | | | Load | | | -0.8 | | | | | | | Others | | | -0.4 | | | | los | Short Circuit | V <sub>CC</sub> = Max | DM54 | -20 | | -100 | m 1 | | | | Output Current | (Note 2) | DM74 | -20 | | -100 | - mA | | | ICCH | Supply Current with<br>Outputs High | V <sub>CC</sub> = Max<br>(Note 3) | | | 18 | 31 | mA | | | I <sub>CCL</sub> | Supply Current with<br>Outputs Low | V <sub>CC</sub> = Max<br>(Note 4) | | | 18 | 32 | mA | | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 3: I<sub>CCH</sub> is measured with the load high, then again with the load low, with all other inputs high and all outputs open. Note 4: I<sub>CCL</sub> is measured with the clock input high, then again with the clock input low, with all other inputs low and all outputs open. ## **'LS163 Switching Characteristics** at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ (See Section 1 for Test Waveforms and Output Load) | | | From (Input) | | | | | | |------------------|----------------------------------------------------|-------------------------------|---------------|-----|----------------|-----|-------| | Symbol | Parameter | To (Output) | $C_L = 15 pF$ | | $C_L = 50 pF$ | | Units | | | | | Min | Max | Min | Max | | | $f_{MAX}$ | Maximum Clock Frequency | | 25 | | 20 | | MHz | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Ripple Carry | | 25 | | 30 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Ripple Carry | | 30 | | 38 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to Any Q<br>(Load High) | | 22 | | 27 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to Any Q<br>(Load High) | | 27 | | 38 | ns | 'LS163 Switching Characteristics at $V_{CC}=5V$ and $T_A=25^{\circ}C$ (See Section 1 for Test Waveforms and Output Load) (Continued) | | | From (Input) | | | | | | |------------------|----------------------------------------------------|------------------------------|------------------------|-----|------------------------|-----|-------| | Symbol | Parameter | To (Output) | C <sub>L</sub> = 15 pF | | C <sub>L</sub> = 50 pF | | Units | | | | | Min | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to Any Q<br>(Load Low) | | 24 | | 30 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to Any Q<br>(Load Low) | | 27 | | 38 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Enable T to<br>Ripple Carry | | 14 | | 27 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Enable T to<br>Ripple Carry | | 15 | | 27 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear to Any Q<br>(Note 1) | | 28 | | 45 | ns | Note 1: The propagation delay clear to output is measured from the clock input transition. # **Logic Diagram** The LS161A is similar, however, the clear buffer is connected directly to the flip flops. TL/F/6397-2 ## **Parameter Measurement Information** ### Switching Time Waveforms TL/F/6397-3 Note A: The input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, duty cycle $\leq$ 50%, Z<sub>OUT</sub> $\approx$ 50 $\Omega$ , t<sub>f</sub> $\leq$ 10 ns, t<sub>f</sub> $\leq$ 10 ns. Vary PRR to measure f<sub>MAX</sub>. Note B: Outputs $Q_D$ and carry are tested at $t_{n+16}$ where $t_n$ is the bit time when all outputs are low. Note C: $V_{REF} = 1.5V$ . ### **Switching Time Waveforms** TL/F/6397-4 Note A: The input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, duty cycle $\leq$ 50%, $Z_{OUT} \approx 50\Omega$ , $t_f \leq$ 6 ns, $t_f \leq$ 6 ns. Vary PRR to measure $t_{MAX}$ . Note B: Enable P and enable T setup times are measured at $t_{n\,+\,0}.$ Note C: $V_{REF} = 1.3V$ . ## Physical Dimensions inches (millimeters) (Continued) 16-Lead Small Outline Molded Package (M) Order Number DM74LS161AM or DM74LS163AM NS Package Number M16A 16-Lead Molded Dual-In-Line Package (N) Order Numbers DM74LS161AN, DM74LS163AN NS Package Number N16E ## Physical Dimensions inches (millimeters) (Continued) 16-Lead Ceramic Flat Package (W) Order Numbers 54LS161AFMQB, 54LS163AFMQB, DM54LS161AN or DM54LS163AW NS Package Number W16A ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408