## 54F/74F181 4-Bit Arithmetic Logic Unit #### **General Description** The 'F181 is a 4-bit Arithmetic logic Unit (ALU) which can perform all the possible 16 logic operations on two variables and a variety of arithmetic operations. It is 40% faster than the Schottky ALU and only consumes 30% as much power. #### **Features** - Full lookahead for high-speed arithmetic operation on long words - Guaranteed 4000V minimum ESD protection | Commercial | Military | Package<br>Number | Package Description | |-------------------|--------------------|-------------------|-----------------------------------------------| | 74F181PC | | N24A | 24-Lead (0.600" Wide) Molded Dual-In-Line | | 74F181SPC | | N24C | 24-Lead (0.300" Wide) Molded Dual-In-Line | | | 54F181DM (Note 2) | J24A | 24-Lead Ceramic Dual-In-Line | | | 54F181SDM (Note 2) | J24F | 24-Lead (0.300") Ceramic Dual-In-Line | | 74F181SC (Note 1) | | M24B | 24-Lead (0.300") Molded Small Outline, JEDEC | | | 54F181FM (Note 2) | W24C | 24-Lead Cerpack | | | 54F181LM (Note 2) | E28A | 24-Lead Ceramic Leadless Chip Carrier, Type C | Note 1: Devices also available in 13" reel. Use suffix = SCX. Note 2: Military grade device with environmental and burn-in processing. Use suffix = DMQB, FMQB and LMQB. #### **Connection Diagrams** # Pin Assignment for DIP, SOIC and Flatpak TL/F/9491-1 ## Pin Assignment for LCC TL/F/9491-2 TRI-STATE® is a registered trademark of National Semiconductor Corporation. #### **Logic Symbols** ### Unit Loading/Fan Out | | | 54F/74F | | | | |-----------------------------------|-------------------------------------|------------------|-----------------------------------------------------------------------------------|--|--| | Pin Names | Description | U.L.<br>HIGH/LOW | Input I <sub>IH</sub> /I <sub>IL</sub><br>Output I <sub>OH</sub> /I <sub>OL</sub> | | | | $\overline{A}_0 - \overline{A}_3$ | A Operand Inputs (Active LOW) | 1.0/3.0 | 20 μA/ – 1.8 mA | | | | $\overline{B}_0 - \overline{B}_3$ | B Operand Inputs (Active LOW) | 1.0/3.0 | 20 μA/ – 1.8 mA | | | | S <sub>0</sub> -S <sub>3</sub> | Function Select Inputs | 1.0/4.0 | 20 μA/ -2.4 mA | | | | М | Mode Control Input | 1.0/1.0 | 20 μA/ -0.6 mA | | | | C <sub>n</sub> | Carry Input | 1.0/5.0 | 20 μA/ -3.0 mA | | | | $\overline{F}_0 - \overline{F}_3$ | Function Outputs (Active LOW) | 50/33.3 | -1 mA/20 mA | | | | A = B | Comparator Output | OC*/33.3 | */20 mA | | | | G | Carry Generate Output (Active LOW) | 50/33.3 | -1 mA/20 mA | | | | P | Carry Propagate Output (Active LOW) | 50/33.3 | -1 mA/20 mA | | | | C <sub>n + 4</sub> | Carry Output | 50/33.3 | -1 mA/20 mA | | | #### **Functional Description** The 'F181 is a 4-bit high-speed parallel Arithmetic Logic Unit (ALU). Controlled by the four Function Select inputs $(S_0-S_3)$ and the Mode Control input (M), it can perform all the 16 possible logic operations or 16 different arithmetic operations on Active HIGH or Active LOW operands. The Function Table lists these operations. When the Mode Control input (M) is HIGH, all internal carries are inhibited and the device performs logic operations on the individual bits as listed. When the Mode Control input is LOW, the carries are enabled and the device performs arithmetic operations on the two 4-bit words. The device incorporates full internal carry lookahead and provides for either ripple carry between devices using the $C_{n\,+\,4}$ output, or for carry lookahead between packages using the signals $\overline{P}$ (Carry Propagate) and $\overline{G}$ (Carry Generate). In the Add mode, $\overline{P}$ indicates that $\overline{F}$ is 15 or more, while $\overline{G}$ indicates that $\overline{F}$ is 16 or more. In the Subtract mode $\overline{P}$ indicates that $\overline{F}$ is zero or less, while $\overline{G}$ indicates that $\overline{F}$ is less than zero. $\overline{P}$ and $\overline{\mathbf{G}}$ are not affected by carry in. When speed requirements are not stringent, the 'F181 can be used in a simple Ripple Carry mode by connecting the Carry output (C<sub>n</sub>+4) signal to the Carry input (Cn) of the next unit. For high speed operation the device is used in conjunction with a carry lookahead circuit. One carry lookahead package is required for each group of four 'F181 devices. Carry lookahead can be provided at various levels and offers high speed capability over extremely long word lengths. The A = B output from the device goes HIGH when all four $\overline{F}$ outputs are HIGH and can be used to indicate logic equivalence over four bits when the unit is in the Subtract mode. The A = B output is open collector and can be wired AND with other A = B outputs to give a comparison for more than four bits. The A = B signal can also be used with the $C_{n+4}$ signal to indicate A>B and A<B. The Function Table lists the arithmetic operations that are performed without a carry in. An incoming carry adds a one to each operation. Thus, select code LHHL generates A minus B minus 1 (2s complement notation) without a carry in and generates A minus B when a carry is applied. Because subtraction is actually performed by complementary addition (1s complement), a carry out means borrow; thus a carry is generated when there is no underflow and no carry is generated when there is underflow. As indicated, this device can be used with either active LOW inputs producing active LOW outputs or with active HIGH inputs producing active HIGH outputs. For either case the table lists the operations that are performed to the operands labeled inside the logic symbol. <sup>\*</sup>OC-Open Collector | Sq. Sq. Sq. Sq. (M-H) (M-Log-mactive) (M-Log-m | 'F181 Operation Table | | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------|----------------|----------------|-----------|------------------------|---------------------------------------------------------------|--|--|--| | H | | S <sub>0</sub> | S <sub>1</sub> | S <sub>2</sub> | S <sub>3</sub> | | | Arithmetic<br>(M=L, C <sub>0</sub> =Active) | | | | | L H L L A+B A | | L | L | L | L | Ā | | A | | | | | H | ***** | | | | | | | | | | | | The content of | a An Bn A1 B1 A2 B2 A3 B3 | | | | | | | | | | | | H | | 4 | | | | | | | | | | | A minus B minus 1 | | | | | | | | A • B plus (A + B) plus 1 | | | | | S <sub>2</sub> S <sub>3</sub> S <sub>6</sub> S <sub>7</sub> | S <sub>0</sub> 'F181 | _ | | | | _ | | A minus B | | | | | S | 51 | | | | | | | A + B plus 1 | | | | | A plus | | | | | | | | A plus (A + B plus 1 | | | | | A. All Input Data Inverted A. All Input Data Inverted A. All Input Data Inverted B. A. B. A. B. B. B. B. A. B. B. B. B. A. B. B. B. B. A. B. B. B. B. B. A. B. B. B. B. B. A. B. | | H | | | | | | | | | | | a. All Input Data Inverted L L H H H L Cojic "0" L H H H H H A * B A Plus * B Plus A * B A | 4 4 4 4 | | | | | | | A + B plus 1 | | | | | H | a. All Input Data Inverted | L | L | Н | Н | Logic "0" | A plus A (2 $ imes$ A) | A plus A (2 × A) plus 1 | | | | | H | | | | | | | | A plus A ● B plus 1 | | | | | L L L A B A B A B A B A B B | | | | | | | · · | A plus A • B plus 1 | | | | | H L L L A+B A+B A+B A+B A+B A+B A+B BA | | | | | | | | · · | | | | | L H L L Logic "O" A PB minus 1 (2s comp.) A PB plus (A + B) pl | | | | | | | | | | | | | H | | | | | | | | $A + \overline{B}$ plus 1 | | | | | H | | | | | | Logic "0" | | | | | | | So | C <sub>n</sub> A <sub>0</sub> B <sub>0</sub> A <sub>1</sub> B <sub>1</sub> A <sub>2</sub> B <sub>2</sub> A <sub>3</sub> B <sub>3</sub> | Ղ⊾∣ ե | | | | | | A plus A • B plus 1 | | | | | A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - B A - | <b>—</b> м" | | | | | _ | | A • B plus (A + B) plus 1 | | | | | A plus A • B plus (A + B) | s <sub>0</sub> | P <b>L</b> | | | | | | | | | | | \$\frac{1}{5}\$ \frac{1}{5}\$ \fra | | | | | | | 1 | A plus A • B plus 1 | | | | | A * B plus (A * B) | S <sub>2</sub> | " Н | L | L | Н | Ā⊕B | A plus B | A plus B plus 1 | | | | | | | | | | | _ | | A • B plus (A + B̄) plus 1 | | | | | H | | | | | | | | | | | | | L H H H H A + B A plus (A + B) | 1 1 1 1 | | | | | | | A plus (A + B) plus 1 | | | | | L L L L Ā A B Minus 1 A • m | b. All Input Data True | | | | | | | A plus (A + B) plus 1 | | | | | H L L L GA B minus 1 A • B A • plus (A + B) | | Н | Н | Н | Н | | A minus 1 | A | | | | | L H L L Gojic "1" A B B minus 1 (2s comp.) A B B minus 1 (2s comp.) A B B minus 1 (2s comp.) A B B M A B B minus 1 (2s comp.) A B B M A B B minus 1 (2s comp.) A B Jus (A + B) A B B | | | | | | | | | | | | | H | | | | | | | | | | | | | So Filt 1 | | ₄⊢∣ե | | | | | | | | | | | No. Filist St. | <b>─</b> M | L | | | | | | A plus (A + B) plus 1 | | | | | A plus B plus A + B plus (A + B) | აი | H | | | | _ | | A • B plus (A + B) plus 1 | | | | | S <sub>3</sub> F <sub>0</sub> F <sub>1</sub> F <sub>2</sub> F <sub>3</sub> P C L L L H A+B A+B A plus (A+B) A minus B minus 1 A • B plus (A+B) A + (A+ | <b>─</b> S <sub>1</sub> | ⊍ <b>K</b> U— | | | | | · · | | | | | | S3 F0 F1 F2 F3 | | 1. 1 | | | | | | A $+$ B plus 1<br>A plus (A $+$ $\overline{B}$ ) plus 1 | | | | | C. A Input Data Inverted; B Input Data True H H L H H A + B Logic "0" A plus A (2 × A) H L H H A + B A + B A plus A • + B A + B A + B A + B B A + B B A + B B A + B B A + B B A + B B A + B B A + B B A + B B A + B B A + B B B A + B B B A + B B B A + B B B A + B B B A • B plus (A + B) A • B plus (A + B) A • B plus A • B A • B plus (A + B) A • B plus A • B A • B plus (A + B) A • B plus A • B A • B plus (A + B) A • B plus A • B A • B plus (A + B) A • B plus A • B A • B plus (A + B) | S <sub>3</sub> F <sub>0</sub> F <sub>1</sub> F <sub>2</sub> F <sub>3</sub> | | | | | | | A minus B | | | | | C. A Input Data Inverted; B Input Data True L L H H H A • B A plus • B | 9999 | | Н | L | | _ | | A • B plus (A + B) plus 1 | | | | | B Input Data True H | c A Input Data Inverted: | | | | | | | A + B plus 1 | | | | | L H H H H A A B A Plus A B A A Plus A B A Plus A B A Plus A B B A Plus A B A Plus A B B A Plus A B B A Plus A B B A Plus A B B A Plus A B B A B B A B B A B B B A B B B A B B B B B B B B B B B B B B B B B B B B | | | | | | | | | | | | | H H H H A A A A A A A A A A A A A A A A | · | | | | | | | A plus A • B plus 1 | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | Н | Н | Н | Н | Α | · · | | | | | | L H L L Digic "0" Cn A0 B0 A1 B1 A2 B2 A3 B3 Cn+4 H H L L B Dius (A + B) A plus A • B A plus A • B A plus B A • B plus (A + B) A plus B A • B plus (A + B) A plus B A • B plus (A + B) A plus B A • B plus (A + B) A plus B A • B plus (A + B) A plus B A • B plus (A + B) A plus B A • B plus A • B A • B plus (A + B) A plus B A • B plus A • | | L | L | L | L | Ā | A | A plus 1 | | | | | To a b a b a b a b a b a b a b a b a b a | 1111111 | | | | | | | A + B plus 1 | | | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | <u> </u> | | | | | | | A + B plus 1 | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | -O c <sub>n</sub> A <sub>0</sub> B <sub>0</sub> A <sub>1</sub> B <sub>1</sub> A <sub>2</sub> B <sub>2</sub> A <sub>3</sub> B <sub>3</sub> | | | | | | | A plus A • B plus 1 | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | —м | H | | | | | | A • B plus (A + B) plus 1 | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | - | | | | A⊕B | A plus B | A plus B plus 1 | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | <b>-</b> s <sub>1</sub> | G <b>—</b> I | | | | | | | | | | | S3 F0 F1 F2 F3 | $ s_2$ | | | | | | | | | | | | H H L H A • B A • B minus 1 A • B L L H H Logic "1" A plus A (2 × A) A plus A (2 × A) | S <sub>3</sub> F <sub>0</sub> F <sub>1</sub> F <sub>2</sub> F <sub>3</sub> | · • • • • • • • • • • • • • • • • • • • | | | | | | A • B plus (A + B) plus 1 | | | | | | | - н | | | | A●B | A ● B minus 1 | A•B | | | | | | d Alaput Data Turr | | | | | | | A plus A (2 $\times$ A) plus 1 | | | | | | | | | | | | | A plus $(A + \overline{B})$ plus 1<br>A plus $(A + B)$ plus 1 | | | | | H H H H A A A A A A A A A A A A A A A A | put bate inverted | | | | | | | | | | | #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. $\begin{array}{lll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to} + 150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to} + 125^{\circ}\mbox{C} \\ \mbox{Junction Temperature under Bias} & -55^{\circ}\mbox{C to} + 175^{\circ}\mbox{C} \\ \mbox{Plastic} & -55^{\circ}\mbox{C to} + 150^{\circ}\mbox{C} \\ \end{array}$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with V<sub>CC</sub> = 0V) Standard Output −0.5V to V<sub>CC</sub> TRI-STATE® Output −0.5V to +5.5V Current Applied to Output in LOW State (Max) twice the rated $I_{OL}$ (mA) ESD Last Passing Voltage (Min) 4000V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. # Recommended Operating Conditions Free Air Ambient Temperature Military $-55^{\circ}\text{C to} + 125^{\circ}\text{C}$ Commercial $0^{\circ}\text{C to} + 70^{\circ}\text{C}$ Supply Voltage Military +4.5V to +5.5V Commercial +4.5V to +5.5V #### **DC Electrical Characteristics** | Symbol | Parameter | | 54F/74F | | | Units | v <sub>cc</sub> | Conditions | | |------------------|--------------------------------------------|------------------------------------------------------------------------------|-------------------|-----|------------------------------|-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Symbol | raiaille | tei | Min | Тур | Max | Units | VCC | Conditions | | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | ٧ | | Recognized as a HIGH Signal | | | $V_{IL}$ | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | | $V_{CD}$ | Input Clamp Diode Voltage | | | | -1.2 | V | Min | $I_{IN} = -18 \text{ mA}$ | | | V <sub>OH</sub> | Output HIGH<br>Voltage | 54F 10% V <sub>CC</sub><br>74F 10% V <sub>CC</sub><br>74F 5% V <sub>CC</sub> | 2.5<br>2.5<br>2.7 | | | V | Min | $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$ | | | $V_{OL}$ | Output LOW<br>Voltage | 54F 10% V <sub>CC</sub><br>74F 10% V <sub>CC</sub> | | | 0.5<br>0.5 | ٧ | Min | $I_{OL} = 20 \text{ mA}$<br>$I_{OL} = 20 \text{ mA}$ | | | lіН | Input HIGH<br>Current | 54F<br>74F | | | 20.0<br>5.0 | μΑ | Max | V <sub>IN</sub> = 2.7V | | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | 54F<br>74F | | | 100<br>7.0 | μΑ | Max | V <sub>IN</sub> = 7.0V | | | I <sub>CEX</sub> | Output HIGH<br>Leakage Current | 54F<br>74F | | | 250<br>50 | μΑ | Max | $V_{OUT} = V_{CC}(\overline{F}_n, \overline{G}, \overline{P}, C_{n+4})$ | | | $V_{ID}$ | Input Leakage<br>Test | 74F | 4.75 | | | ٧ | 0.0 | $I_{ m ID}=$ 1.9 $\mu{ m A}$<br>All Other Pins Grounded | | | l <sub>OD</sub> | Output Leakage<br>Circuit Current | 74F | | | 3.75 | μΑ | 0.0 | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded | | | I <sub>IL</sub> | Input LOW Current | | | | -0.6<br>-1.8<br>-2.4<br>-3.0 | mA | Max | $ \begin{vmatrix} V_{IN} = 0.5V \text{ (M)} \\ V_{IN} = 0.5V \text{ ($\overline{A}_0$, $\overline{A}_1$, $\overline{A}_3$, $\overline{B}_0$, $\overline{B}_1$, $\overline{B}_3$)} \\ V_{IN} = 0.5V \text{ ($S_n$, $\overline{A}_2$, $\overline{B}_2$)} \\ V_{IN} = 0.5V \text{ ($C_n$)} $ | | | los | Output Short-Circuit Current | | -60 | | -150 | mA | Max | $V_{OUT} = 0V (\overline{F}_n, \overline{G}, \overline{P}, C_{n+4})$ | | | I <sub>OHC</sub> | Open Collector, Output<br>OFF Leakage Test | | | | 250 | μΑ | Min | $V_{O} = V_{CC} (A = B)$ | | | I <sub>CCH</sub> | Power Supply Curren | t | | 43 | 65.0 | mA | Max | V <sub>O</sub> = HIGH | | | I <sub>CCL</sub> | Power Supply Curren | t | | 43 | 65.0 | mA | Max | $V_O = LOW$ | | | | | | | 74F | | 5 | 4F | 7 | 4F | | |--------------------------------------|----------------------------------------------------------------------------|------|------------|----------------------------------------------------------------------------------------------------------------------------|--------------|------------|-----------------------------|------------------------------------------------------------------|--------------|-------| | Symbol | Parameter | | V | $egin{aligned} \Gamma_{ extsf{A}} &= +25^{\circ} \ C_{ extsf{C}} &= +5.0 \ C_{ extsf{L}} &= 50 \ extsf{pF} \end{aligned}$ | V | | <sub>C</sub> = Mil<br>50 pF | T <sub>A</sub> , V <sub>CC</sub> = Com<br>C <sub>L</sub> = 50 pF | | Units | | | Path | Mode | Min | Тур | Max | Min | Max | Min | Max | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay $C_n$ to $C_{n+4}$ | | 3.0<br>3.0 | 6.4<br>6.1 | 8.5<br>8.0 | 3.0<br>3.0 | 10.0<br>9.5 | 3.0<br>3.0 | 9.5<br>9.0 | ns | | t <sub>PLH</sub> | Propagation Delay $\overline{A}$ or $\overline{B}$ to $C_{n+4}$ | Sum | 5.0<br>4.0 | 10.0<br>9.4 | 13.0<br>12.0 | 5.0<br>3.5 | 15.5<br>16.5 | 5.0<br>4.0 | 14.0<br>13.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay $\overline{A}$ or $\overline{B}$ to $C_{n+4}$ | Dif | 5.0<br>5.0 | 10.8<br>10.0 | 14.0<br>13.0 | 5.0<br>4.0 | 17.0<br>15.0 | 5.0<br>5.0 | 15.0<br>14.0 | ns | | t <sub>PLH</sub> | Propagation Delay $C_n$ to $\overline{F}$ | Any | 3.0<br>3.0 | 6.7<br>6.5 | 8.5<br>8.5 | 2.5<br>2.5 | 16.0<br>12.0 | 3.0<br>3.0 | 9.5<br>9.5 | ns | | t <sub>PLH</sub> | Propagation Delay $\overline{A}$ or $\overline{B}$ or $\overline{G}$ | Sum | 3.0<br>3.0 | 5.7<br>5.8 | 7.5<br>7.5 | 2.5<br>2.5 | 9.0<br>9.5 | 3.0<br>3.0 | 8.5<br>8.5 | ns | | t <sub>PLH</sub> | Propagation Delay $\overline{A}$ or $\overline{B}$ to $\overline{G}$ | Dif | 3.0<br>3.0 | 6.5<br>7.3 | 8.5<br>9.5 | 2.5<br>2.5 | 11.5<br>11.0 | 3.0<br>3.0 | 9.5<br>10.5 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay $\overline{A}$ or $\overline{B}$ to $\overline{P}$ | Sum | 3.0<br>3.0 | 5.0<br>5.5 | 7.0<br>7.5 | 2.5<br>3.0 | 8.5<br>9.5 | 3.0<br>3.0 | 8.0<br>8.5 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay $\overline{A}$ or $\overline{B}$ to $\overline{P}$ | Dif | 3.0<br>4.0 | 5.8<br>6.5 | 7.5<br>8.5 | 2.5<br>3.0 | 11.0<br>11.0 | 3.0<br>4.0 | 8.5<br>9.5 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay $\overline{A}_i$ or $\overline{B}_i$ to $\overline{F}_i$ | Sum | 3.0<br>3.0 | 7.0<br>7.2 | 9.0<br>10.0 | 3.0<br>3.0 | 14.5<br>14.5 | 3.0<br>3.0 | 10.0<br>10.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay $\overline{A}_i$ or $\overline{B}_i$ to $\overline{F}_i$ | Dif | 3.0<br>3.0 | 8.2<br>5.0 | 11.0<br>11.0 | 3.0<br>3.0 | 17.5<br>14.5 | 3.0<br>3.0 | 12.0<br>12.0 | ns | | t <sub>PLH</sub> | Propagation Delay Any A or B to Any F | Sum | 4.0<br>4.0 | 8.0<br>7.8 | 10.5<br>10.0 | 3.5<br>4.0 | 16.5<br>13.5 | 4.0<br>4.0 | 11.5<br>11.0 | ns | #### **Ordering Information** $\overline{\mathsf{A}}$ or $\overline{\mathsf{B}}$ to $\overline{\mathsf{F}}$ Propagation Delay Any $\overline{A}$ or $\overline{B}$ to Any $\overline{F}$ Propagation Delay Propagation Delay $\overline{A}$ or $\overline{B}$ to A = B $t_{\text{PLH}}$ $t_{PHL}$ $t_{PLH}$ $t_{\text{PHL}}$ $t_{\text{PLH}}$ $t_{PHL}$ The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows: 9.4 9.4 6.0 6.0 18.5 9.8 4.5 3.5 4.0 4.0 11.0 6.0 Dif Logic Dif 12.0 12.0 9.0 10.0 27.0 12.5 3.5 3.0 3.5 3.0 8.0 5.5 17.5 14.0 14.5 15.5 35.0 21.0 4.5 3.5 4.0 4.0 11.0 6.0 13.0 13.0 10.0 11.0 29.0 13.5 ns ns ns #### Physical Dimensions inches (millimeters) (Continued) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408