## 54F/74F164A Serial-In, Parallel-Out Shift Register ## **General Description** The 'F164A is a high-speed 8-bit serial-in/parallel-out shift register. Serial data is entered through a 2-input AND gate synchronous with the LOW-to-HIGH transition of the clock. The device features an asynchronous Master Reset which clears the register, setting all outputs LOW independent of the clock. The 'F164A is a faster version of the 'F164. #### **Features** - Typical shift frequency of 90 MHz - Asynchronous Master Reset - Gated serial data input - Fully synchronous data transfers - Guaranteed 4000V min ESD protection - 'F164A is a faster version of the 'F164 | Commercial | Military | Package<br>Number | Package Description | | | |--------------------|--------------------|-------------------|---------------------------------------------------|--|--| | 74F164APC | | N14A | 14-Lead (0.300" Wide) Molded Dual-In-Line | | | | | 54F164ADM (Note 2) | J14A | 14-Lead Ceramic Dual-In-Line | | | | 74F164ASC (Note 1) | | M14A | 14-Lead (0.150" Wide) Molded Small Outline, JEDEC | | | | 74F164ASJ (Note 1) | | M14D | 14-Lead (0.300" Wide) Molded Small Outline, EIAJ | | | | | 74F164AFM (Note 2) | W14B | 14-Lead Cerpack | | | | | 74F164ALM (Note 2) | E20A | 20-Lead Ceramic Leadless Chip Carrier, Type C | | | Note 1: Devices also available in 13" reel. Use suffix = SCX and SJX. Note 2: Military grade device with environmental and burn-in processing. Use suffix = DMQB, FMQB and LMQB. ## **Logic Symbols** TRI-STATE® is a registered trademark of National Semiconductor Corporation ## **Connection Diagrams** Pin Assignment for DIP, SOIC and Flatpak TL/F/10613-2 TL/F/10613-3 ## **Unit Loading/Fan Out** | | | 54F/74F | | | | |--------------------------------|----------------------------------------|------------------|-----------------------------------------------------------------------------------|--|--| | Pin Names | Description | U.L.<br>HIGH/LOW | Input I <sub>IH</sub> /I <sub>IL</sub><br>Output I <sub>OH</sub> /I <sub>OL</sub> | | | | A, B | Data Inputs | 1.0/1.0 | 20 μA/ - 0.6 mA | | | | CP | Clock Pulse Input (Active Rising Edge) | 1.0/1.0 | 20 μA/ - 0.6 mA | | | | MR | Master Reset Input (Active LOW) | 1.0/1.0 | 20 μA/ - 0.6 mA | | | | Q <sub>0</sub> -Q <sub>7</sub> | Outputs | 50/33.3 | -1 mA/20 mA | | | #### **Functional Description** The 'F164A is an edge-triggered 8-bit shift register with serial data entry and an output from each of the eight stages. Data is entered serially through one of two inputs (A or B); either of these inputs can be used as an active HIGH Enable for data entry through the other input. An unused input must be tied HIGH. Each LOW-to-HIGH transition on the Clock (CP) input shifts data one place to the right and enters into $Q_0$ the logical AND of the two data inputs (A • B) that existed before the rising clock edge. A LOW level on the Master Reset ( $\overline{\text{MR}}$ ) input overrides all other inputs and clears the register asynchronously, forcing all Q outputs LOW. #### **Mode Select Table** | Operating | I | nputs | | Outputs | | | | |---------------|----|-------|-----|---------|--------------------------------|--|--| | Mode | MR | Α | В | $Q_0$ | Q <sub>1</sub> -Q <sub>7</sub> | | | | Reset (Clear) | L | Х | Х | L | L-L | | | | | Н | 1 | - 1 | L | q <sub>0</sub> -q <sub>6</sub> | | | | Shift | Н | - 1 | h | L | q <sub>0</sub> -q <sub>6</sub> | | | | Of lift | Н | h | - 1 | L | q <sub>0</sub> -q <sub>6</sub> | | | | | Н | h | h | Н | q <sub>0</sub> -q <sub>6</sub> | | | H(h) = HIGH Voltage Levels L(I) = LOW Voltage Levels X = Immaterial qn = Lower case letters indicate the state of the referenced input or output one setup time prior to the LOW-to-HIGH clock transition. ## **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. $\begin{array}{lll} \text{Storage Temperature} & -65^{\circ}\text{C to} + 150^{\circ}\text{C} \\ \text{Ambient Temperature under Bias} & -55^{\circ}\text{C to} + 125^{\circ}\text{C} \\ \text{Junction Temperature under Bias} & -55^{\circ}\text{C to} + 175^{\circ}\text{C} \\ \text{Plastic} & -55^{\circ}\text{C to} + 150^{\circ}\text{C} \\ \end{array}$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) $\begin{array}{lll} \text{Standard Output} & -0.5 \text{V to V}_{CC} \\ \text{TRI-STATE} \tiny{\$} \text{ Output} & -0.5 \text{V to } +5.5 \text{V} \end{array}$ Current Applied to Output in LOW State (Max) twice the rated $I_{OL}$ (mA) ESD Last Passing Voltage (Min) 4000V **Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. # **Recommended Operating Conditions** Free Air Ambient Temperature Supply Voltage Military + 4.5V to + 5.5V Commercial + 4.5V to + 5.5V ### **DC Electrical Characteristics** | Symbol | Parameter - | | 54F/74F | | | Units | vcc | Conditions | |------------------|--------------------------------------|------------------------------------------------------------------------------|-------------------|-----|-------------|-------|------------|----------------------------------------------------------------------------------| | Symbol | | | Min | Тур | Max | Onits | <b>VCC</b> | Conditions | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signa | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | $V_{CD}$ | Input Clamp Diode Vo | oltage | | | -1.2 | V | Min | $I_{\text{IN}} = -18 \text{mA}$ | | V <sub>OH</sub> | Output HIGH<br>Voltage | 54F 10% V <sub>CC</sub><br>74F 10% V <sub>CC</sub><br>74F 5% V <sub>CC</sub> | 2.5<br>2.5<br>2.7 | | | V | Min | $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$ | | V <sub>OL</sub> | Output LOW<br>Voltage | 54F 10% V <sub>CC</sub><br>74F 10% V <sub>CC</sub> | | | 0.5<br>0.5 | ٧ | Min | I <sub>OL</sub> = 20 mA<br>I <sub>OL</sub> = 20 mA | | I <sub>IH</sub> | Input HIGH<br>Current | 54F<br>74F | | | 20.0<br>5.0 | μΑ | Max | V <sub>IN</sub> = 2.7V | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | 54F<br>74F | | | 100<br>7.0 | μΑ | Max | V <sub>IN</sub> = 7.0V | | I <sub>CEX</sub> | Output HIGH<br>Leakage Current | 54F<br>74F | | | 250<br>50 | μΑ | Max | $V_{OUT} = V_{CC}$ | | V <sub>ID</sub> | Input Leakage<br>Test | 74F | 4.75 | | | ٧ | 0.0 | $I_{\text{ID}} = 1.9 \mu\text{A}$ All other pins grounded | | I <sub>OD</sub> | Output Leakage<br>Circuit Current | 74F | | | 3.75 | μΑ | 0.0 | V <sub>IOD</sub> = 150 mV<br>All other pins grounded | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | mA | Max | V <sub>IN</sub> = 0.5V | | I <sub>OS</sub> | Output Short-Circuit ( | Current | -60 | | <b>-150</b> | mA | Max | V <sub>OUT</sub> = 0V | | I <sub>CC</sub> | Power Supply Curren | t | | 35 | 55 | mA | Max | $\frac{CP}{MR} = HIGH$<br>$\frac{CP}{MR} = GND$ , A, B = GND | ## **AC Electrical Characteristics** | | | 74F | | | 54 <b>F</b> | | 74F | | | |------------------|-------------------------------------------|---------------------------------------------------|------------|------------|------------------------------------------------------------------|------------|------------------------------------------------------------------|------------|-------| | Symbol Parameter | | $T_{A}=+25^{\circ}C$ $V_{CC}=+5.0V$ $C_{L}=50$ pF | | | T <sub>A</sub> , V <sub>CC</sub> = Mil<br>C <sub>L</sub> = 50 pF | | T <sub>A</sub> , V <sub>CC</sub> = Com<br>C <sub>L</sub> = 50 pF | | Units | | | | Min | Тур | Max | Min | Max | Min | Max | | | f <sub>max</sub> | Maximum Clock Frequency | 80 | 120 | | 60 | | 80 | | MHz | | t <sub>PLH</sub> | Propagation Delay<br>CP to Q <sub>n</sub> | 3.0<br>3.5 | 4.8<br>5.0 | 7.5<br>8.0 | 2.5<br>3.0 | 9.0<br>8.5 | 3.0<br>3.5 | 7.5<br>8.0 | ns | | t <sub>PHL</sub> | Propagation Delay<br>MR to Q <sub>n</sub> | 5.0 | 7.0 | 10.0 | 4.0 | 12.5 | 5.0 | 10.5 | ns | ## **AC Operating Requirements** | | | $74F$ $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ | | 54 | F | 74F T <sub>A</sub> , V <sub>CC</sub> = Com | | Units | |--------------------|-----------------------------------------|-----------------------------------------------|-----|----------------------------------|---------|---------------------------------------------|-----|-------| | Symbol | Parameter | | | T <sub>A</sub> , V <sub>CC</sub> | ; = Mil | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>s</sub> (H) | Setup Time, HIGH or LOW<br>A or B to CP | 4.5<br>4.0 | | 5.5<br>4.0 | | 4.5<br>4.0 | | - ns | | t <sub>h</sub> (H) | Hold Time, HIGH or LOW<br>A or B to CP | 1.0<br>1.0 | | 1.0<br>1.0 | | 1.0<br>1.0 | | 113 | | t <sub>w</sub> (H) | CP Pulse Width<br>HIGH or LOW | 4.0<br>7.0 | | 4.0<br>7.0 | | 4.0<br>7.0 | | ns | | t <sub>w</sub> (L) | MR Pulse Width, LOW | 4.0 | | 5.0 | | 4.0 | | ns | | t <sub>rec</sub> | Recovery Time MR to CP | 5.0 | | 6.5 | | 5.0 | | ns | ## **Ordering Information** The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows: ## Physical Dimensions inches (millimeters) (Continued) 14-Lead (0.150" Wide) Molded Small Outline Package, JEDEC (S) NS Package Number M14A ## Physical Dimensions inches (millimeters) (Continued) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconductor GmbH Livry-Gargan-Str. 10 D-82256 Fürstenfeldbruck Germany Tel: (81-41) 35-0 Telex: 527649 Fax: (81-41) 35-1 National Semiconductor Japan Ltd. Sumitomo Chemical Engineering Center Bldg. 7F 1-7-1, Nakase, Mihama-Ku Chiba-City, Ciba Prefecture 261 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductores Do Brazil Ltda. Rue Deputado Lacorda Franco 120-3A Sao Paulo-SP Brazil 05418-000 Tel: (55-11) 212-5066 Telex: 391-1131931 NSBR BR Fax: (55-11) 212-1181 National Semiconductor (Australia) Pty, Ltd. Building 16 Business Park Drive Monash Business Park Nottinghill, Mellbourne Victoria 3168 Australia Tel: (3) 558-9999 Fax: (3) 558-9998