

## **54ACTQ821**

## Quiet Series 10-Bit D Flip-Flop with TRI-STATE® Outputs

#### **General Description**

The ACTQ821 is a 10-bit D flip-flop with non-inverting TRI-STATE outputs arranged in a broadside pinout. The ACTQ821 utilizes NSC Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series™ features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance.

#### **Features**

- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Non-inverting TRI-STATE outputs for bus interfacing
- 4 kV minimum ESD immunity
- Outputs source/sink 24 mA
- Functionally identical to the AM29821

## **Logic Symbols**



#### IEEE/IEC



| Pin Names                                                              | Description         |  |  |  |  |
|------------------------------------------------------------------------|---------------------|--|--|--|--|
| D <sub>0</sub> -D <sub>9</sub>                                         | Data Inputs         |  |  |  |  |
| $\begin{array}{c} D_0 - D_9 \\ O_0 - O_9 \\ \overline{OE} \end{array}$ | Data Outputs        |  |  |  |  |
| ŌĒ                                                                     | Output Enable Input |  |  |  |  |
| СР                                                                     | Clock Input         |  |  |  |  |

## **Connection Diagrams**

#### Pin Assignment for DIP and Flatpak



#### Pin Assignment for LCC



GTO™ is a trademark of National Semiconductor Corporation. TRI-STATE® is a registered trademark of National Semiconductor Corporation. FACT® is a registered trademark of Fairchild Semiconductor Corporation. FACT Quiet Series™ is a trademark of Fairchild Semiconductor Corporation.

## **Functional Description**

The ACTQ821 consists of ten D-type edge-triggered flip-flops. The buffered Clock (CP) and buffered Output Enable (OE) are common to all flip-flops. The flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH CP transition. With  $\overline{\text{OE}}\ \text{LOW}$  the  $\underline{\text{contents}}$  of the flip-flops are available at the outputs. When  $\overline{\text{OE}}$  is HIGH the outputs go to the high impedance state. Operation of the  $\overline{\text{OE}}$  input does not affect the state of the flip-flops.

The ACTQ821 is functionally and pin compatible with the AM29821.

### **Function Table**

| Inputs  OE CP D |    | Internal | Outputs | Function |        |
|-----------------|----|----------|---------|----------|--------|
| ŌĒ              | СР | D        | Q       | 0        |        |
| Н               | \  | L        | L       | Z        | High Z |
| Н               | ~  | Н        | Н       | Z        | High Z |
| L               | \  | L        | L       | L        | Load   |
| L               | ~  | Н        | Н       | Н        | Load   |

- H = HIGH Voltage Level
- L = LOW Voltage Level Z = HIGH Impedance
- ∠ = LOW-to-HIGH Clock Transition

## **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

www.national.com

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V

DC Input Diode Current (IIK)

 $\begin{array}{ll} \mbox{V}_{\mbox{\scriptsize I}} = -0.5 \mbox{V} & -20 \mbox{ mA} \\ \mbox{V}_{\mbox{\scriptsize I}} = \mbox{V}_{\mbox{\scriptsize CC}} + 0.5 \mbox{V} & +20 \mbox{ mA} \end{array}$ 

DC Input Voltage ( $V_{I}$ ) -0.5V to  $V_{CC}$  + 0.5V

DC Output Diode Current (I<sub>OK</sub>)

DC Output Source

or Sink Current (I<sub>O</sub>) ±50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50$  mA

Storage Temperature ( $T_{STG}$ )  $-65^{\circ}C$  to +150 $^{\circ}C$ 

DC Latch-Up Source

or Sink Current ±300 mA

Junction Temperature  $(T_J)$ 

175°C

## Recommended Operating Conditions

Supply Voltage (V<sub>CC</sub>)

'ACTQ 4.5V to 5.5V Input Voltage ( $V_{\rm I}$ ) 0V to  $V_{\rm CC}$  Output Voltage ( $V_{\rm O}$ ) 0V to  $V_{\rm CC}$ 

Operating Temperature (T<sub>A</sub>)

54ACTQ -55°C to +125°C

125 mV/ns

Minimum Input Edge Rate ΔV/Δt

'ACTQ Devices

 $\ensuremath{V_{\text{IN}}}$  from 0.8V to 2.0V

V<sub>CC</sub> @ 4.5V, 5.5V

**Note 1:** Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT® circuits outside databook specifications.

Note 2: All commercial packaging is not recommended for applications requiring greater than 2000 temperature cycles from  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

## DC Electrical Characteristics for 'ACTQ Family Devices

|                  |                                |                 | 54ACTQ           |       |                                        |
|------------------|--------------------------------|-----------------|------------------|-------|----------------------------------------|
| Symbol           | Parameter                      | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions                             |
|                  |                                | (V)             | -55°C to +125°C  |       |                                        |
|                  |                                |                 | Guaranteed       |       |                                        |
|                  |                                |                 | Limits           |       |                                        |
| $V_{IH}$         | Minimum High Level             | 4.5             | 2.0              | V     | V <sub>OUT</sub> = 0.1V                |
|                  | Input Voltage                  | 5.5             | 2.0              |       | or V <sub>CC</sub> – 0.1V              |
| $V_{IL}$         | Maximum Low Level              | 4.5             | 0.8              | V     | V <sub>OUT</sub> = 0.1V                |
|                  | Input Voltage                  | 5.5             | 0.8              |       | or V <sub>CC</sub> – 0.1V              |
| V <sub>OH</sub>  | Minimum High Level             | 4.5             | 4.4              | V     | I <sub>OUT</sub> = -50 μA              |
|                  | Output Voltage                 | 5.5             | 5.4              |       |                                        |
|                  |                                |                 |                  |       | (Note 3)                               |
|                  |                                |                 |                  |       | $V_{IN} = V_{IL}$ or $V_{IH}$          |
|                  |                                | 4.5             | 3.70             | V     | I <sub>OH</sub> = -24 mA               |
|                  |                                | 5.5             | 4.70             |       | $I_{OH} = -24 \text{ mA}$              |
| V <sub>OL</sub>  | Maximum Low Level              | 4.5             | 0.1              | V     | I <sub>OUT</sub> = 50 μA               |
|                  | Output Voltage                 | 5.5             | 0.1              |       |                                        |
|                  |                                |                 |                  |       | (Note 3)                               |
|                  |                                |                 |                  |       | $V_{IN} = V_{IL}$ or $V_{IH}$          |
|                  |                                | 4.5             | 0.50             | V     | I <sub>OL</sub> = 24 mA                |
|                  |                                | 5.5             | 0.50             |       | I <sub>OL</sub> = 24 mA                |
| I <sub>IN</sub>  | Maximum Input                  | 5.5             | ±1.0             | μA    | V <sub>I</sub> = V <sub>CC</sub> , GND |
|                  | Leakage Current                |                 |                  |       |                                        |
| l <sub>oz</sub>  | Maximum TRI-STATE              | 5.5             | ±10.0            | μA    | $V_{I} = V_{IL}, V_{IH}$               |
|                  | Leakage Current                |                 |                  |       | $V_O = V_{CC}$ , GND                   |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5             | 1.6              | mA    | $V_I = V_{CC} - 2.1V$                  |
| I <sub>OLD</sub> | (Note 4)                       | 5.5             | 50               | mA    | V <sub>OLD</sub> = 1.65V Max           |
|                  | Minimum Dynamic                |                 |                  |       |                                        |
| I <sub>OHD</sub> | Output Current                 | 5.5             | -50              | mA    | V <sub>OHD</sub> = 3.85V Min           |

www.national.com

## DC Electrical Characteristics for 'ACTQ Family Devices (Continued)

| Symbol           | Parameter                       | V <sub>cc</sub> (V) | 54ACTQ  T <sub>A</sub> =  -55°C to +125°C  Guaranteed  Limits | Units | Conditions                        |
|------------------|---------------------------------|---------------------|---------------------------------------------------------------|-------|-----------------------------------|
| I <sub>cc</sub>  | Maximum Quiescent               | 5.5                 | 160.0                                                         | μΑ    | V <sub>IN</sub> = V <sub>CC</sub> |
|                  | Supply Current                  |                     |                                                               |       | or GND (Note 5)                   |
| V <sub>OLP</sub> | Quiet Output                    | 5.0                 |                                                               | V     | (Notes 6, 7)                      |
|                  | Maximum Dynamic V <sub>OL</sub> |                     |                                                               |       |                                   |
| V <sub>OLV</sub> | Quiet Output                    | 5.0                 |                                                               | V     | (Notes 6, 7)                      |
|                  | Minimum Dynamic V <sub>OL</sub> |                     |                                                               |       |                                   |

Note 3: All outputs loaded; thresholds on input associated with output under test.

Note 4: Maximum test duration 2.0 ms, one output loaded at a time.

Note 5: I<sub>CC</sub> for 54ACTQ @ 25°C is identical to 74ACTQ @ 25°C.

Note 6: Plastic DIP package.

Note 7: Max number of outputs defined as (n). Data inputs are driven 0V to 3V. One output @ GND.

Note 8: Maximum number of data inputs (n) switching. (n-1) inputs switching 0V to 3V ('ACTQ). Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz.

### **AC Electrical Characteristics**

|                    |                      |                 | 54ACTQ                 |           |       |      |
|--------------------|----------------------|-----------------|------------------------|-----------|-------|------|
|                    |                      | V <sub>cc</sub> |                        | –55°C     | Units | Fig. |
| Symbol             | Parameter            | (V)             |                        | to +125°C |       | No.  |
|                    |                      | (Note 9)        | C <sub>L</sub> = 50 pF |           |       |      |
|                    |                      |                 | Min                    | Max       |       |      |
| f <sub>max</sub>   | Maximum Clock        | 5.0             | 95                     |           | MHz   |      |
|                    | Frequency            |                 |                        |           |       |      |
| t <sub>PLH</sub> , | Propagation Delay    | 5.0             | 2.5                    | 11.5      | ns    |      |
| t <sub>PHL</sub>   | CP to O <sub>n</sub> |                 |                        |           |       |      |
| t <sub>PZH</sub> , | Output Enable Time   | 5.0             | 2.5                    | 13.0      | ns    |      |
| t <sub>PZL</sub>   | OE to O <sub>n</sub> |                 |                        |           |       |      |
| t <sub>PHZ</sub> , | Output Disable Time  | 5.0             | 1.0                    | 9.0       | ns    |      |
| t <sub>PLZ</sub>   | OE to O <sub>n</sub> |                 |                        |           |       |      |

Note 9: Voltage Range 5.0 is 5.0V ±0.5V

Note 10: Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs within the same packaged device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (t<sub>OSHL</sub>) or LOW to HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. Not tested.

## **AC Operating Requirements**

| Symbol         | Parameter               | V <sub>cc</sub> (V) (Note 11) | $54ACTQ$ $T_A = -55^{\circ}C$ $to +125^{\circ}C$ $C_L = 50 pF$ Guaranteed Minimum | Units | Fig.<br>No. |
|----------------|-------------------------|-------------------------------|-----------------------------------------------------------------------------------|-------|-------------|
| t <sub>s</sub> | Setup Time, HIGH or LOW | 5.0                           | 3.0                                                                               | ns    |             |
|                | D <sub>n</sub> to CP    |                               |                                                                                   |       |             |
| t <sub>h</sub> | Hold Time, HIGH or LOW  | 5.0                           | 2.0                                                                               | ns    |             |
|                | D <sub>n</sub> to CP    |                               |                                                                                   |       |             |
| t <sub>w</sub> | CP Pulse Width          | 5.0                           | 4.0                                                                               | ns    |             |
|                | HIGH or LOW             |                               |                                                                                   |       |             |

Note 11: Voltage Range 5.0 is 5.0V ±0.5V

# Capacitance Symbol Тур Units Conditions Parameter $V_{CC} = OPEN$ $V_{CC} = 5.0V$ C<sub>IN</sub> Input Capacitance 4.5 рF Power Dissipation 55.0 рF Capacitance





#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation Americas

Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

www.national.com

**National Semiconductor** Europe

Fax: +49 (0) 1 80-530 85 86 Fax: +49 (0) 1 80-530 85 86

Email: europe.support@nsc.com

Deutsch Tel: +49 (0) 1 80-532 85 85

English Tel: +49 (0) 1 80-532 78 32

Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconductor Asia Pacific Customer Response Group

Tel: 81-3-5620-6175 Fax: 81-3-5620-6179 Fax: 65-2504466 Email: sea.support@nsc.com

National Semiconductor

Japan Ltd.