# **54ACTQ533** Quiet Series Octal Transparent Latch with TRI-STATE® **Outputs** #### **General Description** The ACTQ533 consists of eight latches with TRI-STATE outputs for bus organized system applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is low, the data satisfying the input timing requirements is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the bus output is in the high impedance state. The ACTQ533 utilizes NSC Quiet Series technology to guarantee quiet output switching and improve dynamic threshold performance. FACT Quiet Series™ features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance. #### **Features** - $\blacksquare$ $\rm\,I_{CC}$ and $\rm\,I_{OZ}$ reduced by 50% - Guaranteed simultaneous switching noise level and dynamic threshold performance - Improved latch up immunity - Eight latches in a single package - TRI-STATE outputs drive bus lines or buffer memory address registers - Outputs source/sink 24 mA - Inverted version of the ACTQ373 - 4 kV minimum ESD immunity #### **Logic Symbols** | Pin | Description | | | | | |-----------------------------------|---------------------|--|--|--|--| | Names | | | | | | | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | | | | | LE | Latch Enable Input | | | | | | ŌĒ | Output Enable Input | | | | | | $\overline{O}_0 - \overline{O}_7$ | TRI-STATE Latch | | | | | | | Outputs | | | | | GTO™ is a trademark of National Semiconductor Corporation. TRI-STATE® is a registered trademark of National Semiconductor Corporation. FACT® is a registered trademark of Fairchild Semiconductor Corporation. FACT Quiet Series™ is a trademark of Fairchild Semiconductor Corporation. ## **Connection Diagrams** # Pin Assignment for DIP and Flatpak # Functional Description The ACTQ533 contains eight D-type latches with TRI-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the $D_n$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE standard outputs are controlled by the Output Enable $(\overline{OE})$ input. When $\overline{OE}$ is LOW, the standard outputs are in the 2-state mode. When $\overline{OE}$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. # Pin Assignment for LCC #### **Truth Table** | Inputs | | | Outputs | |--------|----|----------------|--------------------| | LE | ŌĒ | D <sub>n</sub> | $\overline{O}_{n}$ | | Х | Н | Х | Z | | Н | L | L | Н | | Н | L | Н | L | | L | L | X | $\overline{O}_0$ | H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance X = Immaterial $\overline{O}_0$ = Previous $\overline{O}_0$ before HIGH to Low transition of Latch Enable #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. www.national.com #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Diode Current (IIK) $V_1 = -0.5V$ -20 mA $V_I = V_{CC} + 0.5V$ +20 mA DC Input Voltage (V<sub>I</sub>) -0.5V to $V_{\rm CC}$ + 0.5V DC Output Diode Current ( $I_{OK}$ ) $V_{\rm O} = -0.5 V$ -20 mA $V_O = V_{CC} + 0.5V$ +20 mA DC Output Voltage (V<sub>O</sub>) -0.5V to $V_{\rm CC}$ + 0.5V DC Output Source or Sink Current (I<sub>O</sub>) ±50 mA DC V<sub>CC</sub> or Ground Current per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) ±50 mA Storage Temperature (T<sub>STG</sub>) -65°C to +150°C DC Latchup Source or Sink Current Junction Temperature (T<sub>J</sub>) ±300 mA 175°C ## **Recommended Operating Conditions** Supply Voltage ( $V_{CC}$ ) 'ACTQ 4.5V to 5.5V 0V to $V_{\rm CC}$ Input Voltage (V<sub>I</sub>) Output Voltage (Vo) 0V to $V_{CC}$ Operating Temperature (T<sub>A</sub>) 54ACTQ -55°C to +125°C Minimum Input Edge Rate ΔV/Δt 'ACTQ Devices V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT® circuits outside databook specifications. Note 2: All commercial packaging is not recommended for applications requiring greater than 2000 temperature cycles from –40°C to +125°C. ## DC Characteristics for 'ACTQ Family Devices | | | | 54ACTQ | | | |------------------|----------------------------------|-----------------|------------------|-------|----------------------------------------| | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions | | | | (V) | −55°C to | | | | | | | +125°C | | | | | | | Guaranteed | | | | | | | Limits | | | | $V_{IH}$ | Minimum High Level | 4.5 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 2.0 | | or V <sub>CC</sub> – 0.1V | | V <sub>IL</sub> | Maximum Low Level | 4.5 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 0.8 | | or V <sub>CC</sub> - 0.1V | | V <sub>OH</sub> | Minimum High Level | 4.5 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | Output Voltage | 5.5 | 5.4 | | | | | | | | | (Note 3) | | | | | | | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | 4.5 | 3.70 | V | $I_{OH} = -24 \text{ mA}$ | | | | 5.5 | 4.70 | | $I_{OH} = -24 \text{ mA}$ | | V <sub>OL</sub> | Maximum Low Level | 4.5 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Output Voltage | 5.5 | 0.1 | | | | | | | | | (Note 3) | | | | | | | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | 4.5 | 0.50 | V | I <sub>OL</sub> = 24 mA | | | | 5.5 | 0.50 | | I <sub>OL</sub> = 24 mA | | I <sub>IN</sub> | Maximum Input Leakage<br>Current | 5.5 | ±1.0 | μА | V <sub>I</sub> = V <sub>CC</sub> , GND | | l <sub>oz</sub> | Maximum TRI-STATE | 5.5 | ±5.0 | μA | $V_{I} = V_{IL}, V_{IH}$ | | | Leakage Current | | | | V <sub>O</sub> = V <sub>CC</sub> , GND | | I <sub>CCT</sub> | Maximum | 5.5 | 1.6 | mA | $V_{I} = V_{CC} - 2.1V$ | | | I <sub>CC</sub> /Input | | | | | www.national.com # DC Characteristics for 'ACTQ Family Devices (Continued) | | | | 54ACTQ | | | | |------------------|-------------------------------------------------|-----|----------------------------------------|-------|------------------------------------------------------|--| | Symbol | Parameter | (V) | T <sub>A</sub> =<br>-55°C to<br>+125°C | Units | Conditions | | | | | | Guaranteed<br>Limits | | | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | 50 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current<br>(Note 4) | 5.5 | -50 | mA | V <sub>OHD</sub> = 3.85V Min | | | I <sub>cc</sub> | Maximum Quiescent Supply Current | 5.5 | 80.0 | μA | V <sub>IN</sub> = V <sub>CC</sub><br>or GND (Note 5) | | | V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 5.0 | 1.7 | V | (Notes 6, 7) | | | V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 5.0 | -1.2 | V | (Notes 6, 7) | | Note 3: All outputs loaded; thresholds on input associated with output under test. Note 4: Maximum test duration 2.0 ms, one output loaded at a time. Note 5: $I_{CC}$ for 54ACTQ @ 25°C is identical to 74ACQ @ 25°C. Note 6: Plastic DIP package. Note 7: Max number of outputs defined as (n). Data inputs are driven 0V to 3V. One output @ GND. #### **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> (V) (Note 8) | 54ACTQ<br>T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF | | Units | Fig.<br>No. | |-------------------------------------|----------------------------------|------------------------------|-------------------------------------------------------------------------|------|-------|-------------| | | | | Min | Max | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 5.0 | 1.5 | 9.0 | ns | | | | D <sub>n</sub> to O <sub>n</sub> | | | | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 5.0 | 1.5 | 10.5 | ns | | | | LE to O <sub>n</sub> | | | | | | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 5.0 | 1.5 | 10.5 | ns | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time | 5.0 | 1.5 | 10.5 | ns | | Note 8: Voltage Range 5.0 is 5.0V $\pm 0.5$ V. Note 9: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (t<sub>OSHL</sub>) or LOW to HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. # **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub><br>(V)<br>(Note 10) | $54ACTQ$ $T_A = -55^{\circ}C$ $to +125^{\circ}C$ $C_L = 50 \text{ pF}$ Guaranteed Minimum | Units | Fig.<br>No. | |----------------|-------------------------|-------------------------------------|-------------------------------------------------------------------------------------------|-------|-------------| | t <sub>S</sub> | Setup Time, HIGH or LOW | 5.0 | 3.0 | ns | | | | D <sub>n</sub> to LE | | | | | | t <sub>H</sub> | Hold Time, HIGH or LOW | 5.0 | 1.5 | ns | | | | D <sub>n</sub> to LE | | | | | | t <sub>W</sub> | LE Pulse Width, HIGH | 5.0 | 5.0 | ns | | Note 10: Voltage Range 5.0 is 5.0V ±0.5V. # Capacitance Symbol Parameter Units Conditions Тур V<sub>CC</sub> = OPEN C<sub>IN</sub> Input Capacitance 4.5 pF Power Dissipation 40 pF V<sub>CC</sub> = 5.0V Capacitance 7 www.national.com #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 88 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179