### 54ACT573 # Octal Latch with TRI-STATE® Outputs #### **General Description** The 'ACT573 is a high-speed octal latch with buffered common Latch Enable (LE) and buffered common Output Enable (OE) inputs. The 'ACT573 is functionally identical to the 'ACT373 but has inputs and outputs on opposite sides. #### **Features** - I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50% - Inputs and outputs on opposite sides of package allowing easy interface with microprocessors - Useful as input or output port for microprocessors - Functionally identical to 'ACT373 - TRI-STATE outputs for bus interfacing - Outputs source/sink 24 mA - 'ACT573 has TTL-compatible inputs - Standard Military Drawing (SMD) - 'ACT573: 5962-87664 #### **Logic Symbols** | Pin Names | Description | |--------------------------------|-------------------------------| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | LE | Latch Enable Input | | ŌĒ | TRI-STATE Output Enable Input | | O <sub>0</sub> -O <sub>7</sub> | TRI-STATE Latch Outputs | TRI-STATE® is a registered trademark of National Semiconductor Corporation. FACT® is a registered trademark of Fairchild Semiconductor Corporation. ## **Connection Diagrams** Pin Assignment for DIP and Flatpak #### Pin Assignment for LCC #### **Functional Description** The 'ACT573 contains eight D-type latches with TRI-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the $D_n$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE buffers are controlled by the Output Enable $(\overline{\text{OE}})$ input. When $\overline{\text{OE}}$ is LOW, the buffers are enabled. When $\overline{\text{OE}}$ is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches. #### **Truth Table** | Inputs | | | Outputs | |--------|----|---|----------------| | ŌĒ | LE | D | O <sub>n</sub> | | L | Н | Н | Н | | L | Н | L | L | | L | L | X | O <sub>o</sub> | | Н | X | Х | Z | - H = HIGH Voltage - L = LOW Voltage Z = High Impedance - X = Immaterial $O_0 = Previous O_0$ before HIGH-to-LOW transition of Latch Enable #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Diode Current (IIK) $V_1 = -0.5V$ -20 mA $V_I = V_{CC} + 0.5V$ +20 mA -0.5V to $V_{\rm CC}$ + 0.5V DC Input Voltage (V<sub>I</sub>) DC Output Diode Current ( $I_{OK}$ ) $V_{\rm O} = -0.5V$ -20 mA $V_{\rm O} = V_{\rm CC} + 0.5 V$ +20 mA DC Output Voltage (V<sub>O</sub>) -0.5V to $V_{\rm CC}$ + 0.5V DC Output Source or Sink Current ( $I_{\rm O}$ ) ±50 mA DC $V_{\rm CC}$ or Ground Current per Output Pin ( $I_{CC}$ or $I_{GND}$ ) ±50 mA Storage Temperature (T<sub>STG</sub>) -65°C to +150°C Junction Temperature (T<sub>J</sub>) 175°C #### **Recommended Operating Conditions** Supply Voltage (V<sub>CC</sub>) 4.5V to 5.5V 'ACT Input Voltage (V<sub>I</sub>) 0V to $V_{\rm CC}$ 0V to $V_{\text{CC}}$ Output Voltage (V<sub>O</sub>) Operating Temperature (T<sub>A</sub>) 54ACT -55°C to +125°C Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) 'ACT Devices V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT® circuits outside databook specifications. #### DC Characteristics for 'ACT Family Devices | | | | 54ACT | | | |------------------|-----------------------------|-----------------|------------------|------------------------------|------------------------------------------------------------------| | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions | | | | (V) | -55°C to +125°C | | | | | | | Guaranteed | | | | | | | Limits | | | | $V_{IH}$ | Minimum High | 4.5 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | Level Input<br>Voltage | 5.5 | 2.0 | | or V <sub>CC</sub> – 0.1V | | V <sub>IL</sub> | Maximum Low | 4.5 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | Level Input<br>Voltage | 5.5 | 0.8 | or V <sub>CC</sub><br>- 0.1V | | | V <sub>OH</sub> | Minimum High | 4.5 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | Level Output | 5.5 | 5.4 | | | | | Voltage | | | | (Note 2)<br>$V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | 4.5 | 3.70 | V | I <sub>OH</sub> –24 mA | | | | 5.5 | 4.70 | | −24 mA | | V <sub>OL</sub> | Maximum Low | 4.5 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Level Output | 5.5 | 0.1 | | | | | Voltage | | | | (Note 2)<br>V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | | 4.5 | 0.50 | V | I <sub>OL</sub> 24 mA | | | | 5.5 | 0.50 | | 24 mA | | I <sub>IN</sub> | Maximum Input | 5.5 | ±1.0 | μA | $V_{I} = V_{CC}$ , GND | | | Leakage Current | | | | | | $I_{OZ}$ | Maximum TRI-STATE | 5.5 | ±5.0 | μA | $V_{I} = V_{IL}, V_{IH}$ | | | Leakage Current | | | | $V_O = V_{CC}$ , GND | | I <sub>CCT</sub> | Maximum | 5.5 | 1.6 | mA | $V_I = V_{CC} - 2.1V$ | | | I <sub>CC</sub> /Input | | | | | | $I_{OLD}$ | (Note 3) Minimum | 5.5 | 50 | mA | V <sub>OLD</sub> = 1.65V Max | | I <sub>OHD</sub> | - Dynamic Output<br>Current | 5.5 | -50 | mA | V <sub>OHD</sub> = 3.85V Min | # DC Characteristics for 'ACT Family Devices (Continued) Symbol Parameter V<sub>CC</sub> T<sub>A</sub> = Units Conditions (V) -55°C to +125°C Guaranteed Limits 80.0 V<sub>IN</sub> = V<sub>CC</sub> or GND 5.5 Note 2: All outputs loaded; thresholds on input associated with output under test. Maximum Quiescent Note 3: Maximum test duration 2.0 ms, one output loaded at a time. Supply Current Note 4: I<sub>CC</sub> for 54ACT @ 25°C is identical to 74ACT @ 25°C. $I_{CC}$ #### **AC Electrical Characteristics** | | | | 54ACT<br>T <sub>A</sub> = -55°C<br>to +125°C | | Units | Fig.<br>No. | |------------------|----------------------------------|------------------------|----------------------------------------------|-------|-------|-------------| | | Parameter | V <sub>cc</sub><br>(V) | | | | | | Symbol | | | | | | | | | | (Note 5) | C <sub>L</sub> = | 50 pF | | | | | | | Min | Max | | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 1.5 | 13.5 | ns | | | | D <sub>m</sub> to O <sub>n</sub> | | | | | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 1.5 | 13.5 | ns | | | | D <sub>n</sub> to O <sub>n</sub> | | | | | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 1.5 | 13.0 | ns | | | | LE to O <sub>n</sub> | | | | | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 1.5 | 12.0 | ns | | | | LE to O <sub>n</sub> | | | | | | | t <sub>PZH</sub> | Output Enable Time | 5.0 | 1.5 | 11.5 | ns | | | t <sub>PZL</sub> | Output Enable Time | 5.0 | 1.5 | 11.0 | ns | | | t <sub>PHZ</sub> | Output Disable Time | 5.0 | 1.5 | 13.5 | ns | | | t <sub>PLZ</sub> | Output Disable Time | 5.0 | 1.5 | 10.5 | ns | | Note 5: Voltage Range 5.0 is 5.0V ±0.5V # **AC Operating Requirements** | Symbol | Parameter | V <sub>cc</sub><br>(V)<br>(Note 6) | 54ACT T <sub>A</sub> = -55°C to +125°C C <sub>L</sub> = 50 pF Guaranteed Minimum | Units | Fig.<br>No. | |----------------|-------------------------|------------------------------------|---------------------------------------------------------------------------------------|-------|-------------| | t <sub>s</sub> | Setup Time, HIGH or LOW | 5.0 | 4.5 | ns | | | | D <sub>n</sub> to LE | | | | | | t <sub>h</sub> | Hold Time, HIGH or LOW | 5.0 | 1.0 | ns | | | | D <sub>n</sub> to LE | | | | | | t <sub>w</sub> | LE Pulse Width, HIGH | 5.0 | 5.0 | ns | | Note 6: Voltage Range 5.0 is 5.0V ±0.5V | _ | | | | | |-----|----|----------------|-----|--------| | 7.0 | 2 | $\sim$ 1 $\pm$ | 21 | $\sim$ | | Ca | υa | ыц | aıı | ıce | | | | | | | | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------|------|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 5.0 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation | 25.0 | pF | V <sub>CC</sub> = 5.0V | | | Capacitance | | | | #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com **National Semiconductor** Europe Fax: +49 (0) 1 80-530 85 86 Fax: +49 (0) 1 80-530 85 86 Email: europe support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179