# 54ACT564 Octal D-Type Flip-Flop with TRI-STATE® Outputs ## **General Description** The 'ACT564 is a high-speed, low power octal flip-flop with a buffered common Clock (CP) and a buffered common Output Enable ( $\overline{\text{OE}}$ ). The information presented to the D inputs is stored in the flip-flops on the LOW-to-HIGH Clock (CP) transition. The 'ACT564 is functionally identical to the 'ACT574, but with inverted outputs. ### **Features** - I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50% - Inputs and outputs on opposite sides of package allowing easy interface with microprocessors - Useful as input or output port for microprocessors - Functionally identical to 'ACT574 but with inverted outputs - TRI-STATE outputs for bus-oriented applications - Outputs source/sink 24 mA - 'ACT564 has TTL-compatible inputs - Standard Microcircuit Drawing (SMD) 5962-89557 ### **Logic Symbols** | Pin Names | Description | | | | |-----------------------------------|-------------------------------|--|--|--| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | | | | СР | Clock Pulse Input | | | | | ŌĒ | TRI-STATE Output Enable Input | | | | | $\overline{O}_0 - \overline{O}_7$ | TRI-STATE Outputs | | | | TRI-STATE® is a registered trademark of National Semiconductor Corporation. FACT $^{\text{TM}}$ is a trademark of Fairchild Semiconductor Corporation. ## **Connection Diagrams** Pin Assignment for DIP, and Flatpak Pin Assignment for LCC # **Functional Description** The'ACT564 consists of eight edge-triggered flip-flops with individual D-type inputs and TRI-STATE complement outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable (OE) LOW, the complement of the contents of the eight flip-flops are available at the outputs. When $\overline{\text{OE}}$ is HIGH, the outputs go to the high impedance state. Operation of the OE input does not affect the state of the flip-flops. ### **Function Table** | Inputs | | Inputs Internal ( | | Outputs | Function | |--------|----|-------------------|----|----------------|-------------------| | ŌĒ | CP | D | Q | O <sub>N</sub> | | | Н | Н | L | NC | Z | Hold | | Н | Н | Н | NC | Z | Hold | | Н | Ν | L | L | Z | Load | | Н | Ν | Н | Н | Z | Load | | L | Ν | L | L | Н | Data Available | | L | Ν | Н | Н | L | Data Available | | L | Н | L | NC | NC | No Change in Data | | L | Н | Н | NC | NC | No Change in Data | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance N = LOW-to-HIGH Transition NC = No Change ### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. $V_{\rm O} = -0.5 V$ -20 mA $V_{\rm O} = V_{\rm CC} + 0.5 V$ +20 mA DC Output Voltage (V<sub>O</sub>) DC Output Source or Sink Current (I<sub>O</sub>) ±50 mA DC V<sub>CC</sub> or Ground Current Per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) Storage Temperature (T. ) Storage Temperature ( $T_{STG}$ ) $-65^{\circ}$ C to +150° Junction Temperature ( $T_{J}$ ) ±50 mA -65°C to +150°C -0.5V to $V_{\rm CC}$ +0.5V CDIP 175°C # Recommended Operating Conditions Supply Voltage (V<sub>CC</sub>) $\begin{array}{ll} \mbox{(Unless Otherwise Specified) (ACT)} & 4.5 \mbox{V to } 5.5 \mbox{V} \\ \mbox{Input Voltage (V_i)} & 0 \mbox{V to V}_{CC} \\ \mbox{Output Voltage (V}_{O}) & 0 \mbox{V to V}_{CC} \\ \end{array}$ Operating Temperature (T<sub>A</sub>) ACT $-55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) 'ACT Devices V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACTTI circuits outside databook specifications. # DC Characteristics for 'ACT Family Devices | | | | 54ACT | | | |------------------|----------------------------------|-----------------|-------------------|-------|------------------------------------------------------------------| | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions | | | | (V) | -55°C to +125°C | | | | | | | Guaranteed Limits | | | | V <sub>IH</sub> | Minimum High | 4.5 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | Level Input<br>Voltage | 5.5 | 2.0 | | or V <sub>CC</sub> – 0.1V | | $V_{IL}$ | Maximum Low | 4.5 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | Level Input<br>Voltage | 5.5 | 8.0 | | or V <sub>CC</sub> – 0.1V | | $V_{OH}$ | Minimum High | 4.5 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | Level | 5.5 | 5.4 | | | | | | | | | (Note 2)<br>V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | | 4.5 | 3.70 | V | I <sub>OH</sub> –24 mA | | | | 5.5 | 4.70 | | –24 mA | | V <sub>OL</sub> | Maximum Low | 4.5 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Level Output | 5.5 | 0.1 | | | | | Voltage | | | | (Note 2)<br>V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | | 4.5 | 0.50 | V | I <sub>OL</sub> 24 mA | | | | 5.5 | 0.50 | | 24 mA | | I <sub>IN</sub> | Maximum Input Leakage Current | 5.5 | ±1.0 | μА | $V_{I} = V_{CC}, GND$ | | l <sub>oz</sub> | Maximum | 5.5 | ±10.0 | μA | $V_{I} = V_{IL}, V_{IH}$ | | | TRI-STATE Leakage Current | | | | V <sub>O</sub> = V <sub>CC</sub> , GND | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | 1.6 | mA | $V_{I} = V_{CC} - 2.1V$ | | I <sub>OLD</sub> | (Note 3) Minimum Dynamic Output | 5.5 | 50 | mA | V <sub>OLD</sub> = 1.65V | | $I_{OHD}$ | Current | 5.5 | -50 | mA | $V_{OHD} = 3.85V$ | | I <sub>CC</sub> | Maximum Quiescent Supply Current | 5.5 | 80.0 | μА | $V_{IN} = V_{CC}$ or GND | Note 2: All outputs loaded; thresholds on input associated with output under test. # DC Characteristics for 'ACT Family Devices (Continued) Note 3: Maximum test duration 2.0 ms, one output loaded at a time. # **AC Electrical Characteristics for 'ACT Family Devices** | Symbol | Parameter | V <sub>cc</sub> (V) (Note 4) | 54ACT T <sub>A</sub> = -55°C to +125°C C <sub>L</sub> = 50 pF | | Units | |------------------|----------------------------|------------------------------|------------------------------------------------------------------|------|-------| | | | | Min | Max | | | f <sub>MAX</sub> | Maximum Clock<br>Frequency | 5.0 | 65 | | ns | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 1.0 | 12.5 | ns | | | CP to O <sub>n</sub> | | | | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 1.0 | 11.5 | ns | | | CP to O <sub>n</sub> | | | | | | t <sub>PZH</sub> | Output Enable Time | 5.0 | 1.0 | 10.5 | ns | | t <sub>PZL</sub> | Output Enable Time | 5.0 | 1.0 | 10.5 | ns | | t <sub>PHZ</sub> | Output Disable Time | 5.0 | 1.0 | 12.5 | ns | | t <sub>PLZ</sub> | Output Disable Time | 5.0 | 1.0 | 9.5 | ns | Note 4: Voltage Range 5.0 is 5.0V ±0.5V # **AC Operating Requirements for 'ACT Family Devices** | | | | 54ACT | | |----------------|--------------------------|-----------------|------------------------|-------| | | | V <sub>cc</sub> | T <sub>A</sub> = -55°C | | | Symbol | Parameter | (V) | to +125°C | Units | | | | (Note 5) | C <sub>L</sub> = 50 pF | | | | | | Guaranteed Minimum | | | t <sub>s</sub> | Set-Up Time, HIGH or LOW | 5.0 | 3.5 | ns | | | D <sub>n</sub> to CP | | | | | t <sub>h</sub> | Hold Time, HIGH or LOW | 5.0 | 2.5 | ns | | | D <sub>n</sub> to CP | | | | | t <sub>w</sub> | CP Pulse Width | 5.0 | 5.0 | ns | | | HIGH or LOW | | | | Note 5: Voltage Range 5.0 is 5.0V ±0.5V # Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------------------|------|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation Capacitance | 40.0 | pF | $V_{CC} = 5.0V$ | 20 Terminal Ceramic Leadless Chip Carrier (L) NS Package Number E20A www.national.com #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Fax: 1-800-737-7018 Email: support@nsc.com www.national.com **National Semiconductor** Europe Fax: +49 (0) 1 80-530 85 86 Fax: +49 (0) 1 80-530 85 86 Email: europe support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179