# 54ACT534 Octal D Flip-Flop with TRI-STATE® Outputs ### **General Description** The 'ACT534 is a high-speed, low-power octal D-type flip-flop featuring separate D-type inputs for each flip-flop and TRI-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable $\overline{(\text{OE})}$ are common to all flip-flops. The 'ACT534 is the same as the 'ACT374 except that the outputs are inverted. - Edge-triggered D-type inputs - Buffered positive edge-triggered clock - TRI-STATE outputs for bus-oriented applications - Outputs source/sink 24 mA - 'ACT534 has TTL-compatible inputs - Inverted output version of 'ACT374 - Standard Microcircuit Drawing (SMD) 5962-8965801 #### **Features** ■ I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50% # **Logic Symbols** | Pin Names | Names Description | | | | |-----------------------------------|---------------------------------|--|--|--| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | | | | CP | Clock Pulse Input | | | | | ŌĒ | TRI-STATE Output Enable Input | | | | | $\overline{O}_0 - \overline{O}_7$ | Complementary TRI-STATE Outputs | | | | TRI-STATE® is a registered trademark of National Semiconductor Corporation. FACT $^{\text{TM}}$ is a trademark of Fairchild Semiconductor Corporation. # **Connection Diagrams** #### Pin Assignment for DIP and Flatpak ## Pin Assignment for LCC # **Functional Description** The 'ACT534 consists of eight edge-triggered flip-flops with individual D-type inputs and TRI-STATE complementary outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable (OE) LOW, the contents of the eight flip-flops are available at the outputs. When the $\overline{\text{OE}}$ is HIGH, the outputs go to the high impedance state. Operation of the OE input does not affect the state of the flip-flops. ## **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Function Table** | | Inputs | | Output | |----|--------|---|--------------------| | СР | OE | D | ō | | ~ | L | Н | L | | ~ | L | L | Н | | L | L | Χ | $\overline{o}_{o}$ | | X | Н | Χ | Z | - H = HIGH Voltage Level - L = LOW Voltage Level X = Immaterial - = LOW-to-HIGH Clock Transition - Z = High Impedance $\overline{O}_0$ = Value stored from previous clock cycle #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0VDC Input Diode Current (IIK) $V_1 = -0.5V$ -20 mA $V_I = V_{CC} + 0.5V$ +20 mA DC Input Voltage (V<sub>I</sub>) –0.5V to $V_{\rm CC}$ + 0.5V DC Output Diode Current ( $I_{OK}$ ) $V_{\rm O} = -0.5 V$ -20 mA $V_O = V_{CC} + 0.5V$ +20 mA -0.5V to $V_{CC}$ + 0.5V DC Output Voltage (V<sub>O</sub>) DC Output Source or Sink Current (I<sub>O</sub>) ±50 mA DC V<sub>CC</sub> or Ground Current per Output Pin ( $I_{CC}$ or $I_{GND}$ ) ±50 mA Storage Temperature (T<sub>STG</sub>) -65°C to +150°C Junction Temperature (T<sub>J</sub>) 175°C # **Recommended Operating Conditions** Supply Voltage (V<sub>CC</sub>) 4.5V to 5.5V 'ACT Input Voltage (V<sub>I</sub>) 0V to $V_{\rm CC}$ 0V to V<sub>CC</sub> Output Voltage (V<sub>O</sub>) Operating Temperature (T<sub>A</sub>) -55°C to +125°C 54ACT Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) 'ACT Devices $V_{\text{IN}}$ from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT™ circuits outside databook specifications. # DC Characteristics for 'ACT Family Devices | | | | 54ACT | | Conditions | | |------------------|----------------------------------|-----------------|-------------------|-------|-----------------------------------|--| | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = | Units | | | | | | (V) | -55°C to +125°C | | | | | | | Ī | Guaranteed Limits | | | | | V <sub>IH</sub> | Minimum High Level | 4.5 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 2.0 | | or V <sub>CC</sub> – 0.1V | | | V <sub>IL</sub> | Maximum Low Level | 4.5 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 0.8 | | or V <sub>CC</sub> – 0.1V | | | V <sub>OH</sub> | Minimum High Level | 4.5 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | | Output Voltage | 5.5 | 5.4 | | | | | | | | | | (Note 2) | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | 3.70 | V | $I_{OH} = -24 \text{ mA}$ | | | | | 5.5 | 4.70 | | $I_{OH} = -24 \text{ mA}$ | | | V <sub>OL</sub> | Maximum Low Level | 4.5 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | | Output Voltage | 5.5 | 0.1 | | | | | | | | | | (Note 2) | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | 0.50 | V | I <sub>OL</sub> = 24 mA | | | | | 5.5 | 0.50 | | $I_{OL} = 24 \text{ mA}$ | | | I <sub>IN</sub> | Maximum Input Leakage<br>Current | 5.5 | ±1.0 | μА | $V_{I} = V_{CC}$ , GND | | | l <sub>oz</sub> | Maximum TRI-STATE | 5.5 | ±5.0 | μA | $V_{I} = V_{IL}, V_{IH}$ | | | | Current | | | | $V_O = V_{CC}$ , GND | | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | 1.6 | mA | $V_I = V_{CC} - 2.1V$ | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | 50 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current (Note 3) | 5.5 | -50 | mA | V <sub>OHD</sub> = 3.85V Min | | | I <sub>CC</sub> | Maximum Quiescent | 5.5 | 80.0 | μA | V <sub>IN</sub> = V <sub>CC</sub> | | | | Supply Current | | | | or GND | | Note 2: All outputs loaded; thresholds on input associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. Note 4: I<sub>CC</sub> for 54ACT @ 25°C is identical to 74ACT @ 25°C. www.national.com | AC Electrical Characteristics | | | | | | | |-------------------------------|-------------------------------------------------------------|-----------------|-------------------------------------|--------------|-------|------| | | | V <sub>cc</sub> | | ACT<br>-55°C | | Fig. | | Symbol | Parameter | (V)<br>(Note 5) | to +125°C<br>C <sub>1</sub> = 50 pF | | Units | No. | | | | | Min | Max | | | | f <sub>max</sub> | Maximum Clock<br>Frequency | 5.0 | 85 | | MHz | | | t <sub>PLH</sub> | Propagation Delay $\operatorname{CP}$ to $\overline{Q}_{n}$ | 5.0 | 1.5 | 14.0 | ns | | | t <sub>PHL</sub> | Propagation Delay $\operatorname{CP}$ to $\overline{Q}_{n}$ | 5.0 | 1.5 | 13.0 | ns | | | t <sub>PZH</sub> | Output Enable Time | 5.0 | 1.5 | 14.0 | ns | | | t <sub>PZL</sub> | Output Enable Time | 5.0 | 1.5 | 13.0 | ns | | 1.5 1.5 14.5 11.5 ns 5.0 5.0 Note 5: Voltage Range 5.0 is 5.0V ±0.5V $t_{PHZ}$ $t_{PLZ}$ # **AC Operating Requirements** Output Disable Time Output Disable Time | Symbol | Parameter | V <sub>cc</sub> (V) (Note 6) | 54ACT T <sub>A</sub> = -55°C to +125°C C <sub>L</sub> = 50 pF Guaranteed Minimum | Units | Fig.<br>No. | |----------------|----------------------------------------------|------------------------------|--------------------------------------------------------------------------------------|-------|-------------| | t <sub>s</sub> | Setup Time, HIGH or LOW D <sub>n</sub> to CP | 5.0 | 5.0 | ns | | | t <sub>h</sub> | Hold Time, HIGH or LOW D <sub>n</sub> to CP | 5.0 | 3.0 | ns | | | t <sub>w</sub> | CP Pulse Width<br>HIGH or LOW | 5.0 | 5.0 | ns | | Note 6: Voltage Range 5.0 is 5.0V ±0.5V # Capacitance | Symbol | Parameter | Тур | Units | Conditions | | |-----------------|-------------------|------|-------|------------------------|--| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | | C <sub>PD</sub> | Power Dissipation | 40.0 | pF | V <sub>CC</sub> = 5.0V | | | | Capacitance | | | | | #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16 Lead Ceramic Flatpak (F) NS Package Number W16A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179