# 54ACQ373 • 54ACTQ373 Quiet Series Octal Transparent Latch with TRI-STATE® Outputs ## **General Description** The 'ACQ/'ACTQ373 consists of eight latches with TRI-STATE outputs for bus organized system applications. The latches appear transparent to the data when Latch Enable (LE) is HIGH. When LE is low, the data satisfying the input timing requirements is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the bus output is in the high impedance state. The 'ACQ/'ACTQ373 utilizes NSC Quiet Series technology to guarantee quiet output switching and improve dynamic threshold performance. FACT Quiet Series $^{\text{TM}}$ features GTO $^{\text{TM}}$ output control and undershoot corrector in addition to a split ground bus for superior performance. #### **Features** - I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50% - Guaranteed simultaneous switching noise level and dynamic threshold performance - Improved latch up immunity - Eight latches in a single package - TRI-STATE outputs drive bus lines or buffer memory address registers - Outputs source/sink 24 mA - Faster prop delays than the standard 'AC/'ACT373 - 4 kV minimum ESD immunity ('ACQ) - Standard Military Drawing (SMD) - 'ACTQ373: 5962-92188 - 'ACQ373: 5962-92178 ## **Logic Symbols** | Pin Names | Description | |--------------------------------|-------------------------| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | LE | Latch Enable Input | | ŌĒ | Output Enable Input | | O <sub>0</sub> -O <sub>7</sub> | TRI-STATE Latch Outputs | GTO™ is a trademark of National Semiconductor Corporation. TRI-STATE® is a registered trademark of National Semiconductor Corporation. FACT® is a registered trademark of Fairchild Semiconductor Corporation. FACT Quiet Series™ is a trademark of Fairchild Semiconductor Corporation. # **Connection Diagrams** #### Pin Assignment for DIP and Flatpak # Pin Assignment for LCC ### **Functional Description** The 'ACQ/'ACTQ373 contains eight D-type latches with TRI-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the $D_n$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE standard outputs are controlled by the Output Enable $(\overline{\text{OE}})$ input. When $\overline{\text{OE}}$ is LOW, the standard outputs are in the 2-state mode. When $\overline{\text{OE}}$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. #### **Truth Table** | | Outputs | | | |----|---------|----------------|----------------| | LE | ŌĒ | D <sub>n</sub> | O <sub>n</sub> | | Х | Н | Х | Z | | Н | L | L | L | | Н | L | Н | Н | | L | L | Х | O <sub>o</sub> | H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance X = Immaterial O<sub>0</sub> = Previous O<sub>0</sub> before HIGH to Low transition of Latch Enable #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. DC Output Source or Sink Current ( $I_O$ ) $\pm 50$ mA DC $V_{CC}$ or Ground Current per Output Pin ( $I_{CC}$ or $I_{GND}$ ) $\pm 50$ mA Storage Temperature (T<sub>STG</sub>) DC Latchup Source or Sink Current Junction Temperature (T<sub>J</sub>) CDIP 175°C # Recommended Operating Conditions Supply Voltage (V<sub>CC</sub>) $\begin{tabular}{lll} 'ACQ & 2.0V to 6.0V \\ 'ACTQ & 4.5V to 5.5V \\ Input Voltage (V_I) & 0V to V_{CC} \\ Output Voltage (V_O) & 0V to V_{CC} \\ \end{tabular}$ Operating Temperature (T<sub>A</sub>) Minimum Input Edge Rate $\Delta V/\Delta t$ 'ACQ Devices $\rm V_{IN}$ from 30% to 70% of $\rm V_{CC}$ $\rm V_{CC}$ @ 3.0V, 4.5V, 5.5V \$ 125 mV/ns Minimum Input Edge Rate $\Delta V/\Delta t$ 'ACTQ Devices V<sub>IN</sub> from 0.8V to 2.0V $V_{CC}^{NN} = 4.5V, 5.5V$ 125 mV/ns **Note:** All commercial packaging is not recommended for applications requiring greater than 2000 temperature cycles from –40°C to +125°C. Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT® circuits outside databook specifications. # DC Characteristics for 'ACQ Family Devices | | | | 54ACQ | | | |-----------------|--------------------|-----------------|-------------------|-------|--------------------------------------| | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions | | | | (V) | -55°C to +125°C | | | | | | | Guaranteed Limits | 1 | | | V <sub>IH</sub> | Minimum High Level | 3.0 | 2.1 | | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 4.5 | 3.15 | V | or V <sub>CC</sub> – 0.1V | | | | 5.5 | 3.85 | | | | V <sub>IL</sub> | Maximum Low Level | 3.0 | 0.9 | | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 4.5 | 1.35 | V | or V <sub>CC</sub> – 0.1V | | | | 5.5 | 1.65 | | | | V <sub>OH</sub> | Minimum High Level | 3.0 | 2.9 | | I <sub>OUT</sub> = -50 μA | | | Output Voltage | 4.5 | 4.4 | V | | | | | 5.5 | 5.4 | | | | | | | | | (Note 2) | | | | | | | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | 3.0 | 2.4 | | $I_{OH} = -12 \text{ mA}$ | | | | 4.5 | 3.7 | V | $I_{OH} = -24 \text{ mA}$ | | | | 5.5 | 4.7 | | $I_{OH} = -24 \text{ mA}$ | | $V_{OL}$ | Maximum Low Level | 3.0 | 0.1 | | I <sub>OUT</sub> = 50 μA | | | Output Voltage | 4.5 | 0.1 | V | | | | | 5.5 | 0.1 | | | | | | | | | (Note 2) | | | | | | | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | 3.0 | 0.50 | | I <sub>OL</sub> = 12 mA | | | | 4.5 | 0.50 | V | I <sub>OL</sub> = 24 mA | | | | 5.5 | 0.50 | | I <sub>OL</sub> = 24 mA | | I <sub>IN</sub> | Maximum Input | 5.5 | ±1.0 | μA | $V_I = V_{CC}$ , GND | | | Leakage Current | | | | (Note 4) | ±300 mA # DC Characteristics for 'ACQ Family Devices (Continued) | | | | 54ACQ | | | |------------------|---------------------------------|-----------------|-------------------|-------|----------------------------------------| | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions | | | | (V) | -55°C to +125°C | | | | | | | Guaranteed Limits | | | | I <sub>OLD</sub> | Minimum Dynamic<br>(Note 3) | 5.5 | 50 | mA | V <sub>OLD</sub> = 1.65V Max | | I <sub>OHD</sub> | Output Current | 5.5 | -50 | mA | V <sub>OHD</sub> = 3.85V Min | | I <sub>cc</sub> | Maximum Quiescent | 5.5 | 80.0 | μA | V <sub>IN</sub> = V <sub>CC</sub> | | | Supply Current | | | | or GND (Note 4) | | l <sub>oz</sub> | Maximum TRI-STATE | | | | $V_{I}(OE) = V_{IL}, V_{IH}$ | | | Leakage Current | 5.5 | ±5.0 | μA | $V_I = V_{CC}$ , GND | | | | | | | V <sub>O</sub> = V <sub>CC</sub> , GND | | V <sub>OLP</sub> | Quiet Output | 5.0 | 1.5 | V | | | | Maximum Dynamic V <sub>OL</sub> | | | | (Notes 5, 6) | | V <sub>OLV</sub> | Quiet Output | 5.0 | -1.2 | V | | | | Maximum Dynamic V <sub>OI</sub> | | | | (Notes 5, 6) | Note 2: All outputs loaded; thresholds on input associated with output under test. # DC Characteristics for 'ACTQ Family Devices | | | | 54ACTQ | | | |-----------------|--------------------|-----------------|-------------------|-------|------------------------------------------------------------------| | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions | | | | (V) | -55°C to +125°C | | | | | | | Guaranteed Limits | 1 | | | V <sub>IH</sub> | Minimum High Level | 4.5 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 2.0 | | or V <sub>CC</sub> – 0.1V | | V <sub>IL</sub> | Maximum Low Level | 4.5 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 0.8 | | or V <sub>CC</sub> – 0.1V | | V <sub>OH</sub> | Minimum High Level | 4.5 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | Output Voltage | 5.5 | 5.4 | | | | | | | | | (Note 8)<br>V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | | 4.5 | 3.70 | V | I <sub>OH</sub> = -24 mA | | | | 5.5 | 4.70 | | I <sub>OH</sub> = -24 mA | | V <sub>OL</sub> | Maximum Low Level | 4.5 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Output Voltage | 5.5 | 0.1 | | | | | | | | | (Note 8)<br>V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | | 4.5 | 0.50 | V | I <sub>OL</sub> = 24 mA | | | | 5.5 | 0.50 | | I <sub>OL</sub> = 24 mA | | I <sub>IN</sub> | Maximum Input | 5.5 | ±1.0 | μA | V <sub>I</sub> = V <sub>CC</sub> , GND | | | Leakage Current | | | | | | l <sub>oz</sub> | Maximum TRI-STATE | 5.5 | ±5.0 | μA | $V_{I} = V_{IL}, V_{IH}$ | | | Leakage Current | | | | $V_O = V_{CC}$ , GND | Note 3: Maximum test duration 2.0 ms, one output loaded at a time. Note 4: $I_{IN}$ and $I_{CC}$ @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V $V_{CC}$ . $I_{CC}$ for 54ACQ @ 25°C is identical to 74ACQ @ 25°C. Note 5: Plastic DIP package. $<sup>\</sup>textbf{Note 6:} \ \ \text{Max number of outputs defined as (n). Data inputs are driven 0V to 5V. One output @ GND.}$ Note 7: Max number of data inputs (n) switching. (n-1) inputs switching 0V to 5V ('ACQ). Input-under-test switching: 5V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz # DC Characteristics for 'ACTQ Family Devices (Continued) | | | | 54ACTQ | | | |------------------|---------------------------------|-----------------|-------------------|-------|-----------------------------------| | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions | | | | (V) | -55°C to +125°C | | | | | | | Guaranteed Limits | | | | I <sub>CCT</sub> | Maximum | 5.5 | 1.6 | mA | $V_{I} = V_{CC} - 2.1V$ | | | I <sub>CC</sub> /Input | | | | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | 50 | mA | V <sub>OLD</sub> = 1.65V Max | | I <sub>OHD</sub> | Output Current | 5.5 | -50 | mA | V <sub>OHD</sub> = 3.85V Min | | | (Note 9) | | | | | | I <sub>cc</sub> | Maximum Quiescent | 5.5 | 80.0 | μA | V <sub>IN</sub> = V <sub>CC</sub> | | | Supply Current | | | | or GND (Note 10) | | V <sub>OLP</sub> | Quiet Output | 5.0 | 1.5 | V | | | | Maximum Dynamic V <sub>OL</sub> | | | | (Notes 11, 12) | | V <sub>OLV</sub> | Quiet Output | 5.0 | -1.2 | V | | | | Minimum Dynamic V <sub>OL</sub> | | | | (Notes 11, 12) | Note 8: All outputs loaded; thresholds on input associated with output under test. Note 9: Maximum test duration 2.0 ms, one output loaded at a time. Note 10: I<sub>CC</sub> for 54ACTQ @ 25°C is identical to 74ACTQ @ 25°C. Note 11: Plastic DIP package. Note 12: Max number of outputs defined as (n). Data inputs are driven 0V to 3V. One output @ GND. #### **AC Electrical Characteristics** | Symbol | Parameter | (1) | 54ACQ<br>T <sub>A</sub> = -55°C<br>to +125°C | | Units | |-------------------------------------|----------------------------------|-----------|----------------------------------------------|--------------|-------| | | | (Note 13) | C <sub>L</sub> = | 50 pF<br>Max | 1 | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 3.3 | 1.0 | 15.0 | ns | | | D <sub>n</sub> to O <sub>n</sub> | 5.0 | 1.0 | 9.5 | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 3.3 | 1.0 | 16.0 | ns | | | LE to O <sub>n</sub> | 5.0 | 1.0 | 9.5 | | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 3.3 | 1.0 | 14.5 | ns | | | | 5.0 | 1.0 | 10.5 | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time | 3.3 | 1.0 | 12.0 | ns | | | | 5.0 | 1.0 | 10.5 | | Note 13: Voltage Range 5.0 is 5.0V $\pm 0.5$ V. Voltage Range 3.3 is 3.3V $\pm 0.3$ V. | AC Operating Requirements | | | | | | | | |---------------------------|-------------------------|-----------------|------------------------|-------|--|--|--| | | | | 54ACQ | | | | | | | | V <sub>cc</sub> | T <sub>A</sub> = -55°C | | | | | | Symbol | Parameter | (V) | to +125°C | Units | | | | | | | (Note 14) | C <sub>L</sub> = 50 pF | | | | | | | | | Guaranteed Minimum | | | | | | t <sub>s</sub> | Setup Time, HIGH or LOW | 3.3 | 3.0 | ns | | | | | | D <sub>n</sub> to LE | 5.0 | 3.0 | | | | | | t <sub>h</sub> | Hold Time, HIGH or LOW | 3.3 | 1.5 | ns | | | | | | D <sub>n</sub> to LE | 5.0 | 1,5 | | | | | | t <sub>w</sub> | LE Pulse Width, HIGH | 3.3 | 5.0 | ns | | | | 5.0 5.0 Note 14: Voltage Range 5.0 is 5.0V ±0.5V. Voltage Range 3.3 is 3.3V ±0.3V. # **AC Electrical Characteristics** | Symbol | Parameter | V <sub>cc</sub><br>(V)<br>(Note 15) | T <sub>A</sub> = to + | 54ACTQ<br>T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF | | |-------------------------------------|----------------------------------|-------------------------------------|-----------------------|-------------------------------------------------------------------------|----| | | | | Min | Max | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 5.0 | 1.5 | 10.5 | ns | | | D <sub>n</sub> to O <sub>n</sub> | | | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | 5.0 | 1.5 | 11.5 | ns | | | LE to O <sub>n</sub> | | | | | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 5.0 | 1.5 | 11.0 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time | 5.0 | 1.5 | 10.5 | ns | Note 15: Voltage Range 5.0 is 5.0V ±0.5V. # **AC Operating Requirements** | | | | 54ACTQ | | |----------------|-------------------------|-----------------|------------------------|-------| | | | V <sub>cc</sub> | T <sub>A</sub> = -55°C | | | Symbol | Parameter | (V) | to +125°C | Units | | | | (Note 16) | C <sub>L</sub> = 50 pF | | | | | | Guaranteed Minimum | | | t <sub>s</sub> | Setup Time, HIGH or LOW | 5.0 | 3.5 | ns | | | D <sub>n</sub> to LE | | | | | t <sub>h</sub> | Hold Time, HIGH or LOW | 5.0 | 1.5 | ns | | | D <sub>n</sub> to LE | | | | | t <sub>w</sub> | LE Pulse Width, HIGH | 5.0 | 5.0 | ns | Note 16: Voltage Range 5.0 is 5.0V ±0.5V # Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------|------|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation | 44.0 | pF | V <sub>CC</sub> = 5.0V | | | Capacitance | | | | #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com **National Semiconductor** Europe Fax: +49 (0) 1 80-530 85 86 Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-532 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconducto Asia Pacific Customer Response Group Fax: 65-2504466 Tel: 81-3-5620-6175 Fax: 81-3-5620-6179 Email: sea.support@nsc.com National Semiconductor Japan Ltd.