July 1998 # 54ABT273 Octal D-Type Flip-Flop #### **General Description** The 'ABT273 has eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset $(\overline{\text{MR}})$ inputs load and reset (clear) all flip-flops simultaneously. The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output. All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the $\overline{\text{MR}}$ input. The device is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements. - Buffered common clock - Buffered, asynchronous Master Reset - See 'ABT377 for clock enable version - See 'ABT373 for transparent latch version - See 'ABT374 for TRI-STATE® version - Output sink capability of 48 mA, source capability of 24 mA - Guaranteed latchup protection - High impedance glitch free bus loading during entire power up and power down cycle - Non-destructive hot insertion capability - Disable time less than enable time to avoid bus contention - Standard Microcircuit Drawing (SMD) 5962-9321701 #### **Features** ■ Eight edge-triggered D flip-flops #### **Ordering Code** | Military | Package<br>Number | Package Description | | |---------------|-------------------|-----------------------------------------------|--| | 54ABT273J-QML | J20A | 20-Lead Ceramic Dual-In-Line | | | 54ABT273W-QML | W20A | 20-Lead Cerpack | | | 54ABT273E-QML | E20A | 20-Lead Ceramic Leadless Chip Carrier, Type C | | TRI-STATE® is a registered trademark of National Semiconductor Corporation. #### **Connection Diagrams** Pin Assignment for DIP and Flatpack | Pin | Description | | | |--------------------------------|----------------------|--|--| | Names | | | | | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | | | MR | Master Reset | | | | | (Active LOW) | | | | CP | Clock Pulse Input | | | | | (Active Rising Edge) | | | | $Q_0 - Q_7$ | Data Outputs | | | #### **Truth Table** #### **Mode Select-Function Table** | Operating Mode | Inputs | | | Output | |----------------|--------|----|----------------|----------------| | | MR | CP | D <sub>n</sub> | Q <sub>n</sub> | | Reset (Clear) | L | Х | Х | L | | Load "1" | Н | ~ | h | Н | | Load "0" | Н | ~ | I | L | H = HIGH Voltage Level steady state h = HIGH Voltage Level one setup time prior to the LOW-to-HIGH clock transition L = LOW Voltage Level steady state I = LOW Voltage Level one setup time prior to the LOW-to-HIGH clock transition X = Immaterial ∠ = LOW-to-HIGH clock transition #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Storage Temperature -65°C to +150°C Ambient Temperature under Bias -55°C to +125°C Junction Temperature under Bias Ceramic -55°C to +175°C $\ensuremath{\text{V}_{\text{CC}}}$ Pin Potential to Voltage Applied to Any Output in the Disabled or Power-Off State -0.5 V to +4.75 V in the HIGH State $-0.5 \text{V to } \text{V}_{\text{CC}}$ Current Applied to Output in LOW State (Max) $\qquad \qquad \text{twice the rated I}_{\text{OL}} \ (\text{mA})$ DC Latchup Source Current -500 mA (Across Comm Operating Range) Over Voltage Latchup $V_{CC}$ + 4.5V # Recommended Operating Conditions Free Air Ambient Temperature Military -55°C to +125°C Supply Voltage **Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | | ABT273 | | Units | V <sub>cc</sub> | Conditions | | |------------------|------------------------------------------------|------|--------|------|-------|-----------------|----------------------------------------------------|--| | | | Min | Тур | Max | | | | | | V <sub>IH</sub> | Input HIGH Voltage | | | | V | | Recognized HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | | Recognized LOW Signal | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | | V <sub>OH</sub> | Output HIGH Voltage 54ABT | 2.5 | | | | | I <sub>OH</sub> = -3 mA | | | | 54ABT | 2.0 | | | V | Min | I <sub>OH</sub> = -24 mA | | | V <sub>OL</sub> | Output LOW Voltage 54ABT | | | 0.55 | V | Min | I <sub>OL</sub> = 48 mA | | | I <sub>IH</sub> | Input HIGH Current | | | 5 | μΑ | Max | V <sub>IN</sub> = 2.7V (Note 4) | | | | | | | 5 | | | V <sub>IN</sub> = V <sub>CC</sub> | | | I <sub>BVI</sub> | Input HIGH Current | | | 7 | μA | Max | V <sub>IN</sub> = 7.0V | | | | Breakdown Test | | | | | | | | | I <sub>IL</sub> | Input LOW Current | | | -5 | μA | Max | V <sub>IN</sub> = 0.5V (Note 4) | | | | | | | -5 | | | $V_{IN} = 0.0V$ | | | V <sub>ID</sub> | Input Leakage Test | 4.75 | | | V | 0.0 | I <sub>ID</sub> = 1.9 μA | | | | | | | | | | All Other Pins Grounded | | | Ios | Output Short-Circuit Current | -100 | | -275 | mA | Max | V <sub>OUT</sub> = 0.0V | | | I <sub>CEX</sub> | Output High Leakage Current | | | 50 | μA | Max | V <sub>OUT</sub> = V <sub>CC</sub> | | | I <sub>CCH</sub> | Power Supply Current | | | 50 | μA | Max | All Outputs HIGH | | | I <sub>CCL</sub> | Power Supply Current | | | 30 | mA | Max | All Outputs LOW | | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input Outputs Enabled | | | | | | $V_I = V_{CC} - 2.1V$ | | | | | | | 1.5 | mA | Max | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V | | | | | | | | | | All Others at V <sub>CC</sub> or GND | | | I <sub>CCD</sub> | Dynamic I <sub>CC</sub> No Load | | | 0.3 | mA/ | Max | Outputs Open (Note 3) | | | | | | | | MHz | | One Bit Toggling, 50% Duty Cycle | | Note 3: For 8 bits toggling, $I_{CCD}$ < 0.5 mA/MHz. Note 4: Guaranteed but not tested. 3 www.national.com | Symbol | Parameter | 54/<br>T <sub>A</sub> = -55°C | Units | | |------------------|-----------------------------------------|-------------------------------------------|-------|-----| | | | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = | | | | | | Min | Max | | | f <sub>max</sub> | Max Clock | 150 | | MHz | | | Frequency | | | | | t <sub>PLH</sub> | Propagation Delay | 1.0 | 7.0 | ns | | t <sub>PHL</sub> | CP to O <sub>n</sub> | 1.0 | 7.5 | | | t <sub>PHL</sub> | Propagation Delay MR to O <sub>n</sub> | 1.0 | 8.2 | ns | ## **AC Operating Requirements** | Symbol | Parameter | 54ABT T <sub>A</sub> = -55°C to +125°C V <sub>CC</sub> = 4.5V to 5.5V C <sub>L</sub> = 50 pF | | Units | |--------------------|-----------------------------|-------------------------------------------------------------------------------------------------|-----|-------| | | | Min | Max | | | t <sub>s</sub> (H) | Setup Time, HIGH | 2.0 | | ns | | t <sub>s</sub> (L) | or LOW D <sub>n</sub> to CP | 2.5 | | | | t <sub>h</sub> (H) | Hold Time, HIGH | 1.4 | | ns | | t <sub>h</sub> (L) | or LOW D <sub>n</sub> to CP | 1.4 | | | | t <sub>w</sub> (H) | Pulse Width, CP, | 3.3 | | ns | | $t_w(L)$ | HIGH or LOW | 3.3 | | | | t <sub>w</sub> (L) | Master Reset Pulse | 3.3 | | ns | | | Width, LOW | | | | | t <sub>REC</sub> | Recovery Time | 2.0 | | ns | | | MR to CP | | | | ### Capacitance | Symbol | Parameter | Тур | Units | Conditions<br>T <sub>A</sub> = 25°C | |---------------------------|--------------------|-----|-------|-------------------------------------| | C <sub>IN</sub> | Input Capacitance | 5 | pF | V <sub>CC</sub> = 0V | | C <sub>OUT</sub> (Note 5) | Output Capacitance | 9 | pF | V <sub>CC</sub> = 5.0V | Note 5: C<sub>OUT</sub> is measured at frequency f = 1 MHz, per MIL-STD-833B, Method 3012. #### **AC** Loading \*Includes jig and probe capacitance FIGURE 1. Standard AC Test Load FIGURE 2. Propagation Delay, Pulse Width Waveforms FIGURE 3. V<sub>M</sub> = 1.5V Input Pulse Requirements | Amplitude | Rep. Rate | t <sub>w</sub> | t <sub>r</sub> | t <sub>f</sub> | |-----------|-----------|----------------|----------------|----------------| | 3.0V | 1 MHz | 500 ns | 2.5 ns | 2.5 ns | FIGURE 4. Test Input Signal Requirements FIGURE 5. Propagation Delay Waveforms for Inverting and Non-Inverting Functions FIGURE 6. Setup Time, Hold Time and Recovery Time Waveforms #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 88 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179