# 54ABT16373 # 16-Bit Transparent Latch with TRI-STATE® Outputs ## **General Description** The ABT16373 contains sixteen non-inverting latches with TRI-STATE outputs and is intended for bus oriented applications. The device is byte controlled. The flip-flops appear transparent to the data when the Latch Enable (LE) is HIGH. When LE is low, the data that meets the setup time is latched. Data appears on the bus when the Output Enable $(\overline{OE})$ is LOW. When $\overline{OE}$ is HIGH, the outputs are in high Z #### **Features** - Separate control logic for each byte - 16-bit version of the ABT373 - High impedance glitch free bus loading during entire power up and power down cycle - Non-destructive hot insertion capability - Guaranteed latch-up protection - Standard Microcircuit Drawing (SMD) 5962-9320001 # **Ordering Code:** | Military | Package<br>Number | Package Description | |-----------------|-------------------|---------------------| | 54ABT16373W-QML | WA48A | 48-Lead Cerpack | # **Logic Symbol** ### **Pin Description** | Pin Names | Description | | | |--------------------------------------------------------------------|----------------------------------|--|--| | <del>OE</del> <sub>n</sub> | Output Enable Input (Active Low) | | | | LE <sub>n</sub> | Latch Enable Input | | | | D <sub>0</sub> -D <sub>15</sub><br>O <sub>0</sub> -O <sub>15</sub> | Data Inputs | | | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | | # **Connection Diagram** #### Pin Assignment for Cerpack TRI-STATE® is a registered trademark of National Semiconductor Corporation. ## **Functional Description** The ABT16373 contains sixteen D-type latches with TRI-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independent of the other. Control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the Latch Enable (LEn) input is HIGH, data on the $D_n$ enters the latches. In this condition the latches are transparent, i.e., a latch output will change states each time its D input changes. When LEn is LOW, the latches store information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LEn. The TRI-STATE standard outputs are controlled by the Output Enable $(\overline{\text{OE}}_n)$ input. When $\overline{\text{OE}}_n$ is LOW, the standard outputs are in the 2-state mode. When $\overline{\text{OE}}_n$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. #### **Truth Tables** | Inputs | | | Outputs | |------------------------------------|---|--------------------------------|------------| | $LE_1$ $\overline{OE}_1$ $D_0-D_7$ | | O <sub>0</sub> -O <sub>7</sub> | | | Χ | Н | Х | Z | | Н | L | L | L | | Н | L | Н | н | | L | L | X | (Previous) | | | Inputs | | Outputs | |-----------------|-----------------|---------------------------------|---------------------------------| | LE <sub>2</sub> | OE <sub>2</sub> | D <sub>8</sub> -D <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> | | Х | Н | X | Z | | Н | L | L | L | | Н | L | Н | Н | | L | L | X | (Previous) | - H = High Voltage Level - L = Low Voltage Level - X = Immaterial - Z = High Impedance Previous = previous output prior to HIGH to LOW transition of LE # **Logic Diagrams** www.national.com 2 ### **Absolute Maximum Ratings** (Note 1) -65°C to +150°C Storage Temperature Ambient Temperature under Bias -55°C to +125°C Junction Temperature under Bias Ceramic -55°C to +175°C $V_{\mbox{\scriptsize CC}}$ Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0VInput Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Any Output in the Disabled or Power-Off State -0.5V to +5.5V –0.5V to $V_{\mbox{\scriptsize CC}}$ in the HIGH State Current Applied to Output in LOW State (Max) twice the rated $I_{OL}$ (mA) DC Latchup Source Current: OE Pin -350 mA (Across Comm Operating Range) Other Pins -500 mA Over Voltage Latchup (I/O) 10V # **Recommended Operating Conditions** Free Air Ambient Temperature -55°C to +125°C Military Supply Voltage Military +4.5V to +5.5V Minimum Input Edge Rate $(\Delta V/\Delta t)$ 50 mV/ns Data Input Enable Input 20 mV/ns Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | | ABT16373 | | Units | V <sub>cc</sub> | Conditions | | | |------------------|-----------------------------------|-------------------|----------|-----|-------|-----------------|------------|------------------------------------------------------|--| | | | | Min | Тур | Max | | | | | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized LOW Signal | | | V <sub>CD</sub> | Input Clamp Diode Vo | ltage | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | | V <sub>OH</sub> | Output HIGH Voltage | 54ABT | 2.5 | | | | | I <sub>OH</sub> = -3 mA | | | | 54ABT | | 2.0 | | | | | I <sub>OH</sub> = -24 mA | | | V <sub>OL</sub> | Output LOW Voltage | 54ABT | | | 0.55 | V | Min | I <sub>OL</sub> = 48 mA | | | I <sub>IH</sub> | Input HIGH Current | | | | 5 | μA | Max | V <sub>IN</sub> = 2.7V (Note 4) | | | | | | | | 5 | | | V <sub>IN</sub> = V <sub>CC</sub> | | | I <sub>BVI</sub> | Input HIGH Current B | reakdown Test | | | 7 | μA | Max | V <sub>IN</sub> = 7.0V | | | I <sub>IL</sub> | Input LOW Current | | | | -5 | μA | Max | V <sub>IN</sub> = 0.5V (Note 4) | | | | | | | | -5 | | | $V_{IN} = 0.0V$ | | | V <sub>ID</sub> | Input Leakage Test | | 4.75 | | | V | 0.0 | I <sub>ID</sub> = 1.9 μA | | | | | | | | | | | All Other Pins Grounded | | | I <sub>OZH</sub> | Output Leakage Current | | | | 50 | μA | 0 - 5.5V | V <sub>OUT</sub> = 2.7V; <del>OE</del> = 2.0V | | | l <sub>OZL</sub> | Output Leakage Current | | | | -50 | μA | 0 - 5.5V | $V_{OUT} = 0.5V; \overline{OE} = 2.0V$ | | | los | Output Short-Circuit Current | | -100 | | -275 | mA | Max | V <sub>OUT</sub> = 0.0V | | | I <sub>CEX</sub> | Output High Leakage Current | | | | 50 | μΑ | Max | V <sub>OUT</sub> = V <sub>CC</sub> | | | $I_{ZZ}$ | Bus Drainage Test | | | | 100 | μA | 0.0 | V <sub>OUT</sub> = 5.5V; All Others GND | | | I <sub>CCH</sub> | Power Supply Current | | | | 2.0 | mA | Max | All Outputs HIGH | | | I <sub>CCL</sub> | Power Supply Current | | | | 85 | mA | Max | All Outputs LOW | | | I <sub>CCZ</sub> | Power Supply Current | | | | 2.0 | mA | Max | OE = V <sub>CC</sub> | | | | | | | | | | | All Others at V <sub>CC</sub> or GND | | | I <sub>CCT</sub> | Additional I <sub>CC</sub> /Input | Outputs Enabled | | | 2.5 | mA | | $V_I = V_{CC} - 2.1V$ | | | | | Outputs TRI-STATE | | | 2.5 | mA | Max | Enable Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V | | | | | Outputs TRI-STATE | | | 2.5 | mA | | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V | | | | | | | | | | | All Others at V <sub>CC</sub> or GND | | | I <sub>CCD</sub> | Dynamic I <sub>CC</sub> | No Load | | | | mA/ | Max | Outputs Open, LE = V <sub>CC</sub> | | | | (Note 4) | | | | 0.15 | MHz | | OE = GND, (Note 3) | | | | | | | | | | | One Bit Toggling, 50% Duty<br>Cycle | | Note 3: For 8 bits toggling, $I_{CCD} \le 0.8 \text{ mA/MHz}.$ Note 4: Guaranteed, but not tested. www.national.com | Symbol | Parameter | 54/ | ABT | Units | |------------------|----------------------------------|----------------------------------|------------|-------| | | | T <sub>A</sub> = -55°C to +125°C | | | | | | $V_{CC} = 4.5$ | 5V to 5.5V | | | | | C <sub>L</sub> = | 50 pF | | | | | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 1.4 | 6.5 | ns | | t <sub>PHL</sub> | D <sub>n</sub> to O <sub>n</sub> | 1.4 | 6.5 | | | t <sub>PLH</sub> | Propagation Delay | 1.7 | 7.0 | ns | | t <sub>PHL</sub> | LE to O <sub>n</sub> | 1.4 | 6.3 | | | t <sub>PZH</sub> | Output Enable Time | 1.1 | 6.8 | ns | | $t_{PZL}$ | | 1.5 | 6.8 | | | t <sub>PHZ</sub> | Output Disable Time | 1.5 | 8.5 | ns | | $t_{PLZ}$ | | 1.6 | 8.0 | | # **AC Operating Requirements** | Symbol | Parameter | 54ABT T <sub>A</sub> = -55°C to +125°C V <sub>CC</sub> = 4.5V to 5.5V C <sub>L</sub> = 50 pF | | Units | |--------------------|-----------------------------|-------------------------------------------------------------------------------------------------|-----|-------| | | | Min | Max | | | t <sub>s</sub> (H) | Setup Time, HIGH | 2.4 | | ns | | t <sub>s</sub> (L) | or LOW D <sub>n</sub> to LE | 2.4 | | | | t <sub>h</sub> (H) | Hold Time, HIGH | 2.2 | | ns | | $t_h(L)$ | or LOW D <sub>n</sub> to LE | 2.2 | | | | t <sub>w</sub> (H) | Pulse Width, | 3.3 | | ns | | | LE HIGH | | | | # Capacitance | Symbol | Parameter | Тур | Units | Conditions | |---------------------------|--------------------|-----|-------|-------------------------| | | | | | (T <sub>A</sub> = 25°C) | | C <sub>IN</sub> | Input Capacitance | 5 | pF | V <sub>CC</sub> = 0V | | C <sub>OUT</sub> (Note 5) | Output Capacitance | 11 | pF | V <sub>CC</sub> = 5.0V | Note 5: C<sub>OUT</sub> is measured at frequency f = 1 MHz, per MIL-STD-883B, Method 3012. # **AC** Loading \*Includes jig and probe capacitance FIGURE 1. Standard AC Test Load FIGURE 2. Test Input Signal Levels | Amplitude | Rep. Rate | t <sub>w</sub> | t <sub>r</sub> | t <sub>f</sub> | |-----------|-----------|----------------|----------------|----------------| | 3.0V | 1 MHz | 500 ns | 2.5 ns | 2.5 ns | FIGURE 3. Test Input Signal Requirements FIGURE 4. Propagation Delay Waveforms for Inverting and Non-Inverting Functions FIGURE 5. Propagation Delay, Pulse Width Waveforms FIGURE 6. TRI-STATE Output HIGH and LOW Enable and Disable Times FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms #### Physical Dimensions inches (millimeters) unless otherwise noted 48-Lead Cerpack NS Package Number WA48A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179