# Signed Integer Arithmetic on the HPC<sup>TM</sup> This report describes the implementation of signed integer arithmetic operations on the HPC. HPC hardware support for unsigned arithmetic operation. In order to support signed integer arithmetic operations on the HPC, the user can represent negative numbers in two's complement form and perform the signed arithmetic operations explicitly through software The following signed integer arithmetic routines are implemented in the package: ## **Multiplication:** 16 by 16 yielding 16-bit result 32 by 32 yielding 32-bit result #### Division 16 by 8 yielding 16-bit quotient and 16-bit remainder 32 by 16 yielding 16-bit quotient and 16-bit remainder 32 by 32 yielding 16-bit quotient and 16-bit remainder #### Addition: 16 by 16 yielding 16-bit ``` SIMUSL .title .sect code, rom8, byte, rel ;Signed multiply (16 by 16) В Multiplicand Multiplier X;A return ; .public signed_mult_16 signed_mult_16: st a,0.w mult a.b sc 7,(1).b ifbit subc x,b sc ifbit 7,(B+1).b subc x,0.w $exit: ret .endsect ``` National Semiconductor Application Note 603 Raj Gopalan July 1989 #### Subtraction: 16 by 16 yielding 16-bit ## Comparison: 16 by 16 for greater to, less than or equal to. ## REPRESENTATION OF NEGATIVE NUMBERS: For binary numbers, negative numbers are represented in two's complement form. In this system, a number is positive if the MSB is 0, negative if it is 1. The decimal equivalent of two's complement number is computed the same as for an unsigned number, except that weight of the MSB is $-2^{**}n-1$ instead of $+2^{**}n-1$ . The range of representable numbers is $-(2^{**}n-1)$ through $+(2^{**}n-1-1)$ . The two's complement of a binary number is obtained by complementing its individual bits and adding one to it. The advantage of representing a negative number in two's complement form is that addition and subtraction can be done directly using unsigned hardware. ; do unsigned multiplication. ;if multiplier is negative ;if multiplicand is negative HPCTM is a trademark of National Semiconductor Corporation # MULTIPLICATION ## Method 1: Signed multiplication can be achieved by taking care of the signs and magnitudes of the multiplicand and multiplier separately. Perform the multiplication on the magnitudes alone. The sign of the result can be set based on the signs of the multiplier and the multiplicand. #### Method 2: This method does not require finding the magnitude of the operands. Multiplication can be done using unsigned hardware on the two's complement numbers. The result will be signed based on the signs of the operands. ``` .title SIMULL .sect code,rom8,byte,rel ;Multiply (Signed or Unsigned are the same) ;32 bit K:A Multiplicand ; -4:6[SP] Multiplier ; K:A return .public multiply_32 .local multiply_32: push st a,0.w a,k mult a,-8[sp].w х a,0.w push mult a-8[sp].w add 0.w,a pop а m111t. a,-8[sp].w add \mathbf{x},0.\mathbf{w} ld k,x pop х ret ``` .endsect The algorithm is as follows: Step 1. Result = op1 \* op2 Step 2. If op1 $\,<\,$ 0 then subtract op2 from upper half of the result. Step 3. If op2 < 0 then subtract op1 from upper half of the result. Now the Result will yield the correct value of the multiplication on two's complement numbers. #### Method 3 By sign extending the multiplier and multiplicand to the size of the result one can always obtain the correct result of signed multiplication using unsigned multiplication. ``` ;(Argument now at -6:8[SP]) ;Multiply hi reg* lo stack ;hold, retrieve lo reg ;(argument now at -8:10[SP]) ;Multiply lo reg* hi stack ;add into hi partial ;(Argument now at -6:8[SP]) ;Multiply lo reg* lo stack ;add in hi partial ;Position ;Restore ``` # DIVISION Similar to multiplication method 1, one can perform the division on the magnitudes of the dividend and divisor. The sign of the quotient can be set based on the signs of the dividend and the divisor. The sign of the remainder will be same as the dividend. ``` .title SIDVSS .sect code, rom8, byte, rel ;Division & Remainder ;16,8 bit (signed only, unsigned uses inline code) Dividend Α -4[SP] Divisor return .public signed_divide_8, signed_remainder_8 .public signed_divide_16, signed_remainder_16 .local signed_divide_8: jsr $shared_8 ;Uses shared routine ret signed_remainder_8: jsr $shared_8 ;Uses shared routine ld ;Return remainder a,k ret $shared_8: a,#0x7f ifgt or a,#0xff00 a,k ;Get arguments ld a,-6[sp].w ifgt a,#0x7f a,#0xff00 or jр $shared signed_divide_16: $shared_16 ;Uses shared routine jsr ret signed_remainder_16: ;Uses shared routine $shared_16 jsr 1 d :Return remainder a,k ret $share_16: ;Get arguments st a,k ld a,-6[sp].w $shared ifeq a,#0 ret ;division by zero push a,#0x7fff ifgt jр $unknown_negative ;unknown/negative a,k ifgt a,#0x7fff ;negative/positive jр $negative_positive div ;Positive/positive is plus,plus a,k $positive_positive jр ``` ``` $unknown_negative: ;Unknown/negative comp а inc а a,k ifgt a,#0x7fff ; negative/negative $negative_negative jр div a,k ;Positive/negative is minus,plus comp а inc а $positive_positive: ld k,x $exit jр $negative_positive: ;Negative/positive is minus, minus comp а inc а div a,k comp а inc a $negate_remainder jp $negative_negative: ;Negative/negative is plus,minus comp а inc div a,k $negate_remainder: x a,x comp а inc st a,k ld a,x $exit: pop x ret .endsect ``` ``` .title SIDVLS .sect code,rom8,byte,rel ;Division & Remainder ;Signed 32 by 16 divide X;A Dividend K Divisor X,A return (remainder and quotient) .public signed_div_32 .local signed_div_32: sc ifeq k,#0 ;Divide by zero, set carry and return % \left( \mathbf{r}\right) =\left( \mathbf{r}\right) ret $shared_signed: 7,x+1.b ifbit jр $negative_dividend jsr $process_divisor ;Skipping return ret ;+/+=+,+ $negate_quotient: comp а inc а ret ;+/-= -,+ $negative_dividend; comp a a,#01 add x a,x comp a adc a,#0 x a,x jsr $process_divisor skipping return; jsr $negate_quotient ;-/+=-,- $negate_remainder: ;-/-=+,- x a,x comp a inc a x a.x ret $process_divisor: ifbit 7,k+l.b jр $negative_divisor divd a,k ;?/+ ret $negative_divisor: х a,k comp а inc а a,k divd ;?/- a,k retsk .endsect ``` ``` SUDVLL .title .sect code, rom8, byte, rel ;Division & Remainder ;Signed 32 by 32 Divide K:A Dividend -4:6[SP] Divisor K:A return ;Stack frame as built and used consists of 0, initial subtrahend hi /dividend shifts into subtrahend O, initial subtrahend lo /becomes remainder k, dividend hi /dividend shifts into subtrahend, and a, dividend lo /quotient shifts into dividend b preserved x preserved return address sp-4-12, divisor hi sp-6-12, divisor lo ;Sign flag (0 = negative, 1 = positive, for test sense at exit) ;bit 0, divisor sign (1 = negative) ;bit 1, dividend sign (1 = positive) ;Inc of flag causes bit l = (bit \ l \ xor \ bit \ 0) by carry/nocarry out of bit 0 ;so that two positives (010) or two negatives (001) indicate a positive ;quotient (011 or 010) in bit 1. Bit 1 always indicates sign if remainder. Operation is indicated by bit 3 of the flag, 1 = remainder. .public signed_divide_32, signed_remainder_32 .public unsigned_divide_32, unsigned_remainder_32 .local signed_divide_32: 1.b,#0x02 1 a jр $shared_signed signed_remainder_32: 1.b,#0x0a 1 d $shared_signed: ifbit 7,k+1.b ;Check dividend jsr $negate ;Negate dividend and note sign ifbit 7,-6+3[sp].b ;Check divisor $negate_divisor jр jmp $shared $negate_divisor: a,-6[sp].w ;Negate divisor and note sign comp а add a,#1 х a,-6[sp].w х a,-4[sp].w comp а adc a,#0 a,-4[sp].w х shit. 0,1.b $shared jр unsigned_divide_32: 1.b,#0x02 1 a jр $shared unsigned_remainder_32: ld 1.b,#0x0a ``` ``` $shared: push x ;Preserve registers push b ld b,sp ;Place dividend, becomes quotient push а push k ld x,sp ;Set subtrahend, becomes remainder clr а push а push а k,#-18 1d ;Access divisor argument add k,sp ld a,[k].w or a,2[k].w ifeq a,#0 ;division by zero jmp $zero 0.b,#32 ld ;Set counter $loop: a,[b].w ;Shift Dividend:Quotient shl xs a,[b+].w nop ld a,[b].w rlc xs a,[b-].w nop ld a,[x].w rlc a,[x+].w x ld a,[x].w rlc а х a,[x-].w ifc $subtract ;Carry out - dividend divisor jр ;Check for dividend divisor sc ld a,[x+].w subc a,[k].w ld a,[x-].w subc a,2[k].w ifnc ;dividend divisor $count jр $subtract: ld a,[x].w ;Subtract out divisor (c is set) subc a,[k].w a,[x+].w х ld a,[x].w subc a,2[k].w a,[x-].w sbit 0,[b].b ;Set quotient bit $count: ;Count 32 shifts decsz 0.b jmp $loop $zero: k ;Get Remainder and/or Quotient pop ;and clear working off stack pop а pop x pop b ifbit 3,1.b ;want remainder, have it ;Want Quotient $exit jр ld a,b 1d k,x inc 1.b ;Divisor's sign Xors Dividend's ``` ``` $exit: pop pop ifbit b ;Restore registers x 1,1.b ;positive result ret $negate: comp add a a,#1 ;Negate K:A a,#1 a,k a a,#0 a,k 1,1.b x comp adc x rbit ;Note sign (for entrance) ret .endsect ``` # **ADDITION** Two's complement numbers can be added by ordinary binary addition, ignoring any carries beyond the MSB. The result will always be the correct sum as long as the result doesn't exceed the range. If the result is the same as for the subtrahend, then overflow has occurred. ``` .title SIADD code, rom8, byte, rel .sect ;Signed add (16 by 16) Α Operand1 В 0perand2 Return Carry .public sign_add .local sign_add: 1.8 0.b,#00 ifbit 7,(A+1).b inc 0.b ifbit 7,(B+1).b inc 0.b ;if bit 0 of 0.b = 1 then opl and op2 have different sign ;if bit 0 of 0.b = 0 then opl and op2 sign are same ; then if bit 1 of 0.b = 0 both operands are positive ;else both operands are negative. ;Perform unsigned addition add a,b rc ifbit 0,0.b ;both operands are different sign ifbit 1.0.b ;both opl and op2 are negative jp $negatives $positives: ;both opl and op2 are positive ifbit 7,(A+1).b ;if result sign is negative then set overflow bit sc ;overflow ret $negatives: ifbit 7,(A+1).b ;if sign bit of result is negative, then no overflow ret ;overflow sc $exit: .endsect ``` ## **SUBTRACTION** Subtraction can be achieved by negating the subtrahend and perform the addition operation. Overflow can be detected as mentioned before by checking the signs of minuhend and the negation of the subtrahend and that of the sum. ``` .title code, rom8, byte, rel .sect ;Signed subtract (16 by 16) В Operand1 Operand2 Return Carry,A .public sign_sub .local sign_sub: ld 0.b,#00 ;initialize sign flags ifbit 7,(B+1).b inc 0.b $negate_A: comp A inc A $ngative_comp_A: ifbit 7,(A+1).b 0.b ;if bit 0 of 0.b = 1 then opl and op2 have different sign ;if bit 0 of 0.b = 0 then opl and op2 sign are same ; then if bit 1 of 0.b = 0 both operands are positive ;else both operands are negative. add A,B ;Perform unsigned addition rc ifbit 0,0.b ;both operands are different sign ifbit 1,0.b ;both opl and op2 are negative jp $negatives $positives: ;both opl and op2 are positive ;if result sign is negative then if bit 7, (A+1).b set overflow bit sc ;bit 0 of byte 0.b is set to indicate overflow $negatives: ifbit 7, (A+1).b ;if sign bit of result is negative, then no overflow ret sc ;sign bit of result is positive, hence overflow. $exit:ret .endsect ``` ``` .title NSISUB .sect code, rom8, byte, rel ;Signed sub (16 by 16) A B Operandl Operand2 ; Return Carry .public sign_sub .local sign_sub: 0.b,#00 ifbit 7,(A+1).b inc 0.b ifbit 7,(B+1).b inc 0.b ;if bit 0 of 0.b = 1 then opl and op2 have different sign ;if bit 0 of 0.b = 0 then opl and op2 sign are same ;then if bit 1 of 0.b = 0 both operands are positive ;else both operands are negative. sc subc a,b ;Perform unsigned addition rc ifbit 0,0.b ;both operands are different sign $chkovf jр ret ;both operands are same sign, can't produce overflow $chkovf: ifbit 7,(B+1).b $negminu jр $posminu: ifbit 7,(A+1).b sc ret $negminu: ifbit 7,(A+1).b ret .endsect ``` .title To do signed comparison on n bit two's complement numbers first add 2\*\*(n - 1) to the numbers. This will basically shift the numbers from $-(2^{**}n-1)$ to $+(2^{**}n-1-1)$ range to 0 to $2^{**}n-1$ . Now comparison operations on the numbers will produce the correct result. SICMP ``` code, rom8, byte, rel .sect ;Signed compare (16 by 16) Α 0perand1 В Operand2 Return=00 if a = b O.b 02 if a > b 01 if a < b signed_compare: push а push b a,#08000 add add b,#08000 ifgt a,b $great jр ifeq a,b $equ jр $less: 1.8 0.b,#01 b pop pop а ret $great: ld 0.b,#02 pop b pop а ret $equ: 1 a 0.b,#00 pop b pop a ret ``` # LIFE SUPPORT POLICY .endsect NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconductor GmbH Livry-Gargan-Str. 10 D-82256 Fürstenfeldbruck Germany Tel: (81-41) 35-0 Teley: 527649 Fax: (81-41) 35-1 National Semiconductor Japan Ltd Japan Ltd. Sumitomo Chemical Engineering Center Bldg. 7F 1-7-1, Nakase, Mihama-Ku Chiba-City, Ciba Prefecture 261 Fax: (043) 299-2500 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductores Do Brazil Ltda. Do Brazil Ltda. Rue Deputado Lacorda Franco 120-3A Sao Paulo-SP Brazil 05418-000 Tel: (55-11) 212-5066 Telex: 391-1131931 NSBR BR Fax: (55-11) 212-1181 National Semiconductor (Australia) Pty, Ltd. Building 16 Business Park Drive Monash Business Park Drive Monash Business Park Nottinghill, Melbourne Victoria 3168 Australia Tel: (3) 558-9999 Fax: (3) 558-9998