# PRELIMINARY # 16-CHARACTER 1-LINE DOT MATRIX LCD CONTROLLER DRIVER ## ■ GENERAL DESCRIPTION The NJU6460A is a 1 Chip Dot Matrix LCD controller driver for up to 16-character 1-line or 8-character 2-line display. It contains microprocessor interface circuits, instruction decoder controller, character generator ROM/RAM and common and segment drivers. The bleeder resistance generates for LCD Bias voltage internally. The CR oscillator incorporates C and R, therefore no external components for oscillation are required. The microprocessor interface circuits which operate 2MHz frequency, can be connected directly to 4bit/8bit microprocessor. The character generator consists of 7,680 bits ROM and 32 x 5 bits RAM. The standard version ROM is coded with 192 characters including capital and small letter fonts. The 16-common and 40-segment drives up to 16-character 1-line LCD panels which divided two common electrode blocks. The rectangle outlook is very applicable to COG or Slim TCP. ## ■ PACKAGE OUTLINE NJU6460AC #### ■ FEATURES - 16-character 1-line Dot Matrix LCD Controller Driver - 4/8 Bit Microprocessor Direct Interface - Display Data RAM 16 x 8 bits ; Maximum 16-character 1-line Display - Character Generator ROM 7680 bits; 192 Characters for 5 x 7 Dots - Character Generator RAM 32 x 5 bits : 4 Patterns( 5x7 Dots ) - Microprocessor can access to Display Data RAM and Character Generator RAM - High Voltage LCD Driver; 16-common / 40-segment - Duty Ratio ; 1/16 Duty - Number of Maximum Display Characters; 16-Character - Useful Instruction Set Clear Display, Return Home, Display ON/OFF Cont, Cursor ON/OFF Cont, Display Blink, Cursor Shift, Character Shift, Common and Segment driver Location order Select Function (Pin configuration mode A / mode B) - Power On Initialize / Hardware Reset Function - Bleeder Resistance On-chip - Oscillation Circuit On-chip - Low Power Consumption - Operating Voltage --- +5 V - Package Outline --- Bumped Chip / TCP - C-MOS Technology ## ■ PAD LOCATION Chip Size : X = 4.10mm , Y = 2.50mm Chip Center : X = 0um , Y = 0um Pad Size : 50um × 50um $(V_{DD}, V_{SS}, V_5: 250um \times 50um)$ 5 ## ■ BLOCK DIAGRAM # **■ COORDINATES** | | Pad | Name | CEN | ITER | |---------|------------------------|------------------------|---------|--------| | Pin No. | Pin con | figuration | X=(μm ) | V=( \ | | | Mode A | Mode B | λ=(μm) | Y=(µm) | | 1 | OSC <sub>1</sub> | OSC 1 | -1742 | -1078 | | 2 | OSC <sub>2</sub> | OSC <sub>2</sub> | -1514 | -1078 | | 3 | Vss | Vss | -1231 | -1078 | | 4 | <b>V</b> <sub>DD</sub> | <b>V</b> <sub>DD</sub> | -931 | -1078 | | 5 | <b>V</b> 5 | <b>V</b> <sub>5</sub> | -631 | -1078 | | 6 | ۷з | Vз | -408 | -1078 | | 7 | V <sub>2</sub> | V <sub>2</sub> | -164 | -1078 | | _ | NC1 | NC1 | 93 | -1078 | | 8 | RESET | RESET | 368 | -1078 | | 9 | RS | RS | 508 | -1078 | | 10 | R/W | R/W | 649 | -1078 | | 11 | E | E | 786 | -1078 | | 12 | DBo | DBo | 945 | -1078 | | 13 | DB <sub>1</sub> | DB <sub>1</sub> | 1085 | -1078 | | 14 | DB <sub>2</sub> | DB <sub>2</sub> | 1225 | -1078 | | 15 | DВз | DВз | 1365 | -1078 | | | NC2 | NC2 | 1510 | -1078 | | _ | NC3 | NC3 | 1725 | -1078 | | 16 | DB <sub>4</sub> | DB <sub>4</sub> | 1882 | -876 | | 17 | DBs | DB <sub>5</sub> | 1882 | -736 | | 18 | DB <sub>6</sub> | DB <sub>6</sub> | 1882 | -596 | | 19 | DB <sub>7</sub> | DB <sub>7</sub> | 1882 | -456 | | 20 | COM <sub>1</sub> | COMe | 1882 | -246 | | 21 | COM <sub>2</sub> | COM <sub>10</sub> | 1882 | -146 | | 22 | COM₃ | COM <sub>11</sub> | 1882 | -46 | | 23 | COM <sub>4</sub> | COM <sub>12</sub> | 1882 | 54 | | 24 | COM <sub>5</sub> | COM <sub>13</sub> | 1882 | 154 | | 25 | COMe | COM <sub>14</sub> | 1882 | 254 | | 26 | COM <sub>7</sub> | COM <sub>15</sub> | 1882 | 354 | | 27 | COMe | COM <sub>16</sub> | 1882 | 454 | | 28 | SEG <sub>1</sub> | SEG <sub>40</sub> | 1882 | 554 | | 29 | SEG <sub>2</sub> | SEG <sub>39</sub> | 1882 | 654 | | | NC4 | NC4 | 1882 | 890 | | 30 | SEG <sub>3</sub> | SEG <sub>38</sub> | 1750 | 1079 | | 31 | SEG <sub>4</sub> | SEG <sub>37</sub> | 1650 | 1079 | | 32 | SEG <sub>5</sub> | SEG <sub>36</sub> | 1550 | 1079 | | 33 | SEG <sub>6</sub> | SEG <sub>35</sub> | 1450 | 1079 | | 34 | SEG <sub>7</sub> | SEG <sub>34</sub> | 1350 | 1079 | | 35 | SEG <sub>8</sub> | SEG <sub>33</sub> | 1250 | 1079 | | 36 | SEG <sub>9</sub> | SEG <sub>32</sub> | 1150 | 1079 | | 37 | SEG <sub>10</sub> | SEG <sub>31</sub> | 1050 | 1079 | | | Pad | Name | CEN | TER | |---------|-------------------|--------------------|-------------------|-------------| | Pin No. | Pin conf | iguration | X=(μm ) | <br> Y=(μm) | | | Mode A | Mode B | Λ-( <i>μ</i> μμ / | <u> </u> | | 38 | SEG <sub>11</sub> | SEG <sub>30</sub> | 950 | 1079 | | 39 | SEG <sub>12</sub> | SEG <sub>29</sub> | 850 | 1079 | | 40 | SEG <sub>13</sub> | SEG <sub>28</sub> | 750 | 1079 | | 41 | SEG <sub>14</sub> | SEG <sub>27</sub> | 650 | 1079 | | 42 | SEG <sub>15</sub> | SEG <sub>26</sub> | 550 | 1079 | | 43 | SEG <sub>16</sub> | SEG <sub>25</sub> | 450 | 1079 | | 44 | SEG <sub>17</sub> | SEG <sub>24</sub> | 350 | 1079 | | 45 | SEG <sub>18</sub> | SEG <sub>23</sub> | 250 | 1079 | | 46 | SEG <sub>19</sub> | SEG22 | 150 | 1079 | | 47 | SEG20 | SEG <sub>21</sub> | 50 | 1079 | | 48 | SEG <sub>21</sub> | SEG <sub>20</sub> | -50 | 1079 | | 49 | SEG22 | SEG <sub>19</sub> | -150 | 1079 | | 50 | SEG <sub>23</sub> | SEG <sub>18</sub> | -250 | 1079 | | 51 | SEG <sub>24</sub> | SEG <sub>17</sub> | -350 | 1079 | | 52 | SEG <sub>25</sub> | SEG <sub>16</sub> | -450 | 1079 | | 53 | SEG <sub>26</sub> | SEG <sub>15</sub> | -550 | 1079 | | 54 | SEG <sub>27</sub> | SEG <sub>14</sub> | -650 | 1079 | | 55 | SEG <sub>28</sub> | SEG <sub>13</sub> | -750 | 1079 | | 56 | SEG <sub>29</sub> | SEG <sub>12</sub> | -850 | 1079 | | 57 | SEG <sub>30</sub> | SEG <sub>1 1</sub> | -950 | 1079 | | 58 | SEG <sub>31</sub> | SEG <sub>10</sub> | -1050 | 1079 | | 59 | SEG <sub>32</sub> | SEG <sub>9</sub> | -1150 | 1079 | | 60 | SEG <sub>33</sub> | SEG <sub>8</sub> | -1250 | 1079 | | 61 | SEG <sub>34</sub> | SEG <sub>7</sub> | -1350 | 1079 | | 62 | SEG <sub>35</sub> | SEG <sub>6</sub> | -1450 | 1079 | | 63 | SEG36 | SEG <sub>5</sub> | -1550 | 1079 | | 64 | SEG <sub>37</sub> | SEG <sub>4</sub> | -1650 | 1079 | | 65 | SEG <sub>3B</sub> | SEG <sub>3</sub> | -1750 | 1079 | | _ | NC5 | NC5 | -1882 | 918 | | 66 | SEG <sub>39</sub> | SEG <sub>2</sub> | -1882 | 596 | | 67 | SEG <sub>40</sub> | SEG <sub>1</sub> | -1882 | 496 | | 68 | COM16 | COM <sub>8</sub> | -1882 | 396 | | 69 | COM <sub>15</sub> | COM <sub>7</sub> | -1882 | 296 | | 70 | COM <sub>14</sub> | COM <sub>6</sub> | -1882 | 196 | | 71 | COM <sub>13</sub> | COMs | -1882 | 96 | | 72 | COM <sub>12</sub> | COM <sub>4</sub> | -1882 | -4 | | 73 | COM <sub>11</sub> | COM <sub>3</sub> | -1882 | -104 | | 74 | COM11 | COM <sub>2</sub> | -1882 | -204 | | 75 | COM <sub>9</sub> | COM <sub>1</sub> | -1882 | -304 | | | NC6 | NC6 | -1882 | -548 | | | NC7 | NC7 | -1882 | -856 | Note) NC1 to NC7 are Dummy Pad. # **■ TERMINAL DESCRIPTION** | PAD | NO. | | | | | | | | |----------------|----------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Pin Confi | guration | SYMBOL | FUNCTION | | | | | | | Mode A | Mode B | | | | | | | | | 4 | 4 | <b>V</b> <sub>DD</sub> | Power Source ( +5V ) | | | | | | | 3 | 3 | Vss | Power Source ( 0V ) | | | | | | | 7,6,5 | 7,6,5 | V <sub>2</sub> ,V <sub>3</sub> ,V <sub>5</sub> | LCD Driving Power Source | | | | | | | 1,2 | 1,2 | OSC <sub>1</sub> , OSC <sub>2</sub> | Oscillation Frequency Adjust Terminals. Normally Open.<br>(Oscillation C and R are incorporated, Osc Freq.=270kHz)<br>For external clock operation, the clock should be input<br>on OSC <sub>1</sub> . | | | | | | | 9 | g | RS | Register selection signal input<br>"O": Instruction Register (Writing)<br>Busy Flag (Reading)<br>"1": Data Register (Writing/Reading) | | | | | | | 10 | 10 | R/W | Read/Write selection signal input<br>"0": Write , "1": Read | | | | | | | 11 | 11 | E | Read/Write activation signal input | | | | | | | 16~19 | 16~19 | DB₄∼DB7 | 3-state Data Bus(Upper) to transfer the data between MPU<br>and NJU6460A<br>DB7 is also used for the Busy Flag reading | | | | | | | 12~15 | 12~15 | DB₀~DB₃ | 3-state Data Bus(Lower) to transfer the data between MPU<br>and NJU6460A<br>These bus are not used in the 4bit operation | | | | | | | 20~27<br>75~68 | 75~68<br>20~27 | COM <sub>1</sub> ~COM <sub>8</sub><br>COM <sub>9</sub> ~COM <sub>16</sub> | LCD Common driving signal Terminals<br>Common driver Location order Select as Shown in Table 4<br>Pin configuration mode A: MO=0 / mode B: MO=1 | | | | | | | 28~67 | 67~28 | SEG <sub>1</sub> ~SEG <sub>40</sub> | LCD Segment driving signal Terminals<br>Segment driver Location order Select as Shown in Table 4<br>Pin configuration mode A: MO=0 / mode B: MO=1 | | | | | | | 8 | 8 | RESET | Reset Terminal. When the "L" level input over than 1.2ms to this terminal the system will be reset. (fosc=270kHz) | | | | | | #### ■ FUNCTIONAL DESCRIPTION ## (1) Description for each blocks ## (1-1) Register The NJU6460A incorporates two 8-bit registers, an Instruction Register(IR) and a Data Register(DR) The Register(IR) stores instruction codes such as "Clear Display" and "Return Home", and address data for Display Data RAM (DD RAM) and Character Generator RAM(CG RAM). The MPU can write the instruction code and address data to the Register(IR), but it cannot read out from the Register(IR). The Register (DR) is a temporary stored register, the data stored in the Register (DR) is written into the DD RAM or CG RAM and read out from the DD RAM or CG RAM. The data in the Register(DR) written by the MPU is transferred automatically to the DD RAM or CG RAM by internal operation. When the address data for the DD RAM or CG RAM is written into the Register(IR), the addressed data in the DD RAM or CG RAM is transferred to the Register(DR). By the MPU read out the data in the Register(DR), the data transmitting process is performed completely. After reading the data in the Register(DR) by the MPU, the next address data in the DD RAM or CG RAM is transferred automatically to the Register(DR) to provide for the next MPU reading. These two registers are selected by the selection signal RS as shown below: Table 1. shows register operation controlled by RS and R/W signals. Table 1. Register Operation | RS | R/W | Selected Register | Operation | |----|-----|-------------------|--------------------------------------------------| | 0 | 0 | | Write | | 0 | 1 | l IR | Read busy flag(DB7) and address counter(DB0~DB6) | | 1 | 0 | 00 | Write (DR to DD or CG RAM) | | 1 | 1 | DR | Read (DD or CG RAM to DR) | ## (1-2) Busy Flag (BF) When the internal circuits are in the operation mode, the busy flag is "1", and any instruction reading is inhibited. The busy flag (BF) is output at DB, when RS="0" and R/W="1" as shown in table 1. The next instruction should be written after busy flag (BF) goes to "0". ## (1-3) Address Counter (AC) The address Counter(AC) addressing the DD RAM and CG RAM. When the address setting instruction is written into the Register(IR), the address information is transferred from Register(IR) to counter(AC). The selection of either the DD RAM or CG RAM is also determined by this instruction. After writing (or reading) the display data to (or from) the DD RAM or CG RAM, the Counter (AC) increments (or decrements) automatically. The address data in the Counter(AC) is output from DB $_6\sim$ DB $_0$ when RS="0" and R/W="1" as shown in Table 1. ## (1-4) Display Data RAM (DD RAM) The display data RAM(DD RAM) consists of 16 x 8 bits, stores up to 16-character display data represented in 8-bit code. The DD RAM address data set in the address Counter(AC) is represented in Hexadecimal. | | | er ord | | | | | bit→ | |----|-----------------|-----------------|-----|-----|-----------------|-----------------|-----------------| | AC | AC <sub>6</sub> | AC <sub>5</sub> | AC4 | AСз | AC <sub>2</sub> | AC <sub>1</sub> | AC <sub>o</sub> | | | | | | | Hexad | | | | (Exam | ıple) | DD RAM | addres | s " 08 | 3 " | | | |-----------|-------|--------|--------------|--------|-----|---|----------| | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | <b>——</b> | . 0 | | <b>←</b> — — | | 8 | | <b>-</b> | ## (1-4-1) 16-character 1-line Display The NJU6460A has two kinds of addressing mode called "Addressing mode 1" and "Addressing mode 2" which is determined by the Function Set Instruction (A= 0 and 1). "Addressing mode 1" is using consecutive address of $(00)_{\rm H}$ through $(0F)_{\rm H}$ for front half 8-character and last half 8-character. "Addressing mode 2" is not using consecutive address likes as $(00)_{\rm H}$ through $(07)_{\rm H}$ and $(40)_{\rm H}$ through $(47)_{\rm H}$ for front half 8-character and last half 8-character respectively. 16-character 1-line and 8 character 2-line are also determined by the Function Set Instruction (M1= 0 and 1). <Addressing mode 1: A=0, M1=0> • The relation between DD RAM address and display position on the LCD is shown below. When the display shift is performed, the DD RAM address changes as follows: <Addressing mode 2: A=1, M1=0> ·The relation between DD RAM address and display position on the LCD is shown below. When the display shift is performed, the DD RAM address changes as follows: ( Left Shift Display ) 01 02 03 04 05 06 07 40 41 42 43 44 45 46 47 00 ( Right Shift Display ) 47 00 01 02 03 04 05 06 07 40 41 42 43 44 45 46 (1-4-2) 8-character 2-line Display <Addressing mode 1: A=0, M1=1> ·The relation between DD RAM address and display position on the LCD is shown below. When the display shift is performed, the DD RAM address changes as follows: (Left Shift Display) 1st Line 01 02 03 04 05 06 07 08 2nd Line 09 0A 0B 0C 0D 0E 0F 00 ( Right Shift Display ) 06 1st Line | 0F | 00 01 02 03 04 05 80 A0 0B 00 OD 0E 2nd Line 07 09 <Addressing mode 2: A=1, M1=1> • The relation between DD RAM address and display position on the LCD is shown below. When the display shift is performed, the DD RAM address changes as follows: ( Left Shift Display ) 1st Line 01 02 03 04 05 06 07 40 2nd Line 41 42 43 44 45 46 47 00 ( Right Shift Display ) 1st Line 47 00 01 02 03 04 05 06 2nd Line 07 40 41 42 43 44 45 46 ## (1-5) Character Generator ROM ( CG ROM ) The Character Generator ROM (CG ROM) generates 5 x 7 dots character pattern represented in 8-bit character codes. The storage capacity is up to 192 kinds of 5 x 7 dots character pattern. The correspondence between character code and standard character pattern of NJU6460A is shown in Table 2. User-defined character pattern ( Custom Font ) are also available by mask option and the available address for Custom Font is from (21) H to (7F) H and from (AO) H to (FF) H Table 2. CG ROM Character Pattern ( ROM version -01 ) | | | | <br> | | | Up | per 4- | bit ( | Hexa | decima | | | | | | | |-----------------------------|---|-------------------|-------|------------|---|-------|-------------|-----------------------|----------|--------|------|-------------|----------|------------------|------------|----------------------------------------| | | | 0 | 2 | 3 | 4 | 5 | 6 | 7 | | | Α | В | С | D | E | F | | | 0 | CG<br>RAM<br>(01) | | 1::1 | | | ••. | <b>!:::</b> · | <b>/</b> | | | | •::: | :::, | | <b>!:::</b> : | | | 1 | (02) | : | <u>:</u> . | | | -::: | •::: | | | ::: | :: | ::- | : <u>:</u> | | ::: | | | 2 | (03) | • • | .: | | | <u>:</u> :: | <b>!·</b> ". | | | : | .: | • | ,:: <sup>:</sup> | : | | | | 3 | (04) | | : | | :::: | : | :::. | | | ! | :"; | | ::: | ::., | <b>::::</b> | | | 4 | (01) | ::: | :: | | | | ·! | | | ٠. | | | ::: | <b>.</b> i | :::: | | | 5 | (02) | | • | | | *** | ii | | | # | | .: | | | | | cimal) | 6 | (03) | | :::: | | •• | #* | i.,.i | | | | | •••• | | <b>:::</b> | :: | | ( Hexade | 7 | (04) | :: | • | | | • | <b>!</b> .:. <b>!</b> | | | ::: | | .:: | .: | :::: | ::: | | Lower 4-bit ( Hexadecimal ) | 8 | (01) | • | | | | | <b>:</b> :: | | | .: | ·:.: | | .: | | ::: | | Lower | 9 | (02) | : | | | ::1 | <b>.i.</b> | <b>'!</b> | | | **; | | | <b>! !</b> .: | •• • | ٠ | | | A | (03) | :::: | ##<br>## | : | ::: | | | | | :::: | | 1 | <b>.</b> .· | | :::: | | | В | (04) | | ;; | | | <b>!</b> :: | : | | | :: | :: | | | × | | | | С | (01) | <br>: | | i | | | | | | *** | :: <b>:</b> | <b>:</b> | ::: | :::: | | | | D | (02) | ••••• | ***** | | | 111 | <b>:</b> | | | .:: | .·: | ••• | | • | | | | Е | (03) | :: | : | | ···· | !"! | •••• | | | | <b>!</b> :: | | •.•• | | **** | | | F | (04) | •••• | : | | ••••• | :::: | •••• | | | •:: | `! | :: | ••• | | ************************************** | Character code (1X)<sub>H</sub>,(8X)<sub>H</sub>,(9X)<sub>H</sub> don't exist. ## (1-6) Character Generator RAM (CG RAM) The character generator RAM(CG RAM) can store any kinds of character pattern in 5 x 7 dots written by the user program to display user's original character pattern. The CG RAM can store 4 kinds of character in 5 X 7 dots mode. To display user's original character pattern stored in the CG RAM, the address data (00)<sub>H</sub> -(03) H should be written to the DD RAM as shown in Table 2. Table 3. shows the correspondence among the character pattern, CG RAM address and Data. Table 3. Correspondence of CG RAM address, DD RAM character code and CG RAM character pattern (5 x 7 dots). | Character Code | CG | Character | 1 | |------------------------|---------------------------------------------------------------------|--------------------------|-----------------------------------------------------| | (DD RAM Data) | RAM Address | Pattern<br>(CG RAM Data) | | | | <del>- </del> | | | | 76543210 | 43 210 | 4 3 2 1 0 | | | Upper Lower<br>bit bit | Upper Lower<br>bit bit | Upper Lower<br>bit bit | | | 0000**00 | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>0 0 1 1 0 0<br>1 1 0 1<br>1 1 1 | | Character Pattern<br>Example(1)<br>←Cursor Position | | 0000**01 | 0 0 0<br>0 0 1<br>0 1 0<br>1 1 0 0<br>1 1 0 1<br>1 1 1 | | Character Pattern<br>Example(2)<br>←Cursor Position | | | 0 0 0 | | | | | | | | | 0000**11 | 1 1 1 0 0 1 1 1 1 0 1 1 1 1 1 1 1 1 1 1 | | *: Don't Care | Notes: 1. Character code bits 0 to 1 correspond to the CG RAM address 3 and 4 (2 bits: 4 patterns). 2. CG RAM address 0, 1 and 2 designate character pattern line position. The 8th line is the cursor position and the display is performed by logical OR with cursor. Therefore, in case of the cursor display, the 8th line should be "0". If there is "1" in the 8th line, the bit "1" is always displayed on the cursor position regardless of cursor existence. Dosition regardless of cursor existence. Character pattern row position correspond to the CG RAM data bits 0 to 4 are shown above. The bits 5 to 7 of the CG RAM do not exist. CG RAM character patterns are selected when character code bits 4 to 7 are all "0" and addressed by character code bits 0 and 1. Therefore, the address (00)<sub>H</sub>, (04)<sub>H</sub>, (08)<sub>H</sub> and (0C)<sub>H</sub>, select the same character pattern as shown in Table 2 and Table 3. "1" for CG RAM data corresponds to display On and "0" to display Off. #### (1-7) Timing Generator The timing generator generates a timing signals for the DD RAM, CG RAM, CG ROM and other internal circuits operation. RAM read timing for the display and internal operation timing for MPU access are separately generated, so that they may not interfere with each other. Therefore, when the data write to the DD RAM for example, there will be no undesirable influence, such as flickering, in areas other than the display area. #### (1-8) LCD Driver LCD driver consist of 16-common driver and 40-segment driver. The 40 bits of character pattern data are shifted in the shift-register and latched when the 40 bits shift performed completely. This latched data controls display driver to output LCD driving waveform. #### (1-9) Cursor Blinking Control Circuit This circuits controls cursor On/Off and cursor position character blinks. The cursor or blinks appear in the digit residing at the DD RAM address set in the address counter (AC). When the address counter is (04)H, a cursor position is shown as follows: (Note) The cursor or blinks appear when the address counter(AC) selects the CG RAM. But the displayed the cursor and blink are meaningless. If the AC storing the CG RAM address data, the cursor and blink are displayed in the meaningless position. ## (2) Power on Initialization by internal circuits ## (2-1) Initialization By internal Reset circuits The NJU6460A is automatically initialized by internal power on initialization circuits when the power is turned on. In the internal power on initialization, following instructions are executed. During the Internal power on initialization, the busy flag (BF) is "1" and this status is kept 10 ms after $V_{\rm DD}$ rises to 4.5V. Initialization flow is shown below: If the condition of power supply rise time described in the Electrical Characteristics is not satisfied, the internal Power On initialization Circuits will not operate and initialization will not be performed. In this case the initialization by MPU software is required. ## (2-2) Initialization By Hardware The NJU6460A incorporates RESET terminal to initialize the all system. When the "L" level input over than 1.2ms to the RESET terminal, reset sequence is executed. In this time, busy signal output during 10ms after RESET terminal goes to "H". #### · Reset Circuit ## · Timing Chart #### (3) Instructions The NJU6460A incorporates two registers, an Instruction Register (IR) and a Data Register (DR). These two registers store control information temporarily to allow interface between NJU6460A and MPU or peripheral ICs operating different cycles. The operation of NJU6460A is determined by this control signal from MPU. The control information includes register selection signals (RS), read/write signals (R/W) and data bus signals (DB $_0$ to DB $_7$ ). Table 4. shows each instruction and its operating time. Note) The execution time mentioned in Table 4. based on fcp or fosc=270kHz. If the oscillation frequency is changed, the execution time is also changed. Table 4. Table of Instructions | INSTRUCTIONS | RS | R/W | DB 7 | DB <sub>6</sub> | O<br>DB <sub>5</sub> | D<br>DB₄ | DB₃ | DB <sub>2</sub> | DB 1 | DB <sub>o</sub> | DESCRIPTION | EXEC<br>TIME | |--------------------------------|----|----------|--------------|-----------------|----------------------|----------|------|-----------------|------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | Maker Test | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All "0" code is using for maker testing. | | | Clear Display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Display clear and sets DD RAM address 0 in AC. | 1.52ms | | Return Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | Sets DD RAM address 0 in AC and<br>returns display being shifted to<br>original position.<br>DD RAM contents remain unchanged | 37us | | Entry Mode Set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1/0 | S | Sets cursor move direction and specifies shift of display are performed in data read/write. I/D=1:Increment, /D=0:Decrement S=1:Accompanies display shift | 37us | | Display On/Off<br>Control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets of display On/Off(D), cur-<br>sor On/Off(C) and blink of cur-<br>sor position character(B). | 37us | | Cursor or<br>Display Shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | Moves cursor and shifts display without changing DD RAM contents \$/C=1 : Display shift \$/C=0 : Cursor shift R/L=1 : Shift to the right R/L=0 : Shift to the left | 56us | | Function Set | 0 | 0 | 0 | 0 | 1 | DL | A | * | M1 | MO | Sets interface data length(DL),<br>Display address mode(A).<br>DL=1: 8 bits, DL=0: 4 bits<br>A=0: Addressing mode 1<br>A=1: Addressing mode 2<br>M1=0: 16-Character 1-Line<br>M1=1: 8-Character 2-Line<br>M0=0: Pin configuration mode A<br>M0=1: Pin configuration mode B | 37us | | Set CG RAM<br>Address | 0 | 0 | 0 | 1 | * | <b>←</b> | _ | Ac | :G | > | Sets CG RAM address. After this instruction, the data is transferred on CG RAM. | 37us | | Set DD RAM<br>Address | 0 | 0 | 1 | <b>←</b> | | | AD | D | _ | <b>-→</b> | Sets DD RAM address. After this instruction, the data is transferred on DD RAM. | 37us | | Read Busy Flag<br>& Address | 0 | 1 | BF<br>BF | | * | | ACD | AC c | _ | <u>-→</u> | Reads busy flag and AC contents.<br>BF=1: Internally operating<br>BF=0: Can accept instruction | 0us | | Write Data to<br>CG & DD RAM | 1 | 0 | * | * | * | ←<br>ite | | e Da | ta(( | G()→ | Writes data into CG or DD RAMs. | 37us | | Read Data from<br>CG or DD RAM | 1 | 1 | * | * | * | | Read | Dat | a(CC | 3) → | Reads data from CG or DD RAMs. | 56us | | Explanation of<br>Abbreviation | | RAM<br>C | : Di<br>G RA | spla<br>Mad | y da | ta R | AM , | CG | RAM<br>RAM | : Cha<br>I addr | racter generator RAM<br>ess, Corresponds to cursor address<br>D and CG RAMs | | **≭=**Don't Care ## (3-1) Description of each instructions #### (a) Maker Test | | RS | R/W | DB7 | DBe | D <b>B</b> 5 | DB₄ | D <b>B</b> 3 | DB2 | DB <sub>1</sub> | DBo | |------|----|-----|-----|-----|--------------|-----|--------------|-----|-----------------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All "0" code in 4-bit length is using for device testing mode (only for maker). Therefore, please avoid all "0" input or no meaning Enable signal input at data "0". (Especially please pay attention the output condition of Enable signal when the power turns on.) All "O" code in 8-bit length is usable for NOP ( Not OPerating instruction ). ## (b) Clear Display | | RS | R/W | DB7 | DBe | DB <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB <sub>1</sub> | DBo | |------|----|-----|-----|-----|-----------------|-----|-----|-----------------|-----------------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clear display instruction is executed when the code "1" is written into $DB_0$ . When this instruction is executed, the space code $(20)_{\rm H}$ is written into every DD RAM address, the DD RAM address 0 is set into the address counter and entry mode is set increment. If the cursor or blink are displayed, they are returned to the left end of the LCD. The S of entry mode does not change. Note: The character pattern for character code (20)<sub>H</sub> must be blank code in the user-defined character pattern(Custom font). #### (c) Return Home | | RS | R/W | DB 7 | DBe | D <b>B</b> 5 | DB₄ | DВз | $DB_2$ | DB 1 | DBo | | |------|----|-----|------|-----|--------------|-----|-----|--------|------|-----|----------------| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | * = Don't care | Return home instruction is executed when the code "1" is written into DB<sub>1</sub>. When this instruction is executed, the DD RAM address 0 is set into the address counter. Display is returned its original position if shifted, the cursor or blink are returned to the left end of the LCD, if the cursor or blink are on the display. The DD RAM contents do not change. ## (d) Entry Mode Set | | RS | R/W | DB7 | DB <sub>6</sub> | DB <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB 1 | $DB_0$ | |------|----|-----|-----|-----------------|-----------------|-----|-----|-----------------|------|--------| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1/0 | S | Entry mode set instruction which sets the cursor moving direction and display shift On/Off, is executed when the code "1" is written into $DB_2$ and the codes of (I/D) and (S) are written into $DB_1(I/D)$ and $DB_0(S)$ , as shown below. (I/D) sets the address increment or decrement, and the (S) sets the entire display shift in the DD RAM writing. | I/D | Function | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Address increment: The address of the DD or CG RAM increment (+1) when the read/write, and the cursor or blink move to the right. | | 0 | Address decrement: The address of the DD or CG RAM decrement (-1) when the read/write, and the cursor or blink move to the left. | | | • | | S | Function | | 1 | Entire display shift. The shift direction is determined by I/D: shift to the left at I/D=1 and shift to the right at the I/D=0. The shift is operated only for the character so that it looks as if the cursor stands still and the display moves. | | | ter, so that it looks as if the cursor stands still and the display moves. The display does not shift when reading from the DD RAM and writing/reading into/from CG RAM. | ## (e) Display On/Off Control | | RS | R/W | DB7 | <b>DB</b> 6 | D8 <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB <sub>1</sub> | $DB_{\rm o}$ | |------|----|-----|-----|-------------|-----------------|-----|-----|-----------------|-----------------|--------------| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | C | В | Display On/Off control instruction which controls the display On/Off, the cursor On/Off and the cursor position character blink, is executed when the code "1" is written into $DB_3$ and the codes of (D), (C) and (B) are written into $DB_2(D)$ , $DB_1(C)$ and $DB_0(B)$ , as shown below. | D | Function | |---|----------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Display On. | | 0 | Display Off. In this mode, the display data remains in the DD RAM so that it is retrieved immediately on the display when the D change to 1. | | С | | Function | |---|-------------|--------------------------------------------------------------| | 1 | Cursor On. | The cursor is displayed by 5 dots on the 8th line. | | 0 | Cursor Off. | Even if the display data write, the I/D etc does not change. | | В | Function | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | The cursor position character is blinking. Blinking rate is 455.2ms at or fosc=270kHz. The blink is displayed alternatively with all on (it means all black) and characters display. The cursor and the blink can be displayed simultaneously. | | 0 | The character does not blink. | Character Font 5 x 7 dots (1) Cursor display example Alternating display (2) Blink display example ## (f) Cursor/Display Shift | | RS | R/W | DB7 | DBe | DBs | DB4 | DВз | DB2 | DB <sub>1</sub> | DBo | | |------|----|-----|-----|-----|-----|-----|-----|-----|-----------------|-----|----------------| | Code | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | * = Don't care | The Cursor/Display shift instruction shifts the cursor position or display to the right or left without writing or reading display data. This function is used to correct or search the display. The contents of address counter(AC) does not change by operation of the display shift only. This instruction is executed when the code "1" is written into DB<sub>4</sub> and the codes of (S/C) and (R/L) are written into DB<sub>3</sub>(S/C) and DB<sub>2</sub>(R/L), as shown below. | S/C | R/L | Function | |-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 0 | 0<br>1<br>0 | Shifts the cursor position to the left ((AC) is decremented by 1) Shifts the cursor position to the right (AC) is incremented by 1) Shifts the entire display to the left and the cursor follows it. Shifts the entire display to the right and the cursor follows it. | ## (g) Function Set | | RS | R/W | DB7 | DBe | DB <sub>5</sub> | DB4 | DВз | $DB_2$ | DB <sub>1</sub> | DBo | | |------|----|-----|-----|-----|-----------------|-----|-----|--------|-----------------|-----|----------------| | Code | 0 | 0 | 0 | 0 | · 1 | DL | A | * | M1 | MO | * = Don't care | Function set instruction which sets the interface data length, the addressing Mode for the DD RAM, 1-line or 2-line display, and Pin configuration mode, is executed when the code "1" is written into $DB_5$ and the codes of (DL), (A), (M1) and (M0) are written into $DB_4$ (DL), $DB_3$ (A), $DB_1$ (M1) and $DB_0$ (M0), as shown below (character font is fixed 5 X 7 dots). (DL) sets the interface data length. (A) sets the DD RAM address mode $(00)_{\rm H}$ through $(0F)_{\rm H}$ or $(00)_{\rm H}$ through $(07)_{\rm H}$ and $(40)_{\rm H}$ through $(47)_{\rm H}$ . (M1) sets the number of display line either the 1-line or 2-line display, and (M0) sets the Pin configuration for Common and Segment drivers as shown in coordinates. - NOTE This function set instruction must be performed at the head of the program prior to all other existing instructions(except Busy flag/Address read). This function set instruction can not be executed afterwards unless the interface data length change. | DL | Function | |-----|----------------------------------------------------------------------------------------------| | 1 | Set the interface data length to 8 bits (DB, to DB,) | | 0 | Set the interface data length to 4 bits (DB, to DB, The data must be sent or received twice. | | A | Function | | 0 | Set the Addressing Mode 1 for the DD RAM | | 1 | Set the Addressing Mode 2 for the DD RAM | | M 1 | Function | | 0 | Set the 16-Character 1-Line Display | | 1 | Set the 8-Character 2-Line Display | | | | | M O | Function | | 0 | Set the Pin configuration mode A for Common and Segment Driver Refer to coordinates | | 1 | Set the Pin configuration mode B for Common and Segment Driver | ## (h) Set CG RAM Address Set CG RAM address instruction is executed when the code "1" is written into $DB_6$ and the address is written into $DB_4$ to $DB_0$ as shown above. The address data mentioned by binary code "AAAAA" is written into the address counter (AC) together with the CG RAM addressing condition. After this instruction execution, the data writing/reading is performed into/from the CG RAM.. ## (i) Set DD RAM Address Set DD RAM address instruction is executed when the code "1" is written into DB $_7$ and the address is written into DB $_6$ to DB $_0$ as shown above. The address data mentioned by binary code "AAAAAAA" is written into the address counter (AC) together with the DD RAM addressing condition. After this instruction, the data writing/reading is performed into/from the DD RAM. Note: When the "Addressing mode 1" selection. (00)<sub>H</sub> through (0F)<sub>H</sub> are available but (10)<sub>H</sub> through (7F)<sub>H</sub> are ignored. When the "Addressing mode 2" selection. (00)<sub>H</sub> through (07)<sub>H</sub> and (40)<sub>H</sub> through (47)<sub>H</sub> are available but (08)<sub>H</sub> through (3F)<sub>H</sub> and (48)<sub>H</sub> through (7F)<sub>H</sub> are ignored. #### (i) Read Busy Flag & Address | | RS | R/W | DB7 | DB <sub>6</sub> | DB <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB 1 | DBo | _ | |------|----|-----|-----|-----------------|-----------------|--------|-----|-----------------|--------|--------|---| | Code | 0 | 1_ | BF | A | A | A | A | A | A | A | | | | | | | ←High | her or | der bi | t | Lowe | r orde | r bit- | > | This instruction reads out the internal status of the NJU6460A. When this instruction is executed, the busy flag(BF) which indicate internal operation is read out from DB $_7$ and the address of CG RAM or DD RAM is read out from DB $_6$ to DB $_0$ (the address for CG RAM or DD RAM is determined by the previous instruction). (BF)=1 indicates that internal operation is in progress. The next instruction is inhibited when (BF)=1. Check the (BF) status before the next write operation. # (k) Write Data to CG or DD RAM Write Data to CG RAM or DD RAM instruction is executed when the code "1" is written into (RS) and code "0" is written into (R/W). By the execution of this instruction, the binary 5-bit data "DDDDD" are written into the CG RAM, and the binary 8-bit data "DDDDDDDD" are written into the DD RAM. The selection of the CG RAM or DD RAM is determined by the previous instruction. After this instruction execution, the address increment(+1) or decrement(-1) performed automatically according to the entry mode set. And the display shift is also executed according to the previous entry mode set. ## (1) Read Data from CG or DD RAM Read Data from CG RAM or DD RAM instruction is executed when the code "1" is written into (RS) and (R/W). By the execution of this instruction, the binary 5 bit data "DDDDD" are read out from CG RAM, and the binary 8 bit data "DDDDDDDD" are read out from DD RAM. The selection of the CG RAM or DD RAM is determined by the previous instruction. Before executing this instruction, either the CG RAM address set or DD RAM address set must be executed, otherwise the first read out data are invalidated. When this instruction is serially executed, the next address data is normally read from the second read. The address set instruction is not required if the cursor shift instruction is executed just beforehand(only DD RAM reading). The cursor shift instruction has same function as the DD RAM address set, so that after reading the DD RAM, the address increment or decrement is executed automatically according to the entry mode. But display shift does not occur regardless of the entry mode. Note: The address counter(AC) is automatically incremented or decremented by 1 after write instructions to either of the CG RAM or DD RAM. Even if the read instruction is executed after this instruction, the addressed data can not be read out correctly. For a correct data read out, either the address set instruction or cursor shift instruction (only with DD RAM) must be implemented just before this instruction or from the second time read out instruction execution if the read out instruction is executed 2 times consecutively. ## (3-2) Initialization using the internal reset circuits (a) 16-character 1-line in 8-bit operation Addressing Mode 1 (Using internal reset circuits). At the 16-character 1-line display, the Function set, Display On/Off Control and Entry Set Instruction must be executed before the data input, as shown below. Since the display shift operation changes only display position and the DD RAM contents remain unchanged, display data which are entered first can be output when the return home operation is performed. (b) 8-character 2-line in 4-bit operation Addressing Mode 2 (Using internal reset circuits). In the 4-bit operation, the function set must be performed by the user programming. When the power is turned on, 8-bit operation is selected automatically, therefore the first input is performed under 8-bit operation. In this operation, full instruction can not input because of terminals $DB_0$ to $DB_3$ are no connection. Therefore, same instruction must be rewritten on the RS, R/W and $DB_7$ to $DB_4$ , as shown below. Since one operation is completed by the two accesses in the 4-bit operation mode, rewrite is required to set the instruction code in full. 8-character 2-line in 4-bit operation is shown as follows: lnitialized. No display appears. Set the 4-bit operation. This step is executed in 8-bit mode set by the initialization. Set the 4-bit operation / 2-line 8-Character display / Pin configuration mode B / Addressing Mode 2. The 4-bitoperation starts from this step. Turn on display and cursor. Entire display is in space mode by the initialization. Example for set address increment and cursor right shift when the data write to the DD or CG RAM. ## (3-3) Initialization by instruction If the power supply conditions for the correct operation of the internal reset circuits are not met, the NJU6460A must be initialized by the instruction. (a) Initialization by Instruction in 8-bit interface ## (b) Initialization by Instruction in 4-bit interface #### (4) LCD DISPLAY ## (4-1) Power Supply for LCD Driving NJU6460A incorporates bleeder resistance to generate the LCD display driving waveform. The bleeder resistance is set 1/5 bias suitable for 1/18 duty ratio and 1.5k $\Omega$ per resistance. Furthermore, the bias level can be changed by connecting external resistance between the $V_2$ , $V_3$ terminals, if needed. LCD Driving Voltage vs Duty Ratio | | Duty Ratio | 1/16 | |--------|-------------------------|--------------------------------------| | D | Bias | 1/5 | | Power | <b>V</b> <sub>2</sub> . | V <sub>DD</sub> -2/5V <sub>LCD</sub> | | Supply | V <sub>3</sub> | V <sub>DD</sub> -3/5V <sub>LCD</sub> | | | <b>V</b> <sub>5</sub> | VDD-VLCD | ## (4-2) Relation between oscillation frequency and LCD frame frequency. LCD frame frequency example mentioned below is based on 270kHz oscillation. The clock for the LCD Driving is using 270/2 kHz (1 clock=7.4us). 1/16 duty 1 frame = $7.4(us) \times 80 \times 16 = 9.472(us) = 9.472(ms)$ Frame frequency = 1/9.472(ms) = 105.6(Hz) ## (5) Interface with MPU NJU6460A can be interfaced with both of 4/8 bit MPU and the two-time 4-bit or one-time 8-bit data transfer is available. ## (5-1) 4-bit MPU interface When the interface length is 4-bit, the data transfer is performed by 4 lines connected to $DB_4$ to $DB_7$ ( $DB_0$ to $DB_3$ are not used). The data transfer with the MPU is completed by the two-time 4-bit data transfer. The data transfer is executed in the sequence of upper 4-bit (the data $DB_4$ to $DB_7$ at 8-bit length) and lower 4-bit (the data $DB_0$ to $DB_3$ at 8-bit length). The busy flag check must be executed after two-time 4-bit data transfer (1 instruction execution). In this case the data of busy flag and address counter are also output twice. ## (5-2) 8-bit MPU interface ## ■ ABSOLUTE MAXIMUM RATINGS ( Ta=25℃ ) | PARAMETER | SYMBOL | RATINGS | UNIT | |-----------------------|------------------------|------------------------------|------| | Supply Voltage | <b>V</b> <sub>DD</sub> | - 0.3 ~ + 7.0 | ٧ | | Input Voltage | VIN | - 0.3 ~ V <sub>DD</sub> +0.3 | ٧ | | Operating Temperature | Topr | - 30 <b>~</b> + 80 | r | | Storage Temperature | Tstg | - 55 ∼ + 125 | r | - Note 1) If the LSI are used on condition above the absolute maximum ratings, the LSI may be destroyed. Using the LSI within electrical characteristics is strongly recommended for normal operation. Use beyond the electric characteristics conditions will cause malfunction and poor reliability. - Note 2) All voltage values are specified as $V_{ss} = 0 \text{ V}$ - Note 3) The relation: V<sub>DD</sub>>V<sub>5</sub>≥V<sub>5</sub>ouT</sub>, V<sub>SS</sub>=OV must be maintained. Turn on V<sub>DD</sub> first then turn on V5 must be required. - Note 4) Decoupling capacitor should be connected between V<sub>DD</sub> and V<sub>SS</sub> due to the stabilized operation for the LSI. ## ■ ELECTRICAL CHARACTERISTICS ( $V_{DD}$ =5V±10%, $V_{SS}$ =0V, Ta=-20 $\sim$ +75 $^{\circ}$ C ) | PARAMET | F R | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | NOTE | |------------------------|----------------------------------|----------------------------------------------------------------------------|----------------------------------------------|--------------------|-----|------------------------|-------|------| | | perating Voltage V <sub>DD</sub> | | 0 0 11 1 1 1 1 1 0 11 0 | 4.5 | 5.0 | 5.5 | V | | | 1 | | V <sub>1H1</sub> | All Input/Output Terminals except OSC and E | 2.3 | *** | <b>V</b> <sub>DD</sub> | | | | | ' | V1 L1 | Terminals | | | 0.8 | | | | Input Voltage | 2 | V <sub>1 H2</sub> | Only OSC Terminal | V <sub>DD</sub> -1 | | <b>V</b> <sub>DD</sub> | V | 5 | | Impat voitage | | V <sub>IL2</sub> | | | | 1.0 | | | | | 3 | <b>V</b> 1 H3 | Only F Terminal | 0.8V <sub>DD</sub> | | <b>V</b> DD | | | | | | Aira | Unity C Terminal | | | 0.2V <sub>DD</sub> | | | | Output Voltage | | Vон | -l <sub>он</sub> =0.205mA | 2.4 | | | l v l | 6 | | | | Vol | lor=1.6mA | | | 0.4 | | | | Driver On-resist.(COM) | | Rсом | l <sub>D</sub> =±50uA(All com.term.) | | | 20 | kΩ | 9 | | Driver On-resist.(SEG) | | Rseg | l <sub>D</sub> =±50uA(All seg.term.) | | | 30 | N.32 | | | Input Leakage Current | | Li | VIN=0 ~ VDD | - 1 | | 1 | uA | 7 | | Pull-up Resist Current | | - P | V <sub>DD</sub> =5V | 50 | 125 | 250 | un | | | Operating Current | | DD | CR Oscillation | | 1.0 | 1.8 | mΑ | 8 | | | | | V <sub>DD</sub> =5V, fosc=270kHz | | | | | | | LCD Driving Voltage | V <sub>2</sub> | Ta=25℃, V <sub>DD</sub> =5V, V <sub>5</sub> =0V<br>Measurement Terminal is | 2.7 | 3.0 | 3.3 | v | | | | | V <sub>3</sub> | SEG. | 1.7 | 2.0 | 2.3 | , v | | | | Bleeder Resistance | | Rв | V <sub>DD</sub> -V <sub>5</sub> =5V | 3.7 | 7.5 | 11.3 | kΩ | | | | | | Ta=25℃ | | | L | | | | Oscillation Fr | equency | fosc | | 190 | 270 | 350 | kHz | ļ | | LCD Driving Vol | tage | VLCD | V <sub>5</sub> Terminal, V <sub>DD</sub> =5V | V <sub>DD</sub> -3 | | V <sub>DD</sub> -5 | ٧ | 10 | Note 5) Input/Output structure except LCD driver are shown below: #### Input Terminal Structure E Terminal RS, R/W and RESET Terminals ## Input/Output Terminal Structure DBo to DB7 Terminals Note 6) Apply to the Input/Output Terminal. Note 7) Except pull-up resistance current and output driver current. Note 8) Except Input/output current but including the current flow on bleeder resistance. Note 9) $R_{COM}$ and $R_{SEG}$ are the resistance values between power supply terminals ( $V_{DD}$ , $V_2$ , $V_3$ , $V_5$ ) and each common terminal ( $COM_1$ to $COM_{16}$ ), and supply voltage ( $V_{DD}$ , $V_2$ , $V_3$ , $V_5$ ) and each segment terminal ( $SEG_1$ to $SEG_{40}$ ) respectively, and measured when the current ld is flown on every common and segment terminals at a same time. Note 10) Apply to the output voltage from each COM and SEG are less than $\pm 0.15$ V against the LCD driving constant voltage( $V_{\rm DD}$ , $V_{\rm S}$ ) at no load condition. ## · Bleeder resistance • Bus timing characteristics ( $V_{DD}$ = 5.0V±10%, VSS = 0V, Ta = -20 $\sim$ +75°C) Write operation sequence ( Write from MPU to NJU6460A ) | PARAMET | PARAMETER | | MIN | MAX | CONDITION | UNIT | |-----------------------------|--------------|-----------------|-----|-----|-----------|------| | Enable Cycle Time | | toyce | 500 | | | | | Enable Pulse Width | "High" level | Р₩ен | 220 | | | | | | "Low" level | PWEL | 280 | | | | | Enable Rise Time, Fall Time | | ter, ter | | 20 | | | | Set up Time | RS, R/W-E | tas | 40 | | fig.1 | ns | | Address Hold Time | | t <sub>AH</sub> | 10 | | | | | Data Set up Time | | tosw | 60 | | | | | Data Hold Time | | tн | 10 | | | | Timing Characteristics (Write operation) fig. 1 The timing characteristics of the bus write operating sequence. (Write from MPU to NJU6460A) Read operation sequence ( Read from NJU6460A to MPU ) | PARAMETER | | SYMBOL | MIN | MAX | CONDITION | UNIT | |-----------------------------|--------------|-----------------|-----|-----|-----------|------| | Enable Cycle Time | | tcyce | | | | | | Enable Pulse Width | "High" level | Р₩ен | 220 | | | | | | "Low" level | PWeL | 280 | | | | | Enable Rise Time, Fall Time | | ter, ter | | 20 | | | | Set up Time | RS, R/W-E | tas | 40 | | fig.2 | ns | | Address Hold Time | | t <sub>AH</sub> | 10 | | | | | Data Delay Time | | todr | | 240 | | | | Data Hold Time | | tohr | 20 | | | | DBO~DB7 Load Condition: CL=100pF 4 Timing Characteristics (Read operation) fig. 2 The timing characteristics of the bus read operating sequence. (Read from NJU6460A to MPU) • The Input Condition when using the Hardware Reset Circuit | PARAMETER | SYMBOL | MIN | MAX | CONDITION | UNIT | |-----------------------------|--------|-----|-----|------------|------| | Reset Input "L" Level Width | trsL | 1.2 | | fosc=80kHz | ms | ## ■ LCD DRIVING WAVEFORM # 1/16 Duty Driving #### **APPLICATION CIRCUITS** (1) LCD display interface Pin configuration mode A (BOTTOM VIEW) Mode A, 16-Character 1-Line display example $(M\ 0=0\ ,\ M\ 1=0\ )$ Mode A, 8-Character 2-Line display example $(M\ 0 = 0\ ,\ M\ 1 = 1\ )$ ## (2) LCD display interface Pin configuration mode B (TOP VIEW) Mode B, 16-Character 1-Line display example (M O = 1, M 1 = 0) Mode B, 8-Character 2-Line display example (MO - 1, M1 - 1)