**PRELIMINARY** # 4-BIT SINGLE CHIP TINY CONTROLLER #### ■ GENERAL DESCRIPTION The NJU3102 is the C-MOS 4-bit Single Chip Tiny Controller consisted of the 4-bit CPU Core, Input / Output Selectable I/O ports, Program ROM, Data RAM, and Oscillator Circuit (CR or Ceramic or X'tal). It is packaged in 22-pin package (SDIP or SOP form). Therefore it provides a cost and space effective replacement with only few external components for control-logic circuit using standard logic ICs (i.e. 74HC) or other small controllers. The NJU3102 is suitable for battery operated appliances because of low operating current, wide operating voltage range, and STANDBY function (HALT mode). #### **PACKAGE OUTLINE** NJU3102L NJU3102G #### **■ FEATURES** - Internal Program ROM Internal Data RAM 1024 X 8 bits 32 X 4 bits - Input / Output Port (Input / Output direction of each PORT is selected by the mask option.) - High Output-Current terminal (4 lines) N-Channel FET Open Drain Type (lo.) 15mA at V<sub>DD</sub>=5V 58 instructions - Instruction Set - Subroutine Nesting 8 levels - Pulse Edge Detector The rising or falling edge of a pulse is selected by the mask option. - Instruction Executing Time 6/fosc sec - Operating Frequency Range 30kHz to 4MHz - Internal Oscillator CR, or Ceramic, or X'tal oscillation and External clock input - STANDBY function (HALT mode) - Wide operating voltage range 2.4V to 5.5V - C-MOS technology - Package outline SDIP / SOP22 #### PIN CONFIGURATION #### **■ BLOCK DIAGRAM** # **■ TERMINAL DESCRIPTION** | o. SYMBOL<br>PA0<br>PA1<br>PA2<br>PA3 | | FUNCTION | |---------------------------------------|-------------------|-------------------------------------------------------------------------------------| | PA1<br>PA2 | | 4-bit Input / Output PORTA. | | PA2 | | Selects a terminal circuit for PORT grouped with 4 lines | | | | from follows by the mask option. | | | · · · | C-MOS Input Terminal with Pull-up Resistance(IA) | | FA3 | PA3 | C-MOS Input Terminal (IC) | | | | C-MOS Output Terminal(OB) | | | T-07 | Maker Testing Terminal with Pull-down Resistance | | 3 TEST | TEST INPUT | Normally open terminal. | | OSC1 | OSC1 INPUT | Internal Oscillator Terminals. | | 0 OSC2 | | Connects a device selected from the ceramic or the crystal | | 0 0002 | (8811 81) | resonator, or the resistor, to these terminals for the internal | | | | oscillator. | | | | In the external clock operation, OSC1 is the external clock | | ŀ | | input terminal and OSC2 is normally open terminal. | | 1 V <sub>ss</sub> | V <sub>ss</sub> – | Power Source (0V) | | 2 RESET | RESET INPUT | RESET Terminal. | | | | When the low level input-signal, the system is initialized. | | 3 PB0 | PB0 INPUT/OUTPUT | 4-bit Input / Output PORTB. | | 4 PB1 | PB1 | Selects a terminal circuit for PORT grouped with 4 lines | | 5 PB2 | PB2 | from follows by the mask option. | | 6 PB3 | PB3 | C-MOS Input Terminal with Pull-up Resistance(IA) | | | | C-MOS Input Terminal(IC) | | | | C-MOS Output Terminal(OB) | | 7 PC0 | PC0 INPUT/OUTPUT | 2-bit Input / Output PORTC. | | 8 PC1 | PC1 | Selects a terminal circuit for PORT grouped with 2 lines | | | | from follows by the mask option. | | | | C-MOS Input Terminal with Pull-up Resistance(IA) | | | | · C-MOS Input Terminal(IC) | | | | · C-MOS Output Terminal(OB) | | | | When the ports are selected as the input terminal, PC0 | | | | operates also as RESTART signal input terminal to return | | | | from STANDBY mode, and PC1 operates also as the Edge | | | DDA MIDUTALITA | Detector Terminal. 4-bit Input / Output PORTD. | | 9 PD0 | | Selects a terminal circuit for PORT grouped with 4 lines | | 0 PD1<br>1 PD2 | | from follows by the mask option. | | | | C-MOS Input Terminal with Pull-up Resistance(IA) | | I PD3 | - D3 | C-MOS Input Terminal With Tull-up (Coststance(IA)) C-MOS Input Terminal(IC) | | | | Nch-FET Open-Drain Output Terminal with Pull-up | | | | | | - | | · | | ) DEN | DEC INDUT/OUTDUT | | | | | Selects a terminal circuit for PORT grouped with 2 lines | | ´ ' - ' | | | | | | · C-MOS Schmitt Trigger Input Terminal with Pull-up | | | | 1 | | Ì | | | | | | | | 2 V <sub>DD</sub> | V <sub>DD</sub> – | Power Source (2.4V to 5.5V) | | 2 PE0<br>3 PE1 | PE1 | Resistance(IB) C-MOS Schmitt Trigger Input Terminal(ID) C-MOS Output Terminal(OB) | Note ) INPUT/OUTPUT : Input or Output is selected by the mask option. # ■ INTERNAL SYSTEM DESCRIPTION The NJU3102 is a C-MOS 4-Bit Single Chip Tiny Controller consisted of Original CPU Core, Selectable Input-Output(I/O) Ports(MAX. 16 lines), Program ROM(1024 bytes), Data RAM(32 nibbles), and Oscillator Circuit which can select a type from four oscillators types(i.e. Ceramic or X'tal or CR oscillation or External clock operation). The CPU block in the NJU3102 is consisted of ALU(Arithmetic Logic Unit) executing the binary adding, subtracting or logical calculating, AC(Accumulator), four Registers, STACK allowing the 8-level subroutinenesting, Program Counter indicating 1024 addresses sequentially, and Timing generator. The NJU3102 can be applied to the various markets because of the rich and efficient instruction set(58 instructions), wide operating voltage range(2.4V to 5.5V), low operating current, and STANDBY function reducing the power supply current. #### (1) INTERNAL REGISTER #### Accumulator(AC) Accumulator(AC) is structured by the 4-bit register. It holds a data or a result of calculation, and executes the shift-operation(ROTATE) or the data transference between the other registers or Data Memory(RAM). Accumulator condition is unknown on the "RESET" operation. # X-register(X-reg) X-register(X-reg) operates as the 4-bit register. Bit0 of X-reg operates also as the RAM address pointer with Y-register. The X-reg condition is unknown on the "RESET" operation. #### Y-register(Y-reg) Y-register(Y-reg) operates as the 4-bit register or the RAM address pointer with the bit0 of X-reg. The Y-reg condition is unknown on the "RESET" operation. # X'-register(X'-reg) X'-register(X'-reg) operates as the 4-bit register or a part of Program Memory(ROM) address pointer for looking data in the ROM(TRM instruction) up function. The X'-reg condition is unknown on the "RESET" operation. #### Y'-register(Y'-reg) Y'-register(Y'-reg) operates as the **4-**bit register or the peripheral register number(PHYn) pointer. The Y'-reg condition is unknown on the "RESET" operation. #### (2) INTERNAL FLAG #### ■RPC flag(RPC) RPC flag(RPC) changes the instruction table. Several instructions perform either of the dual tasks in accordance with the RPC flag condition. The RPC flag condition selects either of two couples of registers which are X- and Y-reg, or X'- and Y'-reg. X- or Y-reg is selected when the RPC flag condition is "0"(RPC=0). X'- or Y'-reg is selected when the RPC flag condition is "1"(RPC=1). The RPC flag condition is set to "1"(RPC=1) by SRPC instruction, and is set to "0"(RPC=0) by RRPC instruction. The RPC flag condition is set to "0" on the "RESET" operation. #### CARRY flag(CY) When the carry occurs after the adding calculation, the CARRY flag(CY) condition is set to "1"(CY=1), and when no carry, the CY flag condition is set to "0"(CY=0). When the borrow occurs after the subtracting calculation, the CY flag condition is set to "0"(CY=0), and when no borrow, the CY flag condition is set to "1"(CY=1). The bit-operation instruction operates the bit data rotation on the CY flag combined with Accumulator or the other register. The CY flag condition is set to "1"(CY=1) by SEC instruction and is set to "0"(CY=0) by CLC instruction. The CY flag condition is kept until the end of the next instruction executing cycle. The CY flag condition is unknown on the "RESET" operation. #### STATUS flag(ST) STATUS flag(ST) is the conditional flag in accordance with the result of the instruction execution. Its condition is in accordance with follows: - 1) to be same as CY flag condition. - to be set the condition to "0"(ST=0) when the result of the logical calculation(AND, OR, XOR, YNEA) is zero. - 3) to be set the condition to "0"(ST=0) when the result of the comparison(CMP) is zero. However, ST flag condition is always set to "1"(ST=1) except above three. ST flag controls the branch operation. Branch instruction does not branch when ST flag condition is "0", and branches when ST flag condition is "1". ST flag condition is kept until the end of the next instruction executing cycle. The ST flag condition is unknown on the "RESET" operation. #### (3) FUNCTIONAL BLOCK #### ◆ARITHMETIC LOGIC UNIT(ALU) ARITHMETIC LOGIC UNIT(ALU) is a 4-bit binary paralleled calculation circuit operating binary addition, binary subtraction, comparison, logical AND, logical OR, exclusive OR, and SHIFT(Rotation). And it also can detect CARRY, BORROW or ZERO in accordance with the result of each calculation. #### PROGRAM MEMORY(ROM) PROGRAM MEMORY(ROM) consists of 16 pages, and a page consists of 64 bytes memory capacity. Therefore the NJU3102 prepares the 1024-byte ROM for the application program. The ROM address is indicated by the Program Counter(PC). #### ● PROGRAM COUNTER(PC) PROGRAM COUNTER(PC) consisted of the 10-bit binary counter stores the address for the next operating instruction in ROM. Data figures limited from b0 to b5 on the PC indicate the address in a page, and data figures limited from b6 to b9 on the PC indicate the page in ROM. Although the ROM address can be indicated 1024 addresses continuously, the target address of JMP instruction is restricted by Paging structure in ROM. The PC condition is set to "0" on the "RESET" operation. JMP instruction can branch to the optional address in the page. The target address is indicated by the data figures limited from b0 to b5(6 bits) on PC as shown in above. The paging structure can reduce the program size in ROM and the JMP instruction execution time against JPL instruction because JMP instruction is consisted of one byte(8 bits) length. JPL and CALL instructions can branch to the optional address without considering the paging structure, because they consist of two bytes(16 bits) length including the 10 bits of PC. #### STACK STACK consists of the 8 by 10 bits registers. It holds the data of PC automatically when the subroutine call (CALL). PC gets the held data from STACK when the return (RET) operation. # STACK POINTER(SP) STACK POINTER(SP) consists of the 3 bits binary counter. SP indicates the number of next operating position in the STACK. It counts one up(increment) after the subroutine call(CALL), and it counts one down(decrement) after the return(RET) operation. Data storing operation to STACK after that SP overflowed(over than 7) or underflowed(under than 0), breaks the former held data in STACK. Therefore the subroutine nesting level must be cautioned in the application program. SP condition is set to "0" on "RESET" operation. #### ◆DATA MEMORY(RAM) DATA MEMORY(RAM) is formed with the 4-bit length a word. The NJU3102 prepares 32 words(128 bits) RAM. The data formed with the 4-bit length a word can be read/written from/to RAM, and the data formed with the 1-bit length in a word can be set, reset, or tested by the bit-operation instruction. The RAM address is indicated indirectly by X- and Y-reg. The bit0(b0) of X-reg and all bits of Y-reg are used as the RAM address pointer. #### [RAM ADDRESS MAP] #### PERIPHERAL REGISTERs(PH) PERIPHERAL REGISTERs(PH) controlling I/O Ports or the ROM address are selected by the data in Y'-reg. The Peripheral Register assigned for each I/O Port can get the signal data from the external application by reading operation, or can output the signal data to the external application by writing operation in accordance with the type of input or output selected by the mask option. Although the data can be read from the Peripheral Register assigned as the Output, it sometimes takes the incorrect data of the Output Port. # [PERIPHERAL REGISTER TABLE] | Y'-register | Register No. | Peripheral Register Name | |-------------|--------------|-----------------------------| | 1H | PHY1 | PORTA Output or PORTA Input | | 2H | PHY2 | PORTB Output or PORTB Input | | 3H | PHY3 | PORTC Output or PORTC Input | | 4H | PHY4 | PORTD Output or PORTD Input | | 5H | PHY5 | PORTE Output or PORTE Input | | DH | PHY13 | ROM Addressing Register | #### ● ROM ADDRESSING REGISTER(PHY13) ROM ADDRESSING REGISTER(PHY13) indicates the address of ROM with Accumulator and X'-reg for the data transference operation(TRM) from ROM to RAM. The effective bits on ROM Addressing Register(PHY13) are b0 and b1, and the other two bits, b2 and b3, are not related. The PHY13 condition is unknown on "RESET" operation. #### **IROM ADDRESSING** | no | used | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | |----|-------|----|----|----|----|----|----|----|----|----|----| | b3 | b2 | b1 | b0 | b3 | b2 | b1 | b0 | b3 | b2 | b1 | b0 | | | PHY13 | | | X' | | | AC | | | | | #### **■ INPUT OUTPUT PORT** The NJU3102 prepares 16 Input-Output lines maximum for the interface to an external application circuit. All lines are assigned to each Peripheral Register, and are shared to five groups which are PORTA, PORTB, PORTC, PORTD, and PORTE. Data reading operation from the peripheral register can input the actual signal through the input terminal. Data writing operation to the peripheral register can output the actual signal through the output terminal. All terminals can select the direction of input or output of each PORT by the mask option.(refer INPUT OUTPUT TERMINAL TYPE) When the terminal is selected as the output by the mask option, the data reading from the assigned peripheral register can monitor the conditions of the output terminals. When the terminal is selected as the N-channel FET open-drain output without pull-up resistance, the monitored condition of the output is always set to "H" level. And the condition of the unassigned bit as the output in the peripheral register is always set to "L". The read conditions from the assigned peripheral register as output. | Port / PHYn | Output Terminal Types | Read Data of Peripheral<br>Register | | | | | | |-------------|-------------------------------------------------------------|-------------------------------------|----|----|----|--|--| | | | b3 | b2 | b1 | b0 | | | | A / PHY1 | C-MOS Output | * | * | * | * | | | | B / PHY2 | C-MOS Output | * | * | * | * | | | | C / PHY3 | C-MOS Output | 0 | 0 | * | * | | | | D / PHY4 | N-channel FET OPEN-DRAIN Output With Pull-<br>Up Resistance | * | * | * | * | | | | | N-channel FET OPEN-DRAIN Output | 1 | 1 | 1 | 1 | | | | E / PHY5 | C-MOS Output | 0 | 0 | * | * | | | <sup>\*:</sup> Output Terminal data #### (1) INPUT OUTPUT PORT #### ●PORTA(PA0 to PA3) PORTA is a 4-bit input-output PORT. When the PORT is set as the output, the signal is output through the output terminal by writing data to the PORTA register(PHY1). When the PORT is set as the input, the external signal is gotten directly through the input terminal by reading data from PHY1. [READING PORTA INPUT DATA (PHY1)] [WRITING PORTA OUTPUT DATA (PHY1)] #### ●PORTB(PB0 to PB3) PORTB is a 4-bit input-output PORT. When the PORT is set as the output, the signal is output through the output terminal by writing data to the PORTB register(PHY2). When the PORT is set as the input, the external signal is gotten directly through the input terminal by reading data from PHY2. #### [READING PORTB INPUT DATA (PHY2)] #### [WRITING PORTB OUTPUT DATA (PHY2)] #### ●PORTC(PC0 to PC1) PORTC is a 2-bit input-output PORT. When the PORT is set as the output, the signal is output through the output terminal by writing data to the PORTC register(PHY3). When the PORT is set as the input, the external signal is gotten directly through the input terminal by reading data from PHY3. When this PORTC is set as the input, these two ports perform the extra functions as follows: #### a. PC0 TERMINAL PC0 TERMINAL performs the extra function as the re-start signal input terminal to return from the "STANDBY" mode. When the rising edge of the signal from the external circuit is input into the PC0 terminal in mode of "STANDBY", the "STANDBY" mode is released and the CPU starts the execution again from the suspended address of the program. (refer STANDBY FUNCTION) #### b. PC1 TERMINAL PC1 TERMINAL performs the extra function as the edge detector terminal. When the PC1 terminal detects the edge of the signal from the external circuit, the third bit(b2) condition of PHY3 is set to "1". The "b2" of PHY3 is set to "1" even when the edge is input during the "STANDBY" mode. The condition of "b2" is kept until the writing operation to PHY3. The polarity as low to high or high to low of the input signal edge can be selected by the mask option. # [READING PORTC INPUT DATA (PHY3)] # [WRITING PORTC OUTPUT DATA (PHY3)] # ●PORTD(PD0 to PD3) PORTD is a 4-bit input-output PORT. When the PORT is set as the output, the signal is output through the output terminal by writing data to the PORTD register(PHY4). When the PORT is set as the input, the external signal is gotten directly through the input terminal by reading data from PHY4. # [READING PORTD INPUT DATA (PHY4)] # [WRITING PORTD OUTPUT DATA (PHY4)] # ●PORTE(PE0 to PE1) PORTE is a 2-bit input-output PORT. When the PORT is set as the output, the signal is output through the output terminal by writing data to the PORTE register(PHY5). When the PORT is set as the input, the external signal is gotten directly through the input terminal by reading data from PHY5. [READING PORTE INPUT DATA (PHY5)] [WRITING PORTE OUTPUT DATA (PHY5)] # (2) INPUT OUTPUT PORT OPERATION a. The output operation example PA0 and PA1 of PORTA output "H", and PA2 and PA3 of PORTA output "L". SRPC : LDI Y,1 ;PHY1 is pointed LDI A,%0011 ;"0011" is stored into Accumulator TAP ;DATA in Accumulator is transmitted to PHY1 b. The input operation example Accumulator gets the input data from PORTC and the bit of the edge detector is reset : SRPC LDI Y.3 ;PHY3 is pointed TPA ;The input data from PHY3 is transferred to Accumulator TAP ;The bit(b2) of the edge detector is reset. The signal from PC0 terminal is stored into the bit0(b0) of Accumulator, the signal from PC1 terminal is stored into the bit1(b1) of Accumulator, the sign of the edge detector from PC1 terminal is stored into the bit2(b2) of Accumulator, and "zero" is stored into the bit3(b3) of Accumulator. # INPUT OUTPUT TERMINAL TYPE PORTA, B, C, D, and E can select a terminal type for each PORT from the follows by the mask option which is the same mask of the program coding into ROM and the others. - C-MOS OUTPUT (OB) - N-channel FET OPEN-DRAIN OUTPUT (OC) - ◆ N-channel FET OPEN-DRAIN OUTPUT WITH PULL-UP RESISTANCE (OA) - C-MOS INPUT (IC) - SCHMITT TRIGGER C-MOS INPUT (ID) - ◆ C-MOS INPUT WITH PULL-UP RESISTANCE (IA) - SCHMITT TRIGGER C-MOS INPUT WITH PULL-UP RESISTANCE (IB) INPUT OUTPUT TERMINAL TYPES Types | | Types | With Pull-up | Without Pull-up | Terminals | |----------|----------------------|--------------|-----------------|--------------------------------------------| | TERMINAL | C-MOS | Type IA | Type IC ────── | PA0~PA3<br>PB0~PB3<br>PC0, PC1<br>PD0~PD3 | | TUPUT | SCHMITT<br>TRIGGER | Type IB | Type ID | PE0, PE1 | | TERMINAL | C-MOS | | Type OB | PA0~PA3<br>PB0~PB3<br>PC0, PC1<br>PE0, PE1 | | OUTPUT | Nch<br>OPEN<br>DRAIN | Type OA | Type OC | PD0~PD3 | #### STANDBY FUNCTION STANDBY FUNCTION halts the IC operation and reduces the current consumption. The STANDBY function starts by the HLT instruction. After the HLT instruction execution cycle, the internal oscillator operation is stopped and all of the operation is halted. In case of the external clock operation, the clock is stopped automatically delivering into the internal system by the internal circuit, and all of the operation is halted as same as the internal oscillator operation. This is STANDBY mode. In the STANDBY mode, the operating current can be reduced. Though the clock into the internal system is stopped and all of the operation is halted, all conditions of Program Counter, Registers, and data in RAM are kept certainly. Two ways to release from the STANDBY mode are prepared. One way is the reset operation that when the reset signal is input to RESET terminal, the operation starts from the initial condition. The other way is the re-start operation that when the re-start signal is input to PC0 terminal, the operation starts from the kept Program Counter location which is the program address after the final operation. In case of the re-start signal operation, if the rising signal, low to high, is input to PC0 terminal, the internal oscillator circuit starts at first. After the stabilized clock from the internal oscillator was counted eight times, the clock is started delivering into the internal system. Then the NJU3102 starts to operate from the kept Program Counter location with all of the kept conditions. (See \*1) In case of the external clock operation, the external clock must be started to supply to the OSC1 terminal before the STANDBY mode is released. The external clock is recommended to stop supplying to the OSC1 terminal for reducing the power consumption during the STANDBY mode. \*1: When the re-start signal is input to PC0 terminal to release the STANDBY mode, PORTC must be selected as the input by the mask option. [STANDBY MODE TIMING CHART] # **■ CLOCK GENERATION** The system clock is generated in the internal oscillator circuit with the external crystal or ceramic resonator, or the resistor connected to OSC1 and OSC2 terminals. Furthermore, the NJU3102 can operate by the external clock to the OSC1 terminal for the system clock. In the external clock operation, the OSC2 terminal must be opened. The typical application examples for each oscillator circuit are shown in follows. However a Crystal or a Ceramic operation requires the considered evaluation, because the oscillator operates in accordance with the characteristics of each component. # [OSCILLATOR APPLICATION EXAMPLES] The resistor Rf\* is sometimes required to connect when the Crystal operation. #### RESET OPERATION All of the internal circuits are initialized by inputting the low level signal to the RESET terminal. A circuit example for Power On Reset Operation with a resistor, a capacitor, and a diode is shown in bellow. Power On Reset Operation requires to keep the low level of the input signal to RESET terminal until the stabilized oscillation of the internal oscillator. Therefore the constants on the reset circuit must be decided in accordance with the characteristics of the clock generator circuit. External clock [An example of Power On Reset circuit] R\*:A resistor as RESET terminal protector. It is required depending on the condition of an application. ■ ABSOLUTE MAXIMUM RATINGS (Ta=25℃) | ADOCEOTE IMPORTAGINATION | 100 | | 1 | |--------------------------|------------------|---------------------------|------| | PARAMETER | SYMBOL | RATINGS | UNIT | | Supply Voltage | V <sub>DD</sub> | -0.3~+7.0 | V | | Input Voltage | V <sub>IN</sub> | -0.3~V <sub>DD</sub> +0.3 | V | | Output Voltage | V <sub>out</sub> | -0.3~V <sub>DD</sub> +0.3 | V | | Operating Temperature | T <sub>opr</sub> | -20~+75 | °C | | Storage Temperature | T <sub>stg</sub> | -55~+125 | °C | #### ELECTRICAL CHARACTERISTICS DC CHARACTERISTICS 1 (V<sub>DD</sub>=4.5~5.5V, V<sub>SS</sub>=0V, Ta=-20~75°C) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNIT NOTE $V_{DD}$ Supply Voltage 3.6 5.5 Supply Current $V_{DD}$ $I_{DD1}$ 2.5 4.5 mA V<sub>DD</sub>=5V,fosc=2MHz X'tal Oscillation In Reset $I_{DD2}$ $V_{DD}$ 2.5 4.5 mΑ V<sub>DD</sub>=5V,fosc=2MHz Ceramic Oscillation In Reset $V_{DD}$ I<sub>DD3</sub> 2.4 4.3 mΑ V<sub>DD</sub>=5V,fosc=2MHz CR Oscillation In Reset $I_{DD4}$ $V_{DD}$ 5.0 $\mu A$ V<sub>DD</sub>=5V, STANDBY Mode $V_{\text{IH1}}$ High-Level PA0~PA3,PB0~PB3,PC0,PC1, $0.7V_{DD}$ $V_{DD}$ V \*1 Input Voltage PD0~PD3 $V_{\text{iH}2}$ PE0,PE1,RESET 0.8V<sub>DD</sub> $V_{DD}$ ٧ \*1 $V_{\text{IH3}}$ OSC1 $V_{DD}$ -1.0 $V_{DD}$ ٧ Low-Level $V_{IL1}$ PA0~PA3,PB0~PB3,PC0,PC1. 0 $0.3V_{DD}$ V \*1 Input Voltage PD0~PD3 $V_{IL2}$ PE0,PE1,RESET 0 $0.2V_{DD}$ ٧ \*1 $V_{IL3}$ OSC1 0 1.0 V High-Level $I_{\rm IH}$ $V_{DD} = 5.5 V_1 V_{IN} = 5.5 V$ 10 $\mu A$ \*1 Input Current PA0~PA3,PB0~PB3,PC0,PC1, PD0~PD3,PE0,PE1,RESET Low-Level $I_{\rm IL1}$ $V_{DD} = 5.5 V_1 V_{1N} = 0 V$ -10 \*1 $\mu A$ Input Current Without Pull-up Resistance PA0~PA3,PB0~PB3,PC0,PC1, PD0~PD3,PE0,PE1,RESET $I_{1L2}$ $V_{DD}=5.5V, V_{IN}=0V$ -100 \*1 $\mu A$ With Pull-up Resistance PA0~PA3,PB0~PB3,PC0,PC1. PD0~PD3,PE0,PE1 High-Level $\overline{V_{OH}}$ I<sub>OH</sub>=-100 μA V<sub>DD</sub>-0.5 ٧ \*2 Output Voltage PA0~PA3,PB0~PB3,PC0,PC1. PE0,PE1 Low-Level V<sub>OL1</sub> I<sub>OL1</sub>=400 μ A 0.5 V \*2 Output Voltage PA0~PA3,PB0~PB3,PC0,PC1, PE0.PE1 V<sub>OL2</sub> 1012=15mA 2.0 ٧ \*2 PD0~PD3 Output Leakage lop $V_{DD} = 5.5 V V_{OH} = 5.5 V$ 10 V \*2 Current PD0~PD3 Input CIN Except VDD, Vss terminals 10 20 pF Capacitance fosc=1MHz <sup>\*1</sup> Input/output port is set as an Input terminal. <sup>\*2</sup> Input/output port is set as an Output terminal. UNIT NOTE V ٧ V V V V $\mu A$ μА μА V V ٧ $\mu A$ ρF VDD VDD $V_{DD}$ 0.2V<sub>DD</sub> 0.15VDD 0.3 10 -10 -100 0.5 1.0 10 20 10 \*1 \*1 \*1 \*1 \*1 \*1 \*2 \*2 \*2 \*2 $(V_{DD}=2.4\sim3.6V, V_{SS}=0V, Ta=-20\sim75^{\circ}C)$ MAX TYP MIN 0.8VDD 0.85Vpp V<sub>DD</sub>-0.3 0 0 0 **V**<sub>DD</sub>-0.5 High-Level Low-Level High-Level Low-Level High-Level Low-Level Output Voltage Output Voltage Output Leakage Input Current Capacitance Input Voltage Input Voltage Input Current Input Current # ■ ELECTRICAL CHARACTERISTICS DC CHARACTERISTICS 2 V<sub>iH1</sub> V<sub>iH2</sub> Vінз VIL1 VIL2 VIL3 lн lıL1 IL2 **V**OH V<sub>OL1</sub> V<sub>OL2</sub> lop CIN PARAMETER SYMBOL 2.4 3.6 Supply Voltage VDD VDD 1.3 2.3 mΑ VDD Supply Current DD1 V<sub>DD</sub>=3V.fosc=1MHz X'tal Oscillation In Reset 1.3 2.3 mA $I_{DD2}$ **V**DD V<sub>DD</sub>=3V.fosc=1MHz Ceramic Oscillation In Reset 1.2 2.1 mΑ VDD Гооз V<sub>DD</sub>=3V.fosc=1MHz **CR** Oscillation In Reset Voo 3.0 μΑ IDD4 VDD=3V, STANDBY Mode CONDITIONS PA0~PA3,PB0~PB3,PC0,PC1. PA0~PA3.PB0~PB3.PC0.PC1, PA0~PA3,PB0~PB3,PC0,PC1, PD0~PD3,PE0,PE1,RESET Without Pull-up Resistance PA0~PA3,PB0~PB3,PC0,PC1, PD0~PD3,PE0,PE1,RESET With Pull-up Resistance PA0~PA3,PB0~PB3,PC0,PC1, PA0~PA3,PB0~PB3,PC0,PC1, PA0~PA3.PB0~PB3.PC0.PC1. PD0~PD3,PE0,PE1 V<sub>DD</sub>=3.6V V<sub>OH</sub>=3.6V Except VDD, Vss terminals PD0~PD3 PD0~PD3 OSC1 OSC1 PE0,PE1,RESET PE0.PE1.RESET $V_{DD} = 3.6 V_1 V_{IN} = 3.6 V_2$ $V_{DD} = 3.6 V_1 V_{IN} = 0 V$ V<sub>DD</sub>=3.6V,V<sub>IN</sub>=0V $I_{OH} = -80 \mu A$ I<sub>OL1</sub>=350 μ Α PE0.PE1 PE0,PE1 I<sub>OL2</sub>=5mA PD0~PD3 PD0~PD3 fosc=1MHz <sup>\*1</sup> Input/output port is set as an Input terminal. <sup>\*2</sup> Input/output port is set as an Output terminal. # 4 # ■ ELECTRICAL CHARACTERISTICS AC CHARACTERISTICS (Vss=0V, Ta=-20~75°C) | (vs=0v, 1a=-20~/5°C) | | | | | | | | |----------------------|--------------|---------------------------|-------------------|----------|--------|-------|------| | PARAMETER | SYMBOL | | ITIONS | MIN | TYP | MAX | UNIT | | | | V <sub>DD</sub> =2.4∼3.6V | X'tal Oscillation | 30K | | 2.0M | | | : | | | Ceramic | 30K | | 2.0M | | | | _ | | Oscillation | <u> </u> | | | | | Operating | fosc | | Resistor | 30K | | 1.0M | l | | Frequency | | | Oscillation | | | | ] | | | | | External Clock | 30K | | 2.0M | Hz | | | | Voo=3.6∼5.5V | X'tal Oscillation | 30K | | 4.0M | | | | | | Ceramic | 30K | | 4.0M | | | | | | Oscillation | | L | | | | | | | Resistor | 30K | | 2.0M | 1 | | | | | Oscillation | | | | | | | | | External Clock | 30K | | 4.0M | | | Instruction Cycle | <b>t</b> c | | | | 6/fosc | | S | | Time | | | | | | | | | External Clock | <b>t</b> cph | V <sub>DD</sub> =2.4~3.6V | | 250n | | 16.6u | S | | Pulse Width | <b>t</b> CPL | V <sub>DD</sub> =3.6∼5.5V | | 125n | | 16.6u | | | External Clock | | VDD=2.4~5.5V | | | | 20 | nS | | Rise Time | tcpr | | | | | | | | Fall Time | <b>t</b> CPF | | | | | | | | RESET | trst | V <sub>DD</sub> =2.4∼5.5V | | 4/fosc | | | S | | Low-Level Width | | | | | | | | | RESET | trsr | V <sub>DD</sub> =2.4∼5.5V | | | | 20 | mS | | Rise Time | | | | | | | | | Port Input Level | <b>t</b> PIN | V <sub>DD</sub> =2.4∼5.5V | | 6/fosc | | | S | | Width | | | | | | | | | Edge Detection | | V <sub>DD</sub> =2.4∼5.5V | | | | 200 | пS | | Rise Time | tedr | PC1 terminal | | ŀ | | | Ì | | Fall Time | tedf | | | | | | | | Restart Signal | <b>t</b> str | V <sub>DD</sub> =2.4∼5.5V | | | | 200 | nS | | Rise Time | | PC0 terminal | | | | | | # 4 # AC CHARACTERISTICS TIMING CHART #### EXTERNAL CLOCK #### EDGE DETECTOR INPUT # RESET INPUT #### RESTART SIGNAL INPUT # PORT INPUT #### MASK OPTION The NJU3102 can set or select the following options by the mask option as same as the mask of the program coding in ROM. # 1) INPUT OUTPUT Terminal Selection All of input-output terminals can select a terminal type from the following table for each group as a PORT by the mask option. | | INPUT TYPE | SYMBOL | OUTPUT TYPE | SYMBOL | |--------------------|------------------------------------------|--------|------------------------------------------|--------| | PA0~PA3<br>PB0~PB3 | C-MOS input with Pull-up | IA | C-MOS output | ОВ | | PC0, PC1 | C-MOS input | IC | | | | PD0~PD3 | C-MOS input with Pull-up | IA | N-channel OPEN DRAIN output with Pull-up | OA | | | C-MOS input | IC | N-channel OPEN DRAIN output | ос | | PE0, PE1 | C-MOS SCHMITT TRIGGER input with Pull-up | IB | C-MOS output | ОВ | | | C-MOS SCHMITT TRIGGER input | ID | | | # 2 Edge Detector Selection When the PORTC(PHY3) is set as the input, PC1 terminal operates as Edge Detector terminal. The result of edge detection is set into bit2(b2) of PORTC(PHY3). The polarity of the edge, rising as "low to high" or falling as "high to low", is selected by the mask option. # ■ MNEMONIC LIST | _ | Mnemonic | Operation code | Function | Status | Cycle | Memo | |--------|--------------------------|----------------|-------------------------------------------|----------|-------|---------------------------------------| | | TAY | 04 | Y←AC | 1 | 1 | RPC=0 | | | | | Y⊷AC | 1 | 1 | RPC=1 | | | TYA | 14 | AC←Y | 1 | 1 | RPC=0 | | | ł | | AC—Y' | 1 | 1 | RPC=1 | | | XAX | 1B | AC↔X | 1 | 1 1 | RPC=0 | | | | | AC <del>+</del> X' | 1 | 1 | RPC=1 | | N<br>C | TAP | 26 | PH(Y')←AC | 1 | 1 | | | Z | TPA | 16 | AC←PH(Y') | ] 1 | 1 | Í | | œ | TAPICY | 17 | PH(Y')←AC,Y←Y+1 | | 1 | İ | | F | TAPDCY | 27 | PH(Y')←AC,Y←Y-1 | ١. | 1 | | | S | TMA | 0D | AC←M(X,Y) | 1 | 1 | | | R<br>A | TAM | 1D | M(X,Y)←AC | | 1 | | | μ. | TAMICY | 0A | M(X,Y)←AC,Y←Y+1 | : | 1 | | | ∢ | TAMDCY | 1A | M(X,Y)-AC,Y-Y-1 | | 1 | | | PΑ | TMY | 05 | Y <b>←M</b> (X,Y) | 1 1 | | RPC=0 | | | | | Y'-M(X,Y) | 1 | 1 | RPC=1 | | | XMA | 0B | AC↔M(X,Y) | | 1 | Nr 0= | | | TPMICY | 03 | M(X,Y)←PH(Y'),Y←Y+1 | : | 1 | | | | TMPICY | 13 | PH(Y')←M(X,Y),Y←Y+1 | ۱. | 1 | | | | TRM | 23 | M(X,Y)←ROM(PHY13,X',AC) | 1 | 2 | Venn add double BOM of 45/11/11 | | | | | (x, x, x | ' | | Y=an odd number:ROM of 4bit hi-data | | | CLA | 80 | AC←0 | 1 | 1 | Y=an even number:ROM of 4bit low-data | | | LDI A,#K | 80~8F | AC←#K | | 1 | #/-015 | | | LDI Y,#K | 90~9F | Y <b>←#K</b> | 1 | 1 | #K=0~15 | | | ,, | 55 5. | Υ <b>←#K</b> = | 1 | 1 | RPC=0,#K=0~15 | | | LDI X,#K | A0~AF | ` #∩`<br>X <b>←#</b> Κ | 1 | | RPC=1,#K=0~15 | | | | Ī | X'#K | 1 1 | 1 | RPC=0,#K=0~15<br>RPC=1,#K=0~15 | | | ADD A,M | 0E | AC←AC+M(X,Y) | * | 1 | | | | INC A | 1 | AC←AC+1 | * | 1 | | | | DEC A | | AC←AC-1 | | 1 | | | | ADD A,#K | | AC←AC+#K | | | #K=0~15 | | | AND A,M | 1 | AC←AC∧M(X,Y) | * | 1 | m - 0 · 10 | | | CMP A,M | | AC< >M(X,Y) | | 1 | | | | CMPY#K | | Y<>#K | * | 1 | <b>#&lt;=</b> 0∼15 | | | INC Y | 1 | Y⊷Y+1 | * | | RPC=0 | | S I | | i i | Y'←Y'+1 | | į. | RPC=1 | | - | DEC Y | | Y⊷Y-1 | | | RPC=0 | | LA | | | Y'←Y'-1 | . | | RPC=1 | | ٦<br>C | INC M | | AC←M(X,Y)+1 | . | , | RFC-1 | | AL. | DEC M | | AC←M(X,Y)-1 | . | 1 | | | · / 1 | YNEA | | Y< >AC | | - 1 | | | | OR A,M | | AC←AC∨M(X,Y) | . | 1 | | | - 1 | XOR A,M | | AC←AC⊕M(X,Y) | . ] | 1 | | | | NEG A,M | | AC←0-AC | _ [ | 1 | | | | SUB A,M | | AC←M(X,Y)-AC | 1 | 1 | | | - 1 | AND A,#K | | AC←AC/\#K | _ | 1 | W/=0 - 45 | | | OR A,#K | | AC-ACV#K | <u> </u> | - 1 | ₩<=0~15 | | | U. ( 7., <del>11</del> ) | 30 - 3F F | O. VO A NU | | _11 | #K=0~15 | | _ | Mnemonic | Operation code | Function | Status | Cycle | Memo | |---------|-----------|----------------|--------------------------------------------|------------|----------|----------------| | _ | JPL addr | 68~6F | ST=1:PC←addr,ST=0:No branch | 1 | 2 | 2byte Mnemonic | | C | JMP addr | C0~FF | ST=1:PC←addr,ST=0:No branch | 1 | 1 | | | Z<br>V | CALL addr | 60~67 | ST=1:(SP)←PC+2,SP←SP+1,PC←addr | 1 | 2 | 2byte Mnemonic | | ۲× | | | ST=0:No branch | ŀ | | | | 8_ | RET | 2B | PC←(SP),SP←SP-1 | 1 | 1 | | | | SBIT b | 30~33 | M(X,Y)b←1 | 1 | 1 | b=0~3 | | | RBIT b | 34~37 | M(X,Y)b←0 | 1 | 1 | b=0~3 | | | TBIT b | 38~3B | ST←M(X,Y)b | * | 1 | b=0~3 | | | TBA b | 3C~3F | ST←(AC)b | * | 1 | b=0~3 | | | RAR | 21 | AC | * | 1 | | | | | | | | | | | | | | | | | | | | RAL . | 22 | AC | * | 1 | | | | | | CY ← b3 b2 b1 b0 ← | | | | | z | | | | | | | | RATIO | RYR | RYR 24 | Y | * | 1 | RPC=0 | | ⊢ ∀ | | | | | | | | E E | | | Υ' | * | 1 | RPC=1 | | Φ. | | | $\rightarrow CY \rightarrow b3 b2 b1 b0$ | | | | | 0 | RYL | 25 | Y | * | 1 | RPC=0 | | _ | | | CY ← b3 b2 b1 b0 ← | | | | | æ | | | Y | <b>!</b> * | 1 | RPC=1 | | | | | CY ← b3 b2 b1 b0 | | } | | | | RXR | 28 | X | * | 1 | RPC=0 | | | | | $\rightarrow$ CY $\rightarrow$ b3 b2 b1 b0 | | | | | | | | X X | * | 1 | RPC=1 | | | | | $\rightarrow CY \rightarrow b3 b2 b1 b0$ | | 1 | | | | RXL | 29 | X | * | 1 | RPC=0 | | | Ì | | CY ← b3 b2 b1 b0 ← | | | | | | | | X' | * | 1 | RPC=1 | | | | | CY ← b3 b2 b1 b0 ← | | ł | | | | SEC | 0C | CY←1 | 1 | 1 | | | | CLC | 1C | CY←0 | 0 | 1 | | | | SRPC | 10 | RPC←1 | 1 | 1 | | | _ | RRPC | 20 | RPC←0 | 1 | 1 | | | ¥ | NOP | 00 | No Operation | 1 | 1 | ĺ | | SPECIAL | HLT | 07 | CPU Halted | 1 | 1 | | | _ | MDT | 06 | Memory Dump Test | | <u> </u> | | | - 3 | ×. | | | | | | :Transfer direction AC :Accumulator SP :Stack pointer :AND Х :Xregister RPC :RPC flag :Carry flag :X'register X' CY :OR :Exclusive OR Υ Yregister ST :Status flag :Y'register :|mmediate data :Add Y' PΗ :Peripheral register addr :Blanch address :Subtraction # **%Status description** - 1:After the command execution, ST-flag is always set to "1". - 0:After the command execution,ST-flag is always set to "0". - \*:Status is changed by the result of command execution.