Digital Dolby Pro Logic Surround Processor DOLBY SURROUND ## Description The NJU25005 is a digital surround processor which decodes Dolby Pro Logic surround signals and generates simulated surround sound. It consists of a 24-bit fixed point digital signal processor, internal memory (ROM and RAM), interface circuits, and other logic necessary to implement a true digital surround sound decoder. The NJU25005 incorporates all functions of Dolby Pro Logic using high quality digital signal processing techniques. It can also easily create various kinds of surround sound in the simulated surround mode, generating soundfields by using optional external memory to digitally implement larger delays. Note: The Word "DOLBY" and the double D mark are trademarks of Dolby Laboratories. The NJtJ25005 can only be delivered to licensed customers of Dolby Laboratories. Please refer to the licensing application manual issued by Dolby Laboratories. ### Features - ◆ Dolby Pro Logic Surround Decoding 24-bit fixed point Digital Signal Processing On-Chip Digital Delay, 30ms Max. No External Memory Required Dolby 3 Stereo Mode Internal Auto Input Balance - ◆ Soundfield Simulation Modes Hall Effect Built-in Custom Modes Downloadable Digital Delay (1.5s max) Using External Memory Stereo, Full Bandwidth Widefield Surround Supports External SRAM and DRAM - ◆ Mono-to-Stereo Synthesis - ◆ 16- or 18-bit External A/D and D/A Converters - ◆ Serial Digital Audio Converter Interface I<sup>2</sup>S, Left and Right Justified Data Modes Programmable MCK, SCK Outputs Master and Slave Modes - ◆ Serial or Parallel Command Control Interface - ◆ Operates from a Single +5V Supply - ◆ Evaluation Board Available - ◆ No DSP Design Required Figure 1. Block Diagram ## Pin Description | No. | Symbol | 1/0 | Function | |-----|--------|-----|-----------------------------------------------------------------------| | 1 | ΧI | ı | Crystal/External clock input | | 2 | VDD | 1 | Power supply, +5V | | 3 | X0 | 0 | Crystal | | 4 | VSS | ı | Ground | | 5 | ŌĒ | 0 | External memory output enable | | 6 | CAS3 | 0 | External memory column address strobe | | 7 | CAS2 | 0 | External memory column address strobe | | 8 | CAS1 | 0 | External memory column address strobe | | 9 | CASØ | 0 | External memory column address strobe | | 10 | RAS | 0 | External memory row address strobe | | 11 | WRM | 0 | External memory write enable, Low to write data | | 12 | VDD | | Power supply, +5V | | 13 | SD03 | 0 | Digital audio serial data out, surround right and left | | 14 | SD02 | 0 | Digital studio serial data out, center and subwoofer | | 15 | SD01 | 0 | Digital audio serial data out, front right and left | | 16 | LR0 | 0 | Left/Right frame clock output | | 17 | SCKO | 0 | Digital audio serial clock output | | 18 | SDI | 1 | Digital audio serial data input | | 19 | LRI | 1 | Left/Right frame clock input | | 20 | SCKI | I | Digital audio serial clock input | | 21 | VSS | ľ | Ground | | 22 | RDY | ı | Test pin, high for normal operation | | 23 | USER1 | ı | Test pin, low for normal operation | | 24 | P0 | 0 | Test pin | | 25 | ADSCK | 0 | 32Fs/64Fs serial clock for A/D, D/A converters (default 32Fs) | | 26 | ADMCK | 0 | 384Fs/256Fs master clock for A/D, D/A converters (default 384Fs). | | 27 | VDD | ı | Power supply, +5V | | 28 | VSS | ] | Ground | | 29 | CGRES | I | ACK reset terminal for TEST, normally high when not used | | 30 | RES | 1 | Reset, must be held low for at least two clock cycles after power on. | | 31 | ENEXT | ŀ | Test pin | | 32 | SEN | | MPU serial interface enable. Serial: L, parallel: H | | 33 | A1 | ı | Test pin. Low for normal operation | | 34 | AØ | 1 | Test pin. Low for normal operation | | 35 | VDD | | Power supply, +5 | | 36 | CSØ | ı | Chip select, MPU interface enabled when CSØ = Ø and CS1 = 1. | | 37 | CS1 | | Chip select, MPU interface enabled when CSØ = Ø and CS1 = 1. | | 38 | SEL68 | ı | MPU interface mode: 68K-H, Z8Ø-L | | 39 | WR | l | Write Strobe (Z80), Write Enable (68K) | | 40 | RD | l | Write Strobe (68K) | New Japan Radio Co., Ltd.- ## Pin Description (Continued) | No. | Symbol | 1/0 | Function | |------|--------|-----|------------------------------------------------------------------------| | 41 | VSS | I | Ground | | 42 | D7 | 1 | MPU data, parallel input (MSB) | | 43 | D6 | l | MPU data, parallel input | | 44 | D5 | 1 | MPU data, parallel input | | 45 | D4 | ı | MPU data, parallel input | | 46 | D3 | ı | MPU data, parallel input | | 47 | D2 | ı | MPU data, parallel input | | 48 | D1 | I | MPU data, parallel input | | 49 | DØ | I | MPU data, parallel input (LSB), serial data input (SEN = $\emptyset$ ) | | 50 | VDD | Ī | Power supply, +5V | | 51 | MA16 | 0 | External memory address (MSB) | | 52 | MA15 | 0 | External memory address | | 53 | MA14 | 0 | External memory address | | 54 | MA13 | 0 | External memory address | | 55 | MA12 | 0 | External memory address | | - 56 | VSS | 1 | Ground | | 57 | MA11 | 0 | External memory address | | 58 | MA1Ø | 0 | External memory address | | 59 | MA9 | 0 | External memory address | | 60 | MA8 | 0 | External memory address | | 61 | MA7 | 0 | External memory address | | 62 | MA6 | 0 | External memory address | | 63 | MA5 | 0 | External memory address | | 64 | VDD | ı | Power supply terminal: +5V | | 65 | MA4 | 0 | External memory address | | 66 | MA3 | 0 | External memory address | | 67 | MA2 | 0 | External memory address | | 68 | MA1 | 0 | External memory address | | 69 | MAØ | 0 | External memory address (LSB) | | 70 | VSS | ı | Ground | | 71 | MD7 | 0 | External memory data (MSB) | | 72 | MD6 | 0 | External memory data | | 73 | MD5 | 0 | External memory data | | 74 | MD4 | 0 | External memory data | | 75 | VDD | | Power supply terminal: +5V | | 76 | MD3 | 0 | External memory data | | 77 | MD2 | 0 | External memory data | | 78 | MD1 | 0 | External memory data | | 79 | MDØ | 0 | External memory data (LSB) | | 80 | VSS | I | Ground | ## Absolute Maximum Ratings $(V_{SS} = 0V)$ | Parameter | Symbol | Min. | Max. | Unit | |---------------------------------------------------|------------------|------|-----------------------|------| | Supply Voltage (T <sub>A</sub> = 25°C) | Voo | -0.3 | 7 | ٧ | | Input, Output Pin Voltage (T <sub>A</sub> = 25°C) | V <sub>X</sub> | -0.3 | V <sub>DD</sub> + 0.3 | ٧ | | Operating Temperature | topr | -20 | 70 | °C | | Storage Temperature | t <sub>STG</sub> | -55 | 125 | °C | ## Electrical Characteristics (V<sub>DD</sub> = 5V, T<sub>A</sub> = 25°C) | Parameter | Symbol | Test Condition | Min. | Тур. | Max. | Unit | |------------------------------|-----------------|-----------------------------------|----------------------|------|---------------------|-----------| | Operating Voltage | V <sub>DD</sub> | V <sub>DD</sub> pins | 4.75 | | 5.25 | V | | Operating Current | loo | f <sub>OSC</sub> = 36.9MHz | | 90 | 125 | mA | | High Level Input Voltage | V <sub>IH</sub> | | 0.80V <sub>DD</sub> | | V <sub>DD</sub> | V | | Low Level Input Voltage | V <sub>IL</sub> | | V <sub>SS</sub> | | 0.20V <sub>DD</sub> | V | | High Level Input Current | IIH | $V_{IN} = V_{DD}$ | -1 | | +1 | ———<br>ДД | | Low Level Input Current | IIL | V <sub>IN</sub> = V <sub>SS</sub> | -1 | | +1 | μА | | High Level Output Voltage | V <sub>OH</sub> | l <sub>OH</sub> = 500μA | V <sub>DD</sub> -0.5 | | | V | | Low Level Output Voltage | V <sub>OL</sub> | I <sub>O L</sub> = 500μA | | | 0.5 | v | | Input capacitance | CIN | | | 10 | 20 | pF | | Clock Frequency | fosc | | 20 | | 40 | MHz | | Ext. System Clock Duty Cycle | rec | | 45 | | 55 | % | Figure 3. Typical Dolby Pro Logic System ## Clock Generator The NJU25005 with a 768Fs crystal wiring to XI and XO terminals generates signals to operate the internal circuits and signals to external circuits, or inputting external clock (768Fs) to XI terminal is also available. 32kHz, 44.1kHz, or 48kHz can be used as Fs frequency. The output signal of ADMCK terminal is selective of 384Fs or 256Fs on user's command. The output signal of ADSCK is also selective of 32Fs or 64Fs on user's command. (Initial conditions are 384Fs and 32Fs, respectively.) ## Functional Description ## Digital Audio Data Interface Three digital audio data formats are supported: left justified, right justified, and I<sup>2</sup>S. The data is always MSB first, 2's complement. Either 16-bit or 18-bit data can be accommodated. The polarity of the L/R clocks (LRI, LRO) is programmable along with the active edge of the serial bit clocks (SCKI, SCKO). A master clock (ADMCK) and serial bit clock (ADSCK) output for the A/D and D/A converters are provided by an internal, programmable clock generator for synchronous operation with the DSP clock (768Fs). Asynchronous data rates are possible as long as the output is slaved to the input and it is close to the three supported sampling frequencies (32kHz, 44.1kHz, and 48kHz). There is one stereo digital audio input and three stereo digital audio outputs for L and R main channel, L and R surround, Center, and Subwoofer. All three serial data outputs must have identical data formats. In each data format mode, SCLK and LRCLK polarities are independently programmable for input and output. Audio data width (16/18 bits), SCK and MCK frequencies (32/64Fs, 256/384Fs, respectively) must be the same for both input and output. **Electrical Characteristics** ( $V_{DD} = 5V$ , $T_A = 25$ °C, $f_{CLK} = 34$ MHz) Serial Data Input | Parameter | Symbol | Test Condition | Min. | Тур. | Max. | Unit | |------------------|------------------|----------------|------|------|------|------| | SCKI Period | | | 160 | | | ns | | L Pulse Width | tsil | | 80 | | | ns | | H Pulse Width | t <sub>SIH</sub> | | 80 | | | ns | | SCKI to LRI Time | t <sub>SLI</sub> | | 30 | | | ns | | LRI to SCKI Time | t <sub>LSI</sub> | | 75 | | | ns | | Data Setup Time | t <sub>DS</sub> | | 10 | | | ns | | Data Hold Time | t <sub>DH</sub> | | 10 | | | ns | New Japan Radio Co., Ltd. - #### Serial Data Formats There are three serial data formats supported for interfacing an A/D and three D/A's to the digital audio interface. Either Left Justified, Right Justified or I2S mode is selected by FMT0 and FMT1 bits in the second byte of the three-byte System State Download Command. In Left Justified Mode, the MSB is aligned to the edge of LRI or LRO. The data is positioned at the left or "front" side of the L/R pulse (Fig. 6). In Right Justified Mode, the LSB is aligned to the LRI or LRO edge. The data is at the right or "rear" of the L/R pulse (Fig. 7). Sometimes this mode is called Japanese Mode or EIAJ Mode. The I<sup>2</sup>S Mode is similar to Left Justified Mode, except that the data is delayed one SCLK period and the sense of LRI and LRO is inverted (Fig. 8). In I<sup>2</sup>S Mode, the LRI and LRO are low for left channel data and high for right channel data, normally opposite of other modes. The polarity of LRI and LRO can be inverted independently in any mode by the use of the LRI and LRO. Normally, the serial data bits generated by a source change on the falling edge of the serial clock so that they can be easily clocked into a shift register on rising clock edge. Considering an A/D as the source and the NJU25005 as a destination, the default setting is to clock the serial data input, SDI, in on the rising edge of SCKI. This can be changed to clock data in on the falling edge using the SCKI bit in the System Download Command. For the output serial data, the NJU25005 is considered the source and the D/A's are considered the destination. The default interface setting is for data to be clocked out of SDO on the falling edge of SCKO so that the D/A clocks data in on the rising edge. This can be changed as well independently of the input and interface mode using the SCKO bit in the System Download Command. The MS bit in the second System State Download Command byte selects either Master Mode or Slave Mode. In Right Justified Mode, Master Mode (MS = 0) is defined such that SCKO, the serial data clock to the D/A's, is generated from an internal divider derived from the 768Fs DSP clock (Xi). In Slave Mode (MS = 1) the serial data clock to the D/A's is a copy of the serial data clock on the input, SCKI, from the A/D. This mode should be used for asynchronous data rates, such as data from an S/PDIF receiver connected to the Digital Output from a laser disc player. When an A/D is used with analog inputs, its master clock should be synchronous to the NJU25005 using ADMCK at 256Fs or 384Fs. In this case either Master Mode or Slave Mode will work. The default setting is Master Mode (MS = 0). In I<sup>2</sup>S Mode, Master and Slave modes have slightly different meaning, which is closer to the conventional definitions associated with A/D and D/A converters. Considering the NJU25005 point of reference, Slave Mode (MS = 1) is defined in this case as LRI and SCKI are inputs from the A/D. This means that the A/D must be in Master Mode with L/R and SCLK outputs. Conversely, when the NJU25005 is in Master Mode (MS = 0), the LRI and SCKI are outputs which drive the L/R and SCLK inputs of an A/D operating in slave mode. The SCKO and LRO to the D/A's are always outputs. The D/A converters, therefore can only run in Slave Mode expecting both the L/R and SCLK from the NJU 25005. As in Right Justified mode, LRO and SCKO are derived from the 768Fs DSP clock. When slave mode is selected, LRO and SCKO are generated by the LRI and SCKI inputs. Slave mode should be used for asynchronous audio data. In the third mode, Left Justified Mode, only Slave Mode (MS = 0) is allowed. The A/D is required to be in Master Mode supplying the LRI and SCKI clocks to the NJU25005 inputs. The LRO and SCKO are generated from the LRI and SCKI inputs. In each data format mode the serial clock frequency for SCKI and SCKO can be selected using ADSCK in the System Download Command to be either 32Fs (32-bit clocks per sample) or 64Fs (64-bit clocks per sample). Both SCKI and SCKO must be the same frequency. This clock is generated internally for use on the SCKI and SCKO pins (Master Mode), but is also available as a separate output on a pin called ADSCK. It is derived from the 768Fs Input Clock to the NJU25005. If SCKI and SCKO are selected to be 32Fs, the data length must be set to 16-bits (BL = 0) since a stereo pair of 16-bit channels needs all 32 clocks per sample. In this case, both Left and Right Justified Modes look exactly the same (Fig. 9), and either mode setting will work. In $I^2S$ mode the data bits appear shifted by one SCLK and the L/R is inverted (Fig. 10). An output clock, ADMCK, is derived from the NJU25005 768Fs Input Clock for use as an A/D or D/A master clock. ADMCK is set to 256Fs or 384Fs using the ADMCK bit in the System Download Command. ## **Electrical Characteristics** ( $V_{DD} = 5V$ , $T_A = 25$ °C, $f_{CLK} = 34$ MHz) Serial Data Output | Parameter | Symbol | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|------------------|--------------------------|------|------|------|------| | SCKO Period | | | 160 | | | пѕ | | L Pulse Width | t <sub>SOL</sub> | | 80 | | | ns | | H Pulse Width | tsoн | CL: LRO, SCKO, SDO = 5pF | 80 | | | ns | | SCKO to LRO Time | tslo | | | | 5 | ns | | Data Output Delay | t <sub>DOD</sub> | | | | 5 | ns | Figure 6. Left justified data format, ADSCK = 64Fs, 18-bit data Figure 7. Right justified data format, ADSCK = 64Fs, 18-bit data Figure 8. I<sup>2</sup>S data format, ADSCK = 64Fs, 18-bit data Figure 9. Either Right or Left Justified data formats, ADSCK = 32Fs, 16-bit data Figure 10. I<sup>2</sup>S data format, ADSCK = 32Fs, 16-bit data New Japan Radio Co., Ltd. #### Microcontroller Interface Either a Z80 or 68K type microcontroller can be used to download commands to the NJU25005. SEL68 must be set high for 68K and low for Z80. Either serial or 8-bit parallel interface modes may be used, depending on $\overline{\text{SEN}}$ input (L:serial; H:parallel). The MPU interface is enabled when $\overline{\text{CSØ}} = \emptyset$ AND CS1 = 1, allowing a control signal of either polarity to be used. The audio stops when NJU25005 receives a System State Download Command, when Simulated Surround Mode coefficients are downloaded, or when the Noise Sequencer is turned on. All other commands take immediate effect without interruption in the audio. Only one command should be sent from the microprocessor per L/R period. The DSP in the NJU25005 spends most of the time processing audio, during which time microprocessor interrupts are disabled. Writing to the MPU interface sets an interrupt request flag inside the chip and holds the data in a register which is read as soon as the interrupt can be serviced. Successive writes to the MPU interface while the interrupts are disabled will overwrite the previous contents. There is a window of time in each audio sample when it is possible to service several MPU commands. However, there is no way for the microprocessor to determine how long this window is before the audio interrupt arrives and successive MPU writes will be lost. Therefore, when audio is being processed, it is recommended that only one command be sent to the NJU25005 for each audio sample, even though the logic will accept parallel writes up to 1 Mbyte per second. When the audio is interrupted, as in the System State Download Command or when Simulated Surround coefficients are being transferred, data can be transferred at the maximum data rate, with at least 1µs between bytes written to the NJU25005. The MPU interface was designed for both read and write operations. However, the DSP firmware only supports write operations. Figure 11. Parallel Interface Timing #### Parallel Interface #### Z80 Mode Writing commands to the NJU25005 from a Z80 type microprocessor is accomplished by setting SEL68 low, placing data on the input data port, DØ to D7, setting the chip selects, and strobing WR low then high. Successive writes, as in the three-byte System Download Command, can be done without resetting the chip select(s). It is recommended to return the Chip Select to the inactive state as soon as the command is sent. The recommended sequence for writing parallel data to the NJU25005 is: - 1. Set $\overline{RD}$ high (can be tied to $V_{CC}$ ). - 2. Place data on the data port, D0:7. - Assert chip selects, CSO = Ø AND CS1 = 1). One can be permanently tied to its active state, while the other is controlled. - 4. Strobe WR low, then high. - 5. De-activate chip selects. - Wait at least one audio sample before sending another command. #### 68K Mode In 68K mode (SEL68 High) $\overline{RD}$ acts as a strobe for both read and write operations. $\overline{WR}$ defines whether a read or write is to be performed (L:write to NJU25005; H:there is no provision for reading from NJU25005). Since only write operations are allowed, $\overline{WR}$ can be tied low. The recommended sequence to write parallel data to the NJU25005 in this mode is: - 1. Set WR low (can be tied to GND). - 2. Place data on the data port, D0:7. - Assert chip selects, (CSO = Ø AND CS1 = 1). One can be permanently tied to its active state, while the other is controlled. - 4. Strobe RD high, then low. - 5. De-activate chip selects. - Wait at least one audio sample before sending another command. ## Z80 Interface Timing | Parameter | Symbol | Condition | Min. | Max. | Unit | |------------------------|-------------------|-----------|-------|------|------| | Address Setup Time | t <sub>AS8</sub> | | 100 | | ns | | Address Hold Time | t <sub>AH8</sub> | | 100 | | ns | | System Cycle Time | t <sub>CYC8</sub> | | 1,000 | | ns | | Read/Write Pulse Width | t <sub>CC8</sub> | | 100 | | ns | | Write Data Setup Time | t <sub>DS8</sub> | | 10 | | ns | | Write Data Hold Time | t <sub>DH8</sub> | | 10 | | ns | ## 68K Interface Timing | Parameter | Symbol | Condition | Min. | Max. | Unit | |----------------------------|-------------------|-----------|-------|------|------| | Address Setup Time | t <sub>AS6</sub> | | 100 | | ns | | Address Hold Time | t <sub>AH6</sub> | | 100 | | ns | | System Cycle Time | t <sub>CYC6</sub> | | 1,000 | | ns | | Read/Write Pulse Width | t <sub>CC6</sub> | | 100 | | ns | | Write Data Setup Time | t <sub>DS6</sub> | | 10 | | ns | | Write Data Hold Time | t <sub>DH6</sub> | | 10 | | ns | | Write-to-read Strobe Setup | twrs | | 100 | | ns | | Read-to-write Strobe Setup | twen | 1.11 | 100 | | пs | #### Serial Interface In serial interface mode ( $\overline{SEN} = \emptyset$ ), DØ is used for the serial data input. Two types of interface modes are supported. In Z80 mode (SEL68 low) $\overline{WR}$ is used as a serial bit clock. In 68K mode (SEL68 high), $\overline{RD}$ is used to clock the serial data. Data is clocked in 8 bits at a time with a maximum data rate of 1MHz. As in Parallel Mode, above, it is recommended that only one command be sent per audio sample while audio is playing. For commands which cause the audio to stop, data can be written to the microprocessor interface at the maximum bit rate of 1MHz (and 1µs between bytes). #### Z80 Mode When using a microprocessor with a Z80 type interface, writing serial data to the NJU25005 is done by clocking the data in on rising edges of the $\overline{WR}$ , with $\overline{RD}$ held high (SEL68 = $\emptyset$ ). The recommended sequence is: - 1. Set $\overline{SEN} = \emptyset$ . - 2. Assert chip selects, $(\overline{CSØ} = \emptyset \text{ AND CS1} = 1)$ . - 3. Set RD high. - 4. Clock in serial data with WR (rising edge). - De-activate chip selects. - 6. Wait 1 audio sample before sending next byte (1µs if audio stopped). #### 68K Mode For 68K type microprocessors, the function of $\overline{RD}$ and $\overline{WR}$ is opposite of Z80. Writing serial data to the NJU25005 is done by setting $\overline{WR}$ low and clocking the data in on rising edges of $\overline{RD}$ (SEL68 = 1). The recommended sequence is: - 1. Set $\overline{SEN} = \emptyset$ - 2. Assert chip selects, $(\overline{CSØ} = \emptyset \text{ and } CS1 = 1)$ . - Set WR low. - 4. Clock in serial data with RD (falling edge). - 5. De-activate chip selects. - 6. Wait 1 audio sample before sending next byte (1µs if audio stopped). Figure 13. Serial Interface Timing ## External Memory Interface An external delay memory is used with the NJU25005 to implement effects in Simulated Surround mode. Memory size requirements are dictated by maximum soundfield coefficient settings. See Simulation Surround mode section for details. The NJU25005 interfaces to a wide range of memory devices. External memory can be SRAM or DRAM with either 4-bit or 8-bit wide data ports. The NJU25005 translates between an external memory data path of 4-bits or 8-bits and the 16-bit wide internal data bus. From one to four memory devices can be connected. Figure 14 shows a single 1Mbit DRAM device connected to the NJU25005. Figures 15 show examples of connecting single 256kbit and 1Mbit SRAM devices to the NJU25005. Figure 16 shows connection of two 256kbit SRAM devices, which can be extended by example to the case of connecting three or four memory devices by using CAS2 and CAS3 pins. Access time of RAM must be 100ns or less. Fast Page mode capability is not required for DRAM devices. #### Settings of System State Download bits for Memory connection examples | | | System State Down Load bits | | | | | |----------------|----------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--| | Memory Devices | Memory Configuration | MSIZE1 | MSIZEO | MTYPE | MWIDE | | | 1 | 1Mbit (256k x 4) DRAM | 0 | 1 | 0 | 0 | | | 1 | 1Mbit (128k x 8)SRAM | 1 | 0 | 1 | 1 | | | 1 | 256kbit (32k x 8)SRAM | 0 | 1 | 1 | 1 | | | 2 | 256kbit (32k x 8)SRAM | 0 | 1 | 1 | 1 | | | | Memory Devices 1 1 1 2 | 1 1Mbit (256k x 4) DRAM 1 1Mbit (128k x 8)SRAM 1 256kbit (32k x 8)SRAM | 1 1Mbit (256k x 4) DRAM 0 1 1Mbit (128k x 8)SRAM 1 1 256kbit (32k x 8)SRAM 0 | 1 1Mbit (256k x 4) DRAM 0 1 1 1Mbit (128k x 8)SRAM 1 0 1 256kbit (32k x 8)SRAM 0 1 | 1 1Mbit (256k x 4) DRAM 0 1 0<br>1 1Mbit (128k x 8)SRAM 1 0 1<br>1 256kbit (32k x 8)SRAM 0 1 1 | | Figure 14. Single DRAM Connecting Device to NJU25005 Figure 15. Connecting single SRAM device to NJU25005 # **Electrical Characteristics** ( $V_{DD} = 5V$ , $T_A = 25$ °C, $f_{CLK} = 34$ MHz, $C_L = 70$ pF) **DRAM Interface Timing** | Parameter | Symbol | Test Condition | Min. | Тур. | Max. | Unit | |----------------------------------|-------------------|---------------------------------------|------|------|--------|------| | Read Cycle | t <sub>CYC1</sub> | | | | 20,000 | ns | | Write Cycle | t <sub>CYC2</sub> | | | | 1,000 | ns | | Random Read or Write Cycle Time | t <sub>RC</sub> | | 200 | | | пѕ | | Access Time from RAS | t <sub>RAC</sub> | | | | 100 | ПS | | Access Time from CAS | t <sub>CAC</sub> | | | | 40 | ns | | Access Time from Column Address | t <sub>AA</sub> | | | | 50 | ns | | CAS to Output Low Impedance | tcLz | | 0 | | - | ns | | Output Buffer Turn-off Delay | t <sub>OFF</sub> | | 0 | | | ns | | RAS Precharge Time | t <sub>RP</sub> | | 100 | | | ns | | RAS Pulse Width | t <sub>RAS</sub> | | 100 | | | пѕ | | RAS Hold Time | t <sub>RSH</sub> | | 40 | | | ns | | CAS Hold Time | t <sub>CSH</sub> | | 100 | | | ns | | CAS Pulse Width | t <sub>CAS</sub> | | 40 | | | ns | | RAS to CAS Delay | t <sub>RCD</sub> | | 40 | | | ns | | RAS to Column Address | | | | | | 110 | | Delay Time | t <sub>RAD</sub> | | 30 | | | пѕ | | CAS to RAS Precharge Time | t <sub>CRP</sub> | | 100 | | | ns | | Row Address Setup Time | t <sub>ASR</sub> | | 0 | | | ns | | Row Address Hold Time | t <sub>RAH</sub> | | 25 | | | ns | | Column Address Setup Time | tasc | | 0 | | | ns | | Column Address Hold Time | t <sub>CAH</sub> | | 30 | | | пѕ | | Column Address Hold Time | | | | | | | | form RAS | t <sub>AR</sub> | | 90 | | | пѕ | | Column Address to | | | | | | | | RAS Lead Time | t <sub>RAL</sub> | | 50 | | | ns | | Write Command Hold Time | twch | | 40 | | | ns | | Write Command Hold Time from RAS | | | 1 1 | | | | | Write Command Pulse Width | twcr | | 90 | | | ns | | Write Command to | t <sub>WP</sub> | | 70 | | | ns | | RAS Lead Time | t | | 70 | | | | | Write Command to | trwl | | 70 | | | ns | | CAS Lead Time | t <sub>CWL</sub> | | 70 | | ľ | ne | | Data-In Setup Time | tos | | 0 | | | ns | | Data-In Hold Time | t <sub>DH</sub> | · · · · · · · · · · · · · · · · · · · | 40 | | | ns | | Data-In Hold Time Reference | חתי | | 70 | | | ns | | to RAS | t <sub>DHR</sub> | | 100 | | | ns . | | Write Command Setup Time | twcs | | 10 | | | ns | Figure 19. Timing Diagrams ## **Electrical Characteristics** ( $V_{DD} = 5V$ , $T_A = 25$ °C, $f_{CLK} = 34MHz$ , $C_L = 70pF$ ) **SRAM Interface Tming** | Parameter | Symbol | Test Condition | Min. | Тур. | Max. | Unit | |---------------------------------|------------------|----------------|------|------|------|------| | Read Cycle Time | t <sub>RC</sub> | | 200 | | | пѕ | | Address Access Time | t <sub>SAA</sub> | | | ··- | 200 | ns | | Output Hold from Address Change | t <sub>OH</sub> | | 10 | | | ns | | Write Cycle Time | twc | | 200 | | | ns | | Address Setup Time | tas | | 10 | | | ns | | Address valid to End of Write | t <sub>AW</sub> | | 150 | | | ns | | Write Pulse Width | t <sub>WP</sub> | | 100 | | | ns | | Data to Write Time Overlap | t <sub>DW</sub> | | 60 | | | ns | | Data Hold from Write Time | t <sub>DH</sub> | | 10 | | | ns | ## Microcontroller Commands ## Configuration System State Down Load (3 Bytes) | [ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|---|---|---|--------------------------| | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Download Command, byte 1 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------|-------------|-------------|--------|--------|--------|--------|--------|---------------------------------------------------------|--------------------------------------------------------------| | MODE1 | MODEO | MS | BIO | LRI | SCKI | LR0 | SCKO | Download Data, | byte 2 | | | | | | | | | 0<br>1 | | Data changes on falling edge*<br>Data changes on rising edge | | | | | | | | 0<br>1 | | LR<br>LR | Left:high; right:low*<br>Left:low; right:high | | | | | | | 0<br>1 | | | <u> </u> | Data latches on rising edge*<br>Date latches on falling edge | | | | | _ | 0<br>1 | | | | | Left:high; right:low*<br>Left:low; right:high | | | | _ [ | 0<br>1 | | | | | 16-bits*<br>18-bits | Data width 16-bits<br>Data width 18-bits | | 0<br>0<br>1 | 0<br>0<br>0 | 0<br>1<br>0 | | | | | | Right justified*<br>Right justified<br>I <sup>2</sup> S | Master mode*<br>Slave mode<br>Master mode | | 1<br>1 | 0<br>1 | 1 | | | | _ | | I <sup>2</sup> S<br>Left justified | Slave mode<br>Slave mode | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|-------|--------|-------------|-------------|--------|---|---|---------------------------------------------------------------------------------------------| | ADMCK | ADSCK | MTYPE | MSIZE1 | MSIZE0 | MWIDE | 0 | 0 | Download Data, byte 3 | | | | ļ | | | | | | Reserved | | | | | | | 0<br>1 | | | 4-bits* Ext. memory width<br>8-bits | | | | | 0<br>0<br>1 | 0<br>1<br>0 | | | | 256K (DRAM)*; 64K (SRAM) Ext.<br>1M (DRAM); 256K (SRAM) memory<br>4M (DRAM); 1M (SRAM) size | | | | 0<br>1 | | | | | | DRAM Ext. memory type<br>SRAM | | | 0 | | | | | | | 32Fs* A/D-D/A SCLK<br>64Fs | | 0 | | | | | | | | 384Fs* A/D-D/A MCLK<br>256Fs | <sup>\*</sup> Default values # 4 ## *NJU25005* ## Sampling Frequency | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ] | | |---|---|---|----|---|----------|----------|-----|-------------------|-------------| | 0 | 0 | 0 | 11 | 0 | FS1 | FS0 | 0 | | | | | | | | | • | | | Reserved | | | | | | | | 0 | 0 | | 32kHz<br>44.1kHz* | Sample Rate | | | | | | | <u> </u> | <u>.</u> | - 0 | 48kHz | | ### Noise Sequencer | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | İ | | |---|---|---|---|---|----|------------------|------------------|--------------------------------------|-----------------| | 0 | 0 | 1 | 0 | 0 | NS | NCH1 | NCH0 | | | | | | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | Left*<br>Center<br>Right<br>Surround | Channel | | | | | | | 0 | | | OFF* | Noise Sequencer | ## Auto Input Balance | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---|---|---|---|-----|---|---|---|----------|--------------| | 0 | 1 | 0 | 0 | IBL | 0 | 0 | 0 | | | | | | | | | | | | Reserved | | | | | | | 0 | | | | OFF | Auto Balance | | | | | | 1 | | | | ON* | | ## Operating Mode | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|----|---|---|---|-----|-----|---|------------------------------| | 0 | 00 | 0 | 1 | 1 | OP1 | OP0 | 0 | | | | | | | | | | | Reserved | | | | | | | 0 | 0 | | Dolby Pro Logic* | | | | | | | 0 | 1 | | Simulated Surround | | | | | | | 1 | C | | Simulated Stereo | | | | | | | 1 | 1 | | Surround OFF (Normal stereo) | ### Surround Mode | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 . | | |---|---|---|---|---|----|-----|---|----------------|--------------------| | 0 | 0 | 1 | 1 | 1 | SM | WFS | 0 | | | | | | | | | | | | Reserved | | | | | | | | | 0 | | OFF* | Widefield Surround | | | | | | | i | 1 | | ON | | | | | | | | 0 | | | Front Surround | | | | | | | | 1 | | | Rear Surround | | \* Default values New Japan Radio Co., Ltd. - ### Center Mode | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---|---|---|---|---|---|-------------|-------------|--------|--------------------------------------|----------------| | L | 0 | 0 | 1 | 1 | 0 | CM1 | CM0 | CTR | | | | | | | | | | | | 0<br>1 | OFF<br>ON* | Center Channel | | | | | | | | 0<br>0<br>1 | 0<br>1<br>0 | | ON (Normal)*<br>Phantom<br>Wide Band | Center Mode | #### Balance | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ] | | | | |---|---|---|------|------|------|------|------|--------|----------|------------|--| | 0 | 1 | 1 | BAL4 | BAL3 | BAL2 | BAL1 | BALO | Left | Right | | | | | | | 0 | 1 | 1 | 1 | 1 | 0.0dB | -7.5dB | Min. Right | | | | | | 0 | 1 | 1 | 1 | 0 | 0.0dB | -7.0dB | J | | | | | | , | • | • | • | a | | <u>:</u> | | | | | | | 0 | 0 | 0 | 0 | 1 | 0.0dB | −0.5dB | | | | | | | 0 | 0 | 0 | 0 | 0 | 0.0dB | 0.0dB | Center* | | | | | | 1 | 1 | 1 | 1 | 1 | -0.5dB | 0.0dB | | | | | | | | | | | | ; | i | | | | | | | 1 | 0 | 0 | 0 | 1 | -7.5dB | 0.0dB | | | | | | | 1 | 0 | 0 | 0 | 0 | -8.0dB | 0.0dB | Min. Left | | ### Surround Trim | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---|-----|-----|-----|-----|-----|-----|-----|-----------|---------| | 1 | CH1 | CH0 | TR4 | TR3 | TR2 | TR1 | TR0 | | | | | | | 0 | 0 | 0 | 0 | 0 | 0dB* | Level | | j | 1 | | 0 | 0 | 0 | 0 | 1 | −1dB | | | | ĺ | | 0 | 0 | 0 | 1 | 0 | -2dB | | | | i | | | | | | | : | | | | | | 1 | 1 | 1 | 1 | 0 | -30dB | | | | | | 1 | 1 | 1 | 1 | 1 | -31dB | | | | 0 | 0 | | | | | | Center | Channel | | | 0 | 1 | | | | | | Surround | | | | 1 | 0 | | | | | | Subwoofer | | ## Surround Delay Time | 7 | 6 | 5 | . 4 | 3 | 2 | 1 | 0 | | | | |---|---|---|-----|------|------|------|------|--------------|------------|----------| | 0 | 1 | 0 | 1 | DLY3 | DLY2 | DLY1 | DLY0 | | | | | | | | | 1 | 1 | 1 | 1 | 30 msec | Delay Time | <u> </u> | | | | | | 1 | 1 | 1 | 0 | 29 msec<br>: | • | | | | | | | 0 | 1 | 0 | 1 | 20 msec* | | | | | | | | 0 | 0 | 0 | 1 | 16 msec | | | | | | | | 0 | 0 | 0 | 0 | 15 msec | | | <sup>\*</sup> Default values #### Simulated Surround Mode The soundfield simulator digitally simulates the effect of multiple acoustic echos which are present in large listening spaces such as a concert hall or theatre. These electronic echos are added to the Center channel and Surround channel out puts to create the illusion of a large listening space. The DSP architecture of the NJU25005 allows a wider range of complex soundfield effects to be simulated than is possible with most analog architectures. A pre-loaded "Hall Effect mode" soundfield can be selected, or custom sound fields can be implemented by downloading coefficients via the microprocessor interface. Figure 20. illustrates how the NJU25005 adds soundfield effects to the center and surround channels. Details of the Soundfield Generators are shown in Figure 21. Nine coefficients and four switch settings define the behavior of each of the two Soundfield Generators for center and surround channels. These coefficients can be preset to values for "Hall" mode surround. Alternatively, custom coefficients can be loaded to design any sediredsound field characteristics. #### Hall Effect Mode Soundfield coefficients for the built-in Hall Effect mode are loaded by issuing th following command when the Operating Mode is set to Simulated Surround (OP1, $\emptyset = \emptyset$ 1): #### Hall Mode Command ## Downloading Soundfield Simulation Coefficients (39 bytes) This command sequence downloads the complete set of soundfield coefficients for both center and surround channels when the Operating Mode is set to Simulated Surround Mode (OP1, $\emptyset = \emptyset 1$ ). These soundfield coefficients control the functions identified in Figure 21. The following command code initiates the download sequence written to the microprocessor interface. Asserting hardware reset (RES = $\emptyset$ ) or selecting Hall Effect (command 50H) will reload all the soundfield coefficients with values for Hall mode. Previously downloaded coefficients are lost. ## Command Sequence: #### Initiate Download Command | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Ø | |---|---|---|---|---|---|---|---| | Ø | 1 | Ø | Ø | Ø | Ø | Ø | Ø | **SWO - SW3** are the switch settings that establish a feedforward or feedback path for each delay tap. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Ø | | |---|---|---|---|-----|-----|-----|-----|--| | Ø | Ø | Ø | Ø | swø | SW1 | SW2 | SW3 | | ADDRO – ADDR3 are address values of the four audio delay taps. These addresses correspond to 16-bit audio samples in delay memory. ADDRx is sent as a two byte code with upper byte transferred first. Delay associated with each tap equals the ADDRx setting divided by sample rate, Fs: Delay (mS) = ADDRx / Fs (kHz). AMPA, and AMPO – AMP3 are bipolar gain values. Allowed range is –1 (inverting unity) to +1 (non-inverting unity) for AMPA, and –4 to +4 for AMPO-AMP3. AMPA is coded in a two byte, twos-complement code where 8000(Hex) corresponds to –1 and 7FFF(Hex) corresponds to +1 (0.99997). In the case of AMPO -AMP3, 8000(Hex) corresponds to –4 and 7FFF(Hex) corresponds to +4 (3.99988). Upper byte of code is transferred first. | Byte | Data | Function | |---------|--------|----------------------------------| | 1 | 40h | Command code | | 2 SW0-3 | | Center channel switch settings | | | | Center channel delay taps: | | 3 | ADDR0 | upper byte | | 4 | ADDR0 | lower byte | | 5 | ADDR1 | upper byte | | 6 | ADDR1 | lower byte | | 7 | ADDR2 | upper byte | | 8 | ADDR2 | lower byte | | 9 | ADDR3 | upper byte | | 10 | ADDR3 | lower byte | | | | Center channel gain settings: | | 11 | AMPA | upper byte | | 12 | AMPA | lower byte | | 13 | AMP0 | upper byte | | 14 | AMP0 | lower byte | | 15 | AMP1 | upper byte | | 16 | AMP1 | lower byte | | 17 | AMP2 | upper byte | | 18 | AMP2 | lower byte | | 19 | AMP3 | upper byte | | 20 | AMP3 | lower byte | | 21 | SW0-3 | Surround channel switch settings | | | | Surround channel delay taps: | | 22 | ADDR0 | upper byte | | _23 | ADDR0_ | lower byte | | 24 | ADDR1 | upper byte | | 25 | ADDR1 | lower byte | | 26 | ADDR2 | upper byte | | 27 | ADDR2 | lower byte | | _28_ | ADDR3 | upper byte | | 29 | ADDR3 | lower byte | | | | Surround channel gain setings: | | 30 | AMPA | upper byte | | 31 | AMPA | lower byte | | 32 | AMP0 | upper byte | | 33 | AMP0 | lower byte | | 34 | AMP1 | upper byte | | 35 | AMP1 | lower byte | | 36 | AMP2 | upper byte | | 37 | AMP2 | lower byte | | 38 | AMP3 | upper byte | | 39 | AMP3 | lower byte | To program AMPA positive gain values (0.0 to 0.99997): AMPA = 8000(Hex) x gain setting To program AMPA negative gain values (-1.0 to -0.00003): $AMPA = 10000(Hex) - [8000(Hex) \times gain setting]$ | Gain Setting | AMPA Data | |--------------|-----------| | +0.99997 | 7FFF | | +0.99994 | 7FFE | | : | : | | +0.00003 | 0001 | | 0.00000 | 0000 | | -0.00003 | FFFF | | : | ; | | -0.99997 | 8001 | | -1.00000 | 8000 | | | | To program AMP0-AMP3 positive gain values (0.0 to 0.99997): $AMP0-AMP3 = 8000(Hex) \times gain setting / 4$ To program AMP0-AMP3 negative gain values (-1.0 to -0.00003): AMP0-AMP3 = 10000(Hex) - [8000(Hex) x gain setting / 4] #### Memory Requirements for Soundfield Simulation The total size of installed memory determines the maximum audio delay addresses (ADDRx) that may be programmed for the center and surround channel soundfield generators. The NJU25005 allocates memory use between center and surround channels as follows: - 1) The first 0600(Hex) center channel audio delay addresses are served by on-chip memory. Center channel audio delay addresses above 0600H are served by external RAM. - 2) Surround channel audio delay addresses are served entirely by external RAM. The maximum limits for Center Channel and Surround Channel delay addresses (ADDRx) are determined from total installed RAM bit size as follows: | Max. Center Ch.<br>delay address | ≤ | RAM/16 = 0600(Hex) - 1 | |------------------------------------------------------|----------|------------------------| | Max. Surround Ch. delay address | <b>≤</b> | RAM/16 – 1 | | Max. Center Ch. +<br>Surround Ch. delay<br>addresses | | DAM(16 - 0600(Hov) 1 | | auuresses | <u> </u> | RAM/16 + 0600(Hex) - 1 |