### **FEATURES:** - Bus switches provide zero delay paths - Extended commercial range of –40°C to +85°C - Low switch on-resistance: $28\Omega$ - TTL-compatible input and output levels - ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) - Available in QSOP, TSSOP, SOIC, and PDIP Packages # **DESCRIPTION:** The FST32384 belongs to IDT's family of Bus switches. Bus Switch devices perform the function of connecting or isolating two ports without providing any inherent current sink or source capability. Thus they generate little or no noise of their own while providing a low resistance path for an external driver. These devices connect input and output ports through an n-channel FET. When the gate-to-source junction of this FET is adequately forward-biased the device conducts or the resistance between input and output ports is small. Without adequate bias on the gate-to-source junction of the FET, the FET is turned off, therefore with no Vcc applied, the device has hot insertion capability. The low on-resistance and simplicity of the connection between input and output ports reduces the delay in this path to close to zero. The FST32384 integrates terminating resistors in the device, thus eliminating the need for external $25\Omega$ series resistors. The FST32384 is a 10-bit TTL-compatible bus switch. The $\overline{BE}x$ pins provide enable control - $\overline{BEA}$ controls the lower 5-bits and $\overline{BEB}$ controls the upper 5-bits. ### **FUNCTIONAL BLOCK DIAGRAM** # **PIN CONFIGURATION** PDIP/ SOIC/ QSOP/ TSSOP TOP VIEW ### **COMMERCIAL TEMPERATURE RANGE** **OCTOBER 1999** # ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Rating | Max. | Unit | |-----------------------|------------------------------------------------|-------------|------| | V <sub>TERM</sub> (2) | 1(2) Terminal Voltage with Respect to GND -0.5 | | V | | Tstg | Storage Temperature | -65 to +150 | °C | | Іоит | Maximum Continuous Channel Current | 128 | mA | #### FST LINK #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Vcc, Control, and Switch terminals. ## **CAPACITANCE** (1) | Symbol | Parameter | Conditions <sup>(2)</sup> | Тур. | Unit | |--------|------------------------------------|---------------------------|------|------| | CIN | Control Input Capacitance | | 4 | pF | | Cı/o | Switch Input/Output<br>Capacitance | Switch Off | | pF | #### NOTES: - 1. Capacitance is characterized but not tested. - 2. TA = 25°C, f = 1MHz, VIN = 0V, VOUT = 0V ### PIN DESCRIPTION | Pin Names | I/O | Description | |----------------------|-----|--------------------------------| | <b>A</b> 0-9 | I/O | Buses A | | B <sub>0-9</sub> I/O | | Buses B | | BEA, BEA | | Bus Switch Enable (Active LOW) | # **FUNCTION TABLE (1)** | BEA | BEB | B <sub>0-4</sub> | B5-9 | Description | | | |-----|-----|------------------|--------------|-------------|--|--| | Н | Н | Hi-Z | Hi-Z | Disconnect | | | | L | Н | A0-4 | Hi-Z | Connect | | | | Н | L | Hi-Z | <b>A</b> 5-9 | Connect | | | | L | L | A0-4 | <b>A</b> 5-9 | Connect | | | #### NOTE: - 1. H = HIGH Voltage level - L = LOW Voltage Level - Z = High-Impedence # DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: Operating Conditions: TA = -40°C to +85°C, Vcc = 5.0V ±5% | Symbol | Parameter | Tes | Test Conditions <sup>(1)</sup> | | Typ. <sup>(2)</sup> | Max. | Unit | |--------|-------------------------------------|--------------------------------------------------------------|------------------------------------------|----|---------------------|------|------| | ViH | Input HIGH Voltage | Guaranteed Logic HIGI | Guaranteed Logic HIGH for Control Inputs | | _ | _ | V | | VIL | Input LOW Voltage | Guaranteed Logic LOW | / for Control Inputs | _ | _ | 0.8 | V | | Іін | Input HIGH Current | Vcc = Max. | VI = VCC | _ | _ | ±1 | μA | | İIL | Input LOW Voltage | | VI = GND | _ | _ | ±1 | | | lozн | High Impedance Output Current | Vcc = Max. | Vo = Vcc | _ | _ | ±1 | μA | | lozL | (3-State Output pins) | | Vo = GND | _ | _ | ±1 | | | los | Short Circuit Current | Vcc = Max., Vo = GNE | Vcc = Max., Vo = GND <sup>(3)</sup> | | 300 | _ | mA | | Vik | Clamp Diode Voltage | Vcc = Min., IIN = -18mA | | _ | -0.7 | -1.2 | V | | Ron | Switch On Resistance <sup>(4)</sup> | Vcc = Min., Vin = 0.0V,<br>Ion = 30mA | | 17 | 28 | 40 | Ω | | | | VCC = Min., V <sub>IN</sub> = 2.4V<br>I <sub>ON</sub> = 15mA | 1 | 20 | 35 | 48 | Ω | | loff | Input/Output Power Off Leakage | $V_{CC} = 0V$ , $V_{IN}$ or $V_O \le 4.5V$ | | _ | _ | ±1 | μA | | Icc | Quiescent Power Supply Current | Vcc = Max., VI = GND | Vcc = Max., Vi = GND or Vcc | | 0.1 | 3 | μA | #### NOTES: - 1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. - 2. Typical values are at Vcc = 5.0V, +25°C ambient. - 3. Not more than one output should be tested at one time. Duration of the test should not exceed one second. - 4. Measured by voltage drop between ports at indicated current through the switch. FCT LINK # **POWER SUPPLY CHARACTERISTICS** | Symbol | Parameter | Test C | Test Conditions <sup>(1)</sup> | | Typ. <sup>(2)</sup> | Max. | Unit | |--------|---------------------------------------------------|------------------------------------------------------------|--------------------------------|---|---------------------|------|-----------------------| | Δlcc | Quiescent Power Supply Current<br>TTL Inputs HIGH | $VCC = Max.$ $VIN = 3.4V^{(3)}$ | | | 0.5 | 1.5 | mA | | ICCD | Dynamic Power Supply Current <sup>(4)</sup> | Vcc = Max. Outputs Open Enable Pin Toggling 50% Duty Cycle | VIN = VCC<br>VIN = GND | _ | 30 | 40 | μΑ/<br>MHz/<br>Switch | | Ic | Total Power Supply Current <sup>(6)</sup> | Vcc = Max. Outputs Open Enable Pin Toggling | Outputs Open VIN = GND | | 3 | 4 | mA | | | | (10 Switches Toggling)<br>fi = 10MHz<br>50% Duty Cycle | VIN = 3.4<br>VIN = GND | _ | 3.3 | 4.8 | | #### NOTES: - 1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. - 2. Typical values are at Vcc = 5.0V, +25°C ambient. - 3. Per TTL driven input (VIN = 3.4V). All other inputs at Vcc or GND. - 4. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations. - 5. Values for these conditions are examples of the lcc formula. These limits are guaranteed but not tested. - 6. IC = IQUIESCENT + INPUTS + IDYNAMIC $IC = ICC + \Delta ICC DHNT + ICCD (fiN)$ Icc = Quiescent Current $\Delta$ Icc = Power Supply Current for a TTL High Input (ViN = 3.4V) DH = Duty Cycle for TTL Inputs High NT = Number of TTL Inputs at DH ICCD = Dynamic Current Caused by an Input Transition Pair (HLH or LHL) fi = Input Frequency N = Number of Switches Toggling at fi All currents are in milliamps and all frequencies are in megahertz. ### SWITCHING CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: Operating Conditions: $TA = -40^{\circ}C$ to $+85^{\circ}C$ , $Vcc = 5.0V \pm 5\%$ | Symbol | Description | Condition <sup>(1)</sup> | Min. <sup>(2)</sup> | Тур. | Max. | Unit | |--------|-------------------------------------|--------------------------|---------------------|------|------|------| | tplh | Data Propagation Delay | CL = 50pF | _ | _ | 1.25 | ns | | tphl | Ai to Bi, Bi to Ai <sup>(3,4)</sup> | $RL = 500\Omega$ | | | | | | tpzh | Switch Turn on Delay | | 1.5 | _ | 7.5 | ns | | tPZL | BEx to Ai, Bi | | | | | | | tphz | Switch Turn off Delay | | 1.5 | _ | 5.5 | ns | | tPLZ | BEx to Ai, Bi <sup>(3)</sup> | | | | | | | Qci | Charge Injection <sup>(5,6)</sup> | | _ | 1.5 | _ | pC | #### NOTES: - 1. See test circuit and waveforms. - 2. Minimum limits guaranteed but not tested. - 3. This parameter is guaranteed by design but not tested. - 4. The bus switch contributes no propagation delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 50 pF load. Since this time is constant and much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the bus switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side. - 5. Measured at switch turn off, load = 50 pF in parallel with 10 M $\Omega$ scope probe, VIN = 0.0 volts. - 6. Characterized parameter. Not 100% tested. # **TEST CIRCUITS AND WAVEFORMS** # **TEST CIRCUITS FOR ALL OUTPUTS** ## **SWITCH POSITION** | Test | Switch | |-----------------|----------| | Open Drain | | | Disable Low | Closed | | Enable Low | | | All Other Tests | Open | | | FCT LINK | #### **DEFINITIONS:** CL = Load capacitance: includes jig and probe capacitance. RT = Termination resistance: should be equal to ZouT of the Pulse Generator. # SET-UP, HOLD, AND RELEASE TIMES ### **PULSE WIDTH** ### PROPAGATION DELAY ### **ENABLE AND DISABLE TIMES** #### NOTES: - 1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH - 2. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; tF $\leq$ 2.5ns; tR $\leq$ 2.5ns # **ORDERING INFORMATION** CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com\*