

## 3.3V CMOS OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS, 5 VOLT TOLERANT I/O AND BUS-HOLD

### IDT74LVCH574A

#### **FEATURES:**

- 0.5 MICRON CMOS Technology
- ESD > 2000V per MIL-STD-883, Method 3015;
  - > 200V using machine model (C = 200pF, R = 0)
- 1.27mm pitch SOIC, 0.65mm pitch SSOP, 0.635mm pitch QSOP, 0.65mm pitch TSSOP packages
- Extended commercial range of 40°C to +85°C
- Vcc = 3.3V ±0.3V, Normal Range
- Vcc = 2.3V to 3.6V, Extended Range
- CMOS power levels (0.4µW typ. static)
- Rail-to-Rail output swing for increased noise margin
- All inputs, outputs and I/O are 5 Volt tolerant
- Supports hot insertion

#### **Drive Features for LVCH574A:**

- High Output Drivers: ±24mA
- Reduced system switching noise

### **APPLICATIONS:**

- 5V and 3.3V mixed voltage systems
- Data communication and telecommunication systems

#### **DESCRIPTION:**

The LVCH574A octal edge-triggered D-type flip-flop is built using advanced dual-metal CMOS technology. The device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The LVCH574A is particularly suitable for implementing buffer registers, input-output (I/O) ports, bidirectional bus drivers, and working registers.

On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels at the data (D) inputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.  $\overline{OE}$  does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The LVCH574A has been designed with a  $\pm 24$ mA output driver. This driver is capable of driving a moderate to heavy load while maintaining speed performance.

Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device as a translator in a mixed 3.3 V/5 V system environment.

The LVCH574A has "bus-hold" which retains the inputs' last state whenever the input goes to a high impedance. This prevents floating inputs and eliminates the need for pull-up/down resistors.

#### **FUNCTIONAL BLOCK DIAGRAM**



**EXTENDED COMMERCIAL TEMPERATURE RANGE** 

**AUGUST 1999** 

## **PIN CONFIGURATION**



SOIC/ SSOP/ QSOP/ TSSOP **TOP VIEW** 

### PIN DESCRIPTION

| Pin Names | Description                      |
|-----------|----------------------------------|
| ŌĒ        | Output-enable Input (Active LOW) |
| CLK       | Clock Input                      |
| хD        | Data Inputs (1)                  |
| Qx        | 3-State Outputs                  |

1. These pins have "Bus-hold". All other pins are standard inputs, outputs, or I/Os.

## ABSOLUTE MAXIMUM RATINGS (1)

| Symbol                | Description                          | Max.          | Unit |
|-----------------------|--------------------------------------|---------------|------|
| V <sub>TERM</sub> (2) | Terminal Voltage with Respect to GND | - 0.5 to +6.5 | V    |
| VTERM(3)              | Terminal Voltage with Respect to GND | - 0.5 to +6.5 | V    |
| Tstg                  | Storage Temperature                  | - 65 to +150  | °C   |
| Іоит                  | DC Output Current                    | - 50 to +50   | mA   |
| lıĸ                   | Continuous Clamp Current,            | - 50          | mA   |
| Іок                   | $V_I < 0$ or $V_O < 0$               |               |      |
| Icc                   | Continuous Current through           | ±100          | mA   |
| Iss                   | each Vcc or GND                      |               |      |
|                       |                                      |               | 8LVC |

#### NOTES:

- 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Vcc terminals.
- 3. All terminals except Vcc.

## **CAPACITANCE** (TA = $+25^{\circ}$ C, f = 1.0MHz)

| CIN Ir | nput Capacitance       | \/ O\/    |     |   |                 |
|--------|------------------------|-----------|-----|---|-----------------|
|        |                        | VIN = 0V  | 4.5 | 6 | pF              |
|        | Output<br>Capacitance  | Vout = 0V | 5.5 | 8 | pF              |
|        | /O Port<br>Capacitance | VIN = 0V  | 6.5 | 8 | pF<br>8LVC Link |

NOTE:

1. As applicable to the device type.

# FUNCTION TABLE (each flip-flop) (1)

|    | Inputs |    | Outputs |
|----|--------|----|---------|
| ŌĒ | CLK    | хD | Ох      |
| L  | 1      | Н  | Н       |
| L  | 1      | L  | L       |
| L  | H or L | Х  | $Q_0$   |
| Н  | Х      | Х  | Z       |

- 1. H = HIGH Voltage Level
  - L = LOW Voltage Level
  - X = Don't Care
  - Z = High-Impedance
  - ↑ = LOW-to-HIGH Transition
  - Q<sub>n</sub> = Level of Q before the indicated steady-state input conditions were established.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Operating Condition: TA = - 40°C To +85°C

| Symbol       | Parameter                                   | Т                                             | est Conditions                               | Min. | Тур.(1) | Max.  | Unit            |
|--------------|---------------------------------------------|-----------------------------------------------|----------------------------------------------|------|---------|-------|-----------------|
| ViH          | Input HIGH Voltage Level                    | Vcc = 2.3V to 2.7V                            |                                              | 1.7  | _       | _     | ٧               |
|              |                                             | Vcc = 2.7V to 3.6V                            |                                              | 2    | _       | _     |                 |
| VIL          | Input LOW Voltage Level                     | Vcc = 2.3V to 2.7V                            |                                              | _    | _       | 0.7   | V               |
|              |                                             | Vcc = 2.7V to 3.6V                            |                                              | _    | _       | 0.8   | 1               |
| lih<br>lil   | Input Leakage Current                       | VCC = 3.6V                                    | VI = 0 to 5.5V                               | _    | _       | ±5    | μA              |
| lozн         | High Impedance Output Current               | Vcc = 3.6V                                    | Vo = 0 to 5.5V                               | _    | _       | ±10   | μA              |
| lozL         | (3-State Output pins)                       |                                               |                                              |      |         |       |                 |
| loff         | Input/Output Power Off Leakage              | Vcc = 0V, Vin or Vo                           | $V_{CC} = 0V$ , $V_{IN}$ or $V_{O} \le 5.5V$ |      | _       | ±50   | μA              |
| Vik          | Clamp Diode Voltage                         | VCC = 2.3V, IIN = - 18                        | BmA                                          | _    | - 0.7   | - 1.2 | V               |
| VH           | Input Hysteresis                            | Vcc = 3.3V                                    |                                              | _    | 100     | _     | mV              |
| Iccl<br>Icch | Quiescent Power Supply Current              | Vcc = 3.6V                                    | Vin = GND or Vcc                             | _    | _       | 10    | μA              |
| Iccz         |                                             |                                               | $3.6 \le VIN \le 5.5V^{(2)}$                 | _    | _       | 10    | 1               |
| ΔΙCC         | Quiescent Power Supply<br>Current Variation | One input at Vcc - 0.0 other inputs at Vcc or |                                              | _    | _       | 500   | μA<br>8LVC Link |

#### NOTES

1. Typical values are at Vcc = 3.3V, +25°C ambient.

2. This applies in the disabled state only.

## **BUS-HOLD CHARACTERISTICS**

| Symbol | Parameter <sup>(1)</sup>         | Test Conditions |                | Min. | Typ. <sup>(2)</sup> | Max.  | Unit      |
|--------|----------------------------------|-----------------|----------------|------|---------------------|-------|-----------|
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 3.0V      | VI = 2.0V      | - 75 | _                   | -     | μΑ        |
| IBHL   |                                  |                 | VI = 0.8V      | 75   | _                   | _     |           |
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 2.3V      | Vi = 1.7V      | _    | _                   | _     | μA        |
| IBHL   |                                  |                 | VI = 0.7V      | _    | _                   | _     |           |
| Івнно  | Bus-Hold Input Overdrive Current | Vcc = 3.6V      | VI = 0 to 3.6V | _    | _                   | ± 500 | μA        |
| Івньо  |                                  |                 |                |      |                     |       |           |
|        |                                  |                 | •              |      |                     |       | 8LVC Link |

#### **NOTES**

1. Pins with Bus-hold are identified in the pin description.

2. Typical values are at Vcc = 3.3V, +25°C ambient.

## **OUTPUT DRIVE CHARACTERISTICS**

| Symbol | Parameter           | Test Co            | nditions <sup>(1)</sup> | Min.      | Max. | Unit       |
|--------|---------------------|--------------------|-------------------------|-----------|------|------------|
| Vон    | Output HIGH Voltage | Vcc = 2.3V to 3.6V | IOH = - 0.1mA           | Vcc - 0.2 | _    | V          |
|        |                     | Vcc = 2.3V         | IOH = -6mA              | 2         | _    |            |
|        |                     | Vcc = 2.3V         | IOH = - 12mA            | 1.7       | _    |            |
|        |                     | Vcc = 2.7V         |                         | 2.2       | _    |            |
|        |                     | Vcc = 3.0V         |                         | 2.4       | _    |            |
|        |                     | Vcc = 3.0V         | IOH = - 24mA            | 2.2       | _    |            |
| Vol    | Output LOW Voltage  | Vcc = 2.3V to 3.6V | I <sub>OL</sub> = 0.1mA | _         | 0.2  | V          |
|        |                     | Vcc = 2.3V         | IoL = 6mA               | _         | 0.4  |            |
|        |                     |                    | IoL = 12mA              | _         | 0.7  |            |
|        |                     | Vcc = 2.7V         | IoL = 12mA              | _         | 0.4  |            |
|        |                     | VCC = 3.0V         | IoL = 24mA              | _         | 0.55 | 91.VC Link |

#### NOTE:

# OPERATING CHARACTERISTICS, $T_A = 25$ °C

|        |                                                              |                     | Vcc = 2.5V±0.2V | Vcc = 3.3V±0.3V | Unit |
|--------|--------------------------------------------------------------|---------------------|-----------------|-----------------|------|
| Symbol | Parameter                                                    | Test Conditions     | Typical         | Typical         |      |
| CPD    | Power Dissipation Capacitance per Flip-Flop Outputs enabled  | CL = 0pF, f = 10Mhz | _               | 43              | pF   |
| CPD    | Power Dissipation Capacitance per Flip-Flop Outputs disabled |                     | _               | 15              | pF   |

# **SWITCHING CHARACTERISTICS (1)**

|              |                                 | Vcc = 2 | .5V±0.2V | Vcc = | = 2.7V | Vcc = 3. | 3V±0.3V |      |
|--------------|---------------------------------|---------|----------|-------|--------|----------|---------|------|
| Symbol       | Parameter                       | Min.    | Max.     | Min.  | Max.   | Min.     | Max.    | Unit |
| tplh<br>tphl | Propagation Delay<br>CLK to xQ  | _       | _        | _     | 8      | 2.2      | 7       | ns   |
| tplh<br>tphl | Output Enable Time  OE to xQ    | _       | _        | _     | 8.5    | 1.5      | 7.5     | ns   |
| tplh<br>tphl | Output Disable Time  OE to xQ   | _       | _        | _     | 7      | 1.7      | 6.4     | ns   |
| tw           | Pulse Duration, CLK HIGH or LOW | _       | _        | 3.3   | _      | 3.3      | _       | ns   |
| tsu          | Setup Time Data before CLK↑     | _       | _        | 2     | _      | 2        | _       | ns   |
| tH           | Hold Time, data after CLK↑      | _       | _        | 1.5   | _      | 1.5      | _       | ns   |
| tsk(0)       | Output Skew <sup>(2)</sup>      | _       | _        | _     | _      | _        | 500     | ps   |

#### NOTES:

- 1. See test circuits and waveforms.  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ .
- 2. Skew between any two outputs of the same package and switching in the same direction.

<sup>1.</sup> VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = − 40°C to +85°C.

## **TEST CIRCUITS AND WAVEFORMS**

### **TEST CONDITIONS**

| Symbol | $V_{CC}^{(1)} = 3.3V \pm 0.3V$ | $V_{CC}^{(1)} = 2.7V$ | $V_{CC}^{(2)} = 2.5V \pm 0.2V$ | Unit |
|--------|--------------------------------|-----------------------|--------------------------------|------|
| VLOAD  | 6                              | 6                     | 2 x Vcc                        | ٧    |
| VIH    | 2.7                            | 2.7                   | Vcc                            | ٧    |
| VT     | 1.5                            | 1.5                   | Vcc/2                          | ٧    |
| VLZ    | 300                            | 300                   | 150                            | mV   |
| VHZ    | 300                            | 300                   | 150                            | mV   |
| CL     | 50                             | 50                    | 30                             | pF   |

## **TEST CIRCUITS FOR ALL OUTPUTS**



#### **DEFINITIONS:**

CL= Load capacitance: includes jig and probe capacitance.

 $\mathsf{RT} = \mathsf{Termination}$  resistance: should be equal to  $\mathsf{ZouT}$  of the Pulse Generator.

#### NOTES:

- 1. Pulse Generator for All Pulses: Rate ≤ 10MHz: tF ≤ 2.5ns: tR ≤ 2.5ns.
- 2. Pulse Generator for All Pulses: Rate  $\leq$  10MHz; tF  $\leq$  2ns; tR  $\leq$  2ns.

#### **SWITCH POSITION**

| Test            | Switch |
|-----------------|--------|
| Open Drain      | Vload  |
| Disable Low     |        |
| Enable Low      |        |
| Disable High    | GND    |
| Enable High     |        |
| All Other tests | Open   |

OUTPUT SKEW - tsk (x)



tsk(x) = |tPLH2 - tPLH1| or |tPHL2 - tPHL1|

#### NOTES:

LVO LIIIK

- 1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs.
- 2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank.

## PROPAGATION DELAY



#### **ENABLE AND DISABLE TIMES**



#### NOTE:

 Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.

## **SET-UP, HOLD, AND RELEASE TIMES**



#### **PULSE WIDTH**



#### ORDERING INFORMATION





CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com\*