# 64-BIT FLOW-THRU ERROR DETECTION AND CORRECTION UNIT # IDT49C465 IDT49C465A #### **FEATURES:** - 32-bit wide Flow-thruEDC™ unit, cascadable to 64 bits - Single-chip 64-bit Generate Mode - Separate system and memory buses - On-chip pipeline latch with external control - Supports bidirectional and common I/O memories - Corrects all single-bit errors - Detects all double-bit errors and some multiple bit errors - Error Detection Time 12ns - Error Correction Time 14ns - On chip diagnostic registers - Parity generation and checking on system data bus - Low power CMOS 100mA typical at 20MHz - 144-pin PGA and PQFP packages #### **DESCRIPTION:** The IDT49C465/A is a 32-bit, two-data bus, Flow-thruEDC unit. The chip provides single-error correction and two and three bit error detection of both hard and soft memory errors. It can be expanded to 64-bit widths by cascading two units, without the need for additional external logic. The Flow-thruEDC has been optimized for speed and simplicity of control. The EDC unit has been designed for use in either of two configurations in an error correcting memory system. The bidirectional configuration is most appropriate for systems using bidirectional memory buses. A second system configuration utilizes external octal buffers, and is well-suited for systems using memory with separate I/O buses. The IDT49C465/A supports partial word writes, pipelining, and error diagnostics. It also provides parity protection for data on the system side. # SIMPLIFIED FUNCTIONAL BLOCK DIAGRAM **COMMERCIAL TEMPERATURE RANGE** **NOVEMBER 2000** ## PIN CONFIGURATION PQFP TOP VIEW # **PIN CONFIGURATION** | 15 | Vcc | SD2 | PCBI6 | PCBI5 | PCBI3 | CODE<br>ID 1 | CODE<br>ID 2 | MODE<br>1 | MERR | ERR | SYO5 | SYO3 | SYO1 | MD1 | Vcc | |----|------|------|-------|----------|-------|--------------|--------------|-----------|-----------|-------------|------------------|------|------|------|------| | 14 | SD6 | SD4 | SD1 | PCBI7 | PCBI4 | PCBI1 | PCBI0 | MODE<br>0 | SYO6 | SYO4 | SYO2 | MDo | MD2 | Vcc | MD5 | | 13 | SD9 | SD5 | BE0 | SD3 | SD0 | PCBI2 | GND | GND | SYO7 | GND | SYO <sub>0</sub> | Vcc | MD3 | MD6 | MD9 | | 12 | SD11 | SD7 | Vcc | | | | | | | | | | MD4 | MD8 | GND | | 11 | SD12 | SD10 | SD8 | | | | | | | | | | MD7 | MD10 | MD11 | | 10 | SD15 | BE1 | GND | | | MD12 | MD13 | MD15 | | | | | | | | | 9 | SLE | SD13 | SD14 | | | MOE | MD14 | MLE | | | | | | | | | 8 | SOE | PLE | GND | | | GND | MD17 | MD16 | | | | | | | | | 7 | SD17 | SD19 | SD16 | | | | | | | | | | MD20 | MD21 | MD18 | | 6 | SD18 | BE2 | SD20 | | | | | | | | | | GND | MD23 | MD19 | | 5 | SD21 | SD22 | SD25 | | | | | | | | | | MD27 | MD25 | MD22 | | 4 | GND | SD24 | BE3 | NC*<br>● | | | | | | | | | Vcc | MD28 | MD24 | | 3 | SD23 | SD26 | SD28 | Vcc | CB00 | CBOE | CB07 | GND | GND | SCLK<br>EN | GND | CB16 | CB17 | MD30 | MD26 | | 2 | SD27 | Vcc | SD29 | SD31 | CB02 | CB04 | CB06 | P3 | MODE<br>2 | SYN-<br>CLK | CB10 | CB13 | CB14 | MD31 | MD29 | | 1 | Vcc | SD30 | CB01 | CB03 | CB05 | PSEL | PERR | P2 | P1 | P0 | CLEAR | CB11 | CB12 | CB15 | Vcc | | | Α | В | С | D | E | F | G | Н | J | K | L | М | N | Р | R | <sup>\* =</sup> Tied to Vcc internally # **DETAILED FUNCTIONAL BLOCK DIAGRAM** # **SYSTEM CONFIGURATIONS** The IDT49C465 EDC unit can be used in various configurations in an EDC system. The basic configurations are shown below. Figure 1 illustrates a bidirectional configuration, which is most appropriate for systems using bidirectional memory buses. It is the simplest configuration to understand and use. During a correction cycle, the corrected data word can be simultaneously output on both the system bus and memory bus. During partial-word-write operations, the new bytes are internally combined with the corrected old bytes for checkbit Figure 1. Common I/O Configuration generation and writing to memory. Figure 2 illustrates a separate I/O configuration. This is appropriate for systems using separate I/O memory buses. This configuration allows separate input and output memory buses to be used. Corrected data is output on the SD outputs for the system and for re-write to Figure 2. Separate I/O Configuration memory. Partial word-write bytes are combined externally for writing and checkbit generation. Figure 3 illustrates a third configuration which uses external buffers and is also well-suited for systems using memory with separate I/O Figure 3. Bypassed Separate I/O Configuration buses. Since data from memory does not need to pass through the part on every cycle, the EDC system may operate in "bus-watch" mode. As in the separate I/O configuration, corrected data is output on the SD outputs. Figure 4 illustrates the single-chip generate-only mode for the very fast 64-bit checkbit generation in systems that use separate checkbit-generate and detect-correct units. If this is not desired, 64-checkbit generation and correction can be done with just two EDC units. 64-bit correction is also straightforward, fast, and requires no extra hardware for the expansion. Figure 4. Separate generate/Correction Units with 64-Bit Checkbit Generation ### **FUNCTIONAL DESCRIPTION** The error detection/correction codes consist of a modified Hamming code: it is identical to that used in the IDT49C460. #### **32-BIT MODE** (CODE ID 1.0 = 00) Figure 5. 32-Bit Mode ### 64-BIT MODE (CODE ID 1,0 = 10 & 11) The expansion bus topology is shown in Figure 6. This topology allows the syndrome bits used by the correction logic to be generated simultaneously in both parts used in the expansion. During a 64-bit detection or correction operation, "Partial-Checkbit" data and "Partial-Syndrome" data is simultaneously exchanged between the two EDC units in opposite directions on dedicated expansion buses. This results in very short 64-bit detection and correction times. Figure 6. 64-Bit Mode — 2 Cascaded IDT49C465 Devices #### 64-BIT GENERATE-ONLY MODE (CODE ID 1,0 = 01) If the identity pins CODE ID 1,0 = 01, a single EDC is placed in the 64-bit "Generate-only" mode. In this mode, the lower 32 bits of the 64-bit data word enter the device on the MD0-31 inputs and the upper 32-bits of the 64-bit data word enter the device on the SD0-31 inputs. This provides the device with the full 64-bit word from memory. The resultant generated checkbits are output on the CBO0-7 outputs. The generate time is less than that resulting from using a two-chip cascade. Figure 7. 64-Bit "Generate Only" Mode (Single Chip) # **PIN DESCRIPTIONS** | Symbol | I/O | Name and Function | |----------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/O Buses and | d Contro | ols | | SD0-7<br>SD8-15<br>SD16-23 | I/O | System Data Bus: Data from the $\overline{MD0-31}$ appears at these pins corrected if MODE 2-0 = x11, or uncorrected in the other modes. The BEn inputs must be HIGH and the $\overline{SOE}$ pin must be LOW to enable the SD output buffers during a read cycle. (Also, see diagnostic section.) | | SD24-31 | | <b>Separate I/O Memory Systems:</b> In a write or partial-write cycle, the byte not-to-be-modified is output on SDn to n+7 for rewriting to memory, if BEn is HIGH and $\overline{SOE}$ is LOW. The new bytes to be written to memory are input on the SDn pins, for writing checkbits to memory, if BEn is LOW. | | | | Separate I/O Memory Systems: In a write or partial-write cycle, the byte not-to-be-modified is re-directed to the MS I/O pins, if BEn is HIGH, for checkbit generation and rewriting to memory by the MS I/O pins. SOE must be HIGH to avoid enabling the outputs drivers to the system bus in this more. The new bytes to be written are input on the SDn pins for checkbit generation and writing to memory. BEn must be LOW to direct input data from the System Data bus to the MD I/O pins for checkbit generation and writing to the checkbit memory. | | SLE | I | <b>System Latch Enable:</b> SLE is an input used to latch data at the SD inputs. the latch is transparent when SLE is HIGH: the data is latched when SLE is LOW. | | PLE | I | <b>Pipeline Latch Enable:</b> $\overline{\text{PLE}}$ is an input which controls a pipeline latch, which controls data to be output on the SD bus and the MD bus during byte merges. Use of this latch is optional. The latch is transparent when $\overline{\text{PLE}}$ is LOW: the data is latched when $\overline{\text{PLE}}$ is HIGH. | | SOE | I | <b>System Output Enable:</b> When LOW, enables System output drivers and Parity outputs drivers if corresponding Byte Enable inputs are HIGH. | | BE0-3 | I | <b>Byte Enables:</b> In systems using separate I/O memory buses, BEn is used to enable the SD and Parity outputs for byte n. The BEn pins also control the "Byte mux". When BEn is HIGH, the corrected or uncorrected data from the Memory Data latch is directed to the MD I/O pins and used for the checkbit generation for byte n. This is used in partial-word-write operations or during correction cycles. When BEn is LOW, the data from the System Data latch is directed to the MD I/O pins and used for the checkbit generation for byte n. | | | | BEo controls SD0-7 BEo controls SD16-23 | | | | BE1 controls SD8-15 BE1 controls SD24-31 | | MD <sub>0</sub> -31 | I/O | <b>Memory Data Bus:</b> These I/O pins accept a 32-bit data word from main memory for error detection and/or correction. They also output corrected old data or new data to be written to main memory when the EDC unit is used in a bidirectional configuration. | | MLE | I | <b>Memory Latch Enable:</b> MLE is used to latch data from the MD inputs and checkbits from the CBI inputs. The latch is transparent when the MLE is HIGH: data is latched when MLE is LOW. When identified as the upper slice in a 64-bit cascade, the checkbit latch is bypassed. | | MOE | I | Memory Output Enable: MOE enables Memory Data Bus output drivers when LOW. | | P <sub>0-3</sub> | I/O | Parity I/O: The parity I/O pins for Bytes 0 to 3. These pins output the parity of their respective bytes when that byte is being output on the SD bus. These pins also serve as parity inputs and are used in generating the parity ERRor (PERR) signal under certain conditions (see Byte Enable definition). The parity is odd or even depending on the state of the Parity SELect pin (PSEL). | | PSEL | I | Parity SELect: If the Parity SELect pin is LOW, the parity is even. If the Parity SELect pin is HIGH, the parity is odd. | | Inputs | | | | CBI0-7 | I | CheckBits-In (00) CheckBits-In-1 (10) Partial-Syndrome-In (11) | | | | In a single EDC system or in the lower slice of a cascaded EDC system, these inputs accept the checkbits from the checkbit memory. In the upper slice in a cascaded EDC system, these inputs accept the "Partial-Syndrome" from the lower slice (Detect/Correct path). | | PCBI <sub>0-7</sub> | I | Partial-CheckBits-In (10) Partial-CheckBits-In (11) | | | | In a single EDC system, these inputs are unused but should not be allowed to float. In a cascaded EDC system, the "Partial-checkbits" used by the lower slice are accepted by these inputs (Correction path only). In the upper slice of a cascaded EDC system, "Partial Checkbits" generated by the lower slice are accepted by these inputs (Generate path). | | CODE ID 1,0 | I | <b>CODE IDentity:</b> Inputs with identify the slice position/ functional mode of the IDT49C465. | | | | (00) Single 32-bit EDC unit (10) Lower slice of a 64-bit cascade | | | | (01) 64-bit "Checkbit-generate-only" unit (11) Upper slice of a 64-bit cascade | # **PIN DESCRIPTIONS (continued)** | Symbol | I/O | | Name and Function | |---------------------|---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Inputs (conti | nued) | | | | MODE <sub>2-0</sub> | I | | MODE Select: Selects one of the five operating modes. | | | | (x11) | "Normal" Mode: Normal EDC operation (Flow-thru correction and generation). | | | | (x10) | "Generate-Detect" Mode: In this mode, error correction is disabled. Error generation and detection are normal. | | | | (000) | "Error-Data-Output" Mode: Allows the uncorrected data from an error event by the Error-Data register to be read by the system for diagnostic purposes. The Error-Data Register is cleared by toggling CLEAR LOW. The Syndrome Register and Error Data Register record the syndrome and uncorrected data from the first error that occurs after they are reset by the CLEAR pin. The Syndrome Register and Error-Data Register are updated when there is a positive edge on SYNCLK, an error condition is indicated (ERR = LOW), and the Error Counter indicates zero. | | | | | All-Zero-Data Source: In Error-Data-Output Mode, clearing the Error-Data Register provides a source of all-zero-data for hardware initialization of memory, if this is desired. | | | | (x01) | <b>Diagnostic-output Mode:</b> In this mode, the contents of the Syndrome Register, Error Counter and Error-Type Register are output on the SD bus. This allows the syndrome bytes for an indicated error to be read by the system for error-logging purposes. The Syndrome Register and the Error-Data Register are updated when there is a positive edge an SYNCLK, and error condition is indicated, and the Error Counter indicates zero errors. Thus, the Syndrome Register saves the syndrome that was present when the first error occurred after the Error Counter was cleared. The Syndrome Register and the Error Counter are cleared by toggling CLEAR LOW. The Error Counter lets the system tell if more than one error has occurred since the last time the Syndrome Register or Error Data Register was read. | | | | (100) | Checkbit-Injection Mode: In "Checkbit-Injection" Mode, diagnostic checkbits may be input on the System Data Bus bits 0-7 (see Diagnostic Features - Detailed Description). | | CLEAR | 1 | | <b>CLEAR:</b> When the CLEAR pin is taken LOW, the Error-Data Register, the Syndrome Register, the Error Counter, and the Error-Type Register are cleared. | | SYNCLK | I | | SYNdrome CLock: If ERR is LOW, and the Error Counter indicates zero errors, syndrome bits are clocked into the Syndrome Register and data from the outputs of the Memory Data input latch are clocked into the Error-Data Register on the LOW-to-HIGH edge of SYNCLK. If ERR is LOW, the Error Counter will increment on the LOW-to-HIGH edge of SYNCLK, unless the Error Counter indicated fifteen errors. | | SCLKEN | I | | SynCLK ENable: The SCLKEN enables the SYNCLK signal. SYNCLK is ignored if SCLKEN is HIGH. | | Outputs and | Enables | | | | CBO <sub>0-7</sub> | 0 | | CheckBits-Out (00, 01) Partial CheckBits-Out (10): CheckBits-Out (11): | | | | | In a single EDC system, the checkbits are output to the checkbit memory on the outputs. In the lower slice in a cascaded EDC system, the "Partial-checkbits" used by the upper slice are generated by the lower slice CBO <sub>0-7</sub> bits (Generate path only). In the upper slice of a cascade, the "Final-Checkbits" appear at these outputs (Generate path only). | | CBOE | 1 | | CheckBits Out Enable: Enables CheckBit Output driver when LOW. | | SYO0-7 | 0 | | SYndrome-Out (00) Partial SYndrome-Out(10): Partial CheckBits-Out (11): | | | | | In a 32-bit EDC system, the syndrome bits are output on these pins. In the lower slice in a 64-bit cascaded system, the "Partial-Syndrome" bits appear at these outputs (Detect/Correct path). In the upper slice in a cascaded EDC system, the "Partial-Checkbits" appear at these outputs (Correct path only). In a 64-bit cascaded system, the "Final-Syndrome" may be accessed in the "Diagnostic-Output" Mode from either the lower or the upper slice since the final syndrome is contained in both. | | ERR | 0 | | ERROR: When in "Normal" and "Detect only" modes, a LOW on this pin indicates that one or more errors have been detected. ERR is not gated or latched internally. | | MERR | 0 | | Multiple ERRor: When in "Normal" and "Detect only" modes, a LOW on this pin indicates that one or more errors have been detected. MERR is not gated or latched internally. | | PERR | 0 | | Parity ERRor: A LOW on this pin indicates a parity error which has resulted from the active bytes defined by the 4 Byte Enable pins. Parity ERRor (PERR) is not gated or latched internally (see Byte Enable definition). | | Power Suppl | ly Pins | | | | VCC 1-10 | Р | | +5 Volts | | GND 1-12 | Р | | Ground | **DIAGNOSTIC DATA FORMAT (SYSTEM BUS)** | | Latched Data | | | | | | | | | Data Out (Unlatched) | | | | | | | | | | | | | | | | | | | | | |-------|--------------|------|----------------|----------------|----------------|----------------|----|---------------|---|----------------------|------|---|---|-------------------|----|---------------|---|---|---|------|--------|---|---|---|---|---|---|---|---|---| | Error | F | Re- | E | irror ( | Count | ter | | Syndrome Bits | | | | | | Partial Checkbits | | | | | | Chec | ckbits | | | | | | | | | | | Type | se | rved | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Ву | te 3 | | | | | | | Byt | te 2 | | | | | Byte 1 Byte 0 | | | | | | | | | | | | | | | | S M | - | - | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 31 30 | | | 27 | | | 24 | 23 | | | | | | | 16 | 15 | | | | | | | 8 | 7 | | | | | | | 0 | ### **DIAGNOSTIC FEATURES — DETAILED DESCRIPTION** | DIAGNUS | IIC FEATURES — DETAILED DESCRIPTION | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode 2-0 | | | x11 | "NORMAL" Mode | | | In this mode, operation is "Normal" or non-diagnostic. | | x10 | "GENERATE-DETECT" Mode | | | When the EDC unit is in the "Generate-Detect" Mode, data is not corrected or altered by the error correction network. (Also referred to as the "Detect-only" mode.) | | 000 | "ERROR-DATA-OUTPUT" Mode | | | In this mode, the 32-bit data from the Error-Data Register is output on the SD bus. | | | Error Data Register: The uncorrected data from the Memory Data bus input latch is stored in the Error-Data Register if the error counter contents indicates "0" and there is a positive transition on the SYNCLK input when the $\overline{ERR}$ signal is LOW. Thus, the Error-Data Register contains memory data corresponding to the first error to occur since the register was cleared. This register is cleared by pulling the CLEAR input LOW. The register is read by the System Data bus by entering the "Error-Data-Output" Mode and enabling the System Data bus output drivers. | | | All-Zero-Data: The Error-Data Register can be used as an "all-zero-data" source for memory initialization in systems where the initialization process is to be done entirely by hardware. | | х01 | "DIAGNOSTIC-OUTPUT" Mode | | | In this mode, data from the diagnostic registers, the PCBI bus, and the CBI bus is output on the SD bus. | | | <b>Direct Checkbit Readback</b> : Internal data paths allow both the "Partial-Checkbit-Input" bus and the data in the "Checkbit-Input" latch to be read directly by the system bus for diagnostic purposes. Both the Checkbit Input Bus and the Partial Checkbit Input Bus are read via the System bus by entering the " <b>Diagnostic-Output" Mode</b> and enabling the System Data bus output drivers. The checkbits are output on the System Data bus bits 0-7; the Partial Checkbits are output on bits 8-15. | | | Syndrome Register: After an error has been detected, the syndrome bits generated are clocked into the internal Syndrome Register if the error counter contents indicates "0" and there is a positive transition on the SYNCLK input when the ERR signal is LOW. This register is cleared by pulling the CLEAR input LOW. The register is read by the System Data bus by entering the "Diagnostic-Output" Mode and enabling the System Data bus output drivers. This data is output on SD bits 16-23. | | | Error Counter: The 4-bit on-board error counter is incremented if the error counter contents do not indicate FF HEX, which corresponds to a count of 15, and there is a positive transition on the SYNCLK input where the ERR signal is LOW. This counter is cleared by pulling the CLEAR input LOW. The counter is read by the System Data bus by entering the "Diagnostic-Output" Mode and enabling the System Data bus output drivers. The data is output on SD bits 24-27. | | | <b>Test Register</b> : These two bits are reserved for factory diagnostics only and must not be used by system software. This data is output on System Data bus bits 28-29. | | | <b>Error-Type Register</b> : The Error-Type Register, clocked by the SYNCLK input, saves two bits which indicate whether a recorded error was a single or a multiple-bit error. This register holds only the first error type to occurs after the last Clear operation. This data is output on System Data bus bits 30-31. | | 100 | <b>Direct Read-Path Checkbit Injection</b> : In the "Checkbit-Injection" Mode, bits 0-7 of the System Data input latch are presented to the inputs of the Checkbit Input Latch. If MLE is strobed, the checkbit latch will be loaded with this value in place of the checkbits from memory. By inserting various checkbit values, operation of the correction function of the EDC can be verified "on-board". Except for the "Checkbit-Injection" function, operation in this mode is identical to "Normal" Mode operation. | # OPERATING MODE CHARTS SLICE IDENTIFICATION | CODE ID 1 | CODE 1D 0 | Slice Definition | |-----------|-----------|-----------------------------------| | 0 | 0 | 32-bit Flow-Thru EDC | | 0 | 1 | 64-bit GENERATE Only EDC | | 1 | 0 | 64-bit EDC- Lower 32 bits (0-31) | | 1 | 1 | 64-bit EDC- Upper 32 bits (32-63) | | SLIC | E POSITION C | ONT | ΓROL | | | | Checkbi | | | | | |------|-----------------------------------------|-----|-------------|-----|---------------|----------|----------|-----------|-----------|-------|--------| | CODE | Slice Position/<br>Functional Operation | | | | | PCBI | СВІ | СВО | SYO | Р | | | ID | | SOE | SD Bus | MOE | MD Bus | Bus | Bus | Bus | Bus | Bus | PERR | | 1 0 | Width = | | 32 | | 32 | 8 | 8 | 8 | 8 | 4 | 1 | | 0 0 | Single 32-bit EDC unit | | | | | | | | | | | | | Generate <sup>(1)</sup> | 1 | Sys. 0-31 | 0 | Sys. Byte Mux | _ | _ | CBs out | _ | P in | active | | | Detect/Correct <sup>(2)</sup> | 0 | Pipe. latch | 1 | MD 0-31 | _ | CBs in | _ | Syn. out | P out | _ | | 0 1 | "64-bit Generate Only" | 1 | Sys. 32-63 | 1 | Sys. 0-31 | _ | _ | CBs out | _ | _ | - | | 1 0 | Lower word, 64-bit bus | | | | | | | | | | | | | Generate <sup>(1)</sup> | 1 | Sys. 0-31 | 0 | MD 0-31 | _ | _ | PCBs out | _ | P in | active | | | Detect/Correct <sup>(2)</sup> | 0 | Pipe. latch | 1 | MD 0-31 | U-SYOout | CBs in | _ | Par.Synd | P out | _ | | 1 1 | Upper word, 64-bit bus | | | | | | | | | | | | | Generate <sup>(1)</sup> | 1 | Sys. 32-63 | 0 | MD 32-63 | _ | _ | F.CBs out | _ | P in | active | | | Detect/Correct <sup>(2)</sup> | 0 | Pipe. latch | 1 | MD 32-63 | L-CBOout | L-SYOout | _ | Par.Cbits | P out | _ | - 1. Checkbits generated from the data in the SD Latch. - 2. Corrected data residing in the Pipe Latch. | F | U | N | CTIONAL MOD | DE C | ONTROL | ı | | | Checkl | oit Buses | | | _ | |---|-----|----|----------------------|------|---------------|-----|-------------|---------|--------|-----------|-----|-------|--------| | | | | Functional Mode | | | | | | | | | | | | | | | of SD Bus | | 7 | 1 | i | PCBI | CBI | CBO | SYO | P | | | N | /OE | ÞΕ | | SOE | SD Bus | MOE | MD Bus | Bus | Bus | Bus | Bus | Bus | PERR | | 2 | 1 | 0 | Width = | | 32 | | 32 | 8 | 8 | 8 | 8 | 4 | 1 | | Х | 1 | 1 | "Normal" | | | | | | | | | | | | | | | Generate | 1 | CPU Data | 0 | Pipe. Latch | _ | _ | CB out | _ | P in | active | | | | | Correct | 0 | Pipe. latch | 1 | RAM Data | _ | CB in | _ | _ | P out | _ | | Х | 0 | 1 | "Generate-Detect" | | | | | | | | | | | | | | | Generate | 1 | CPU Data | 0 | Pipe. Latch | _ | _ | CB out | _ | P in | active | | | | | Correct | 0 | Pipe. latch | 1 | RAM Data | _ | CB in | _ | _ | P out | _ | | 0 | 0 | 0 | "Error-Data-Output" | 0 | Err. D. latch | _ | _ | _ | _ | _ | _ | _ | _ | | Х | 0 | 1 | "Diagnostic-Output" | 0 | CBin latch | _ | _ | PCBI in | CB in | _ | _ | _ | _ | | | | | | | PCBlin bus | | | | | | | | | | | | | | | Syn. register | | | | | | | | | | | | | | | Err counter | | | | | | | | | | | | | | | Er. type reg. | | | | | | | | | | 1 | 0 | 0 | "Checkbit-Injection" | | | | | | | | | | | | | | | Generate | 1 | Sys. 32-63 | 0 | Pipe. Latch | _ | _ | CB out | _ | P in | active | | | | | Inject Checkbits | 1 | Pipe. latch | 0 | Pipe. Latch | _ | _ | _ | _ | _ | _ | | | | | Correct | 0 | | 1 | RAM Data | _ | CB in | _ | _ | P out | _ | # PRIMARY DATA PATH vs. MEMORY CONFIGURATION #### **SEPARATE I/O MEMORIES** #### **COMMON I/O MEMORIES** # PARTIAL-WORD-WRITE OPERATIONS #### FOR COMMON I/O MEMORIES In order to perform a partial-word-write operation, the complete word in question must be read from memory. This must be done in order to correct any error which may have occurred in the old word. Once the complete, corrected word is available, with all bytes verified, the new word may be assembled in the byte mux and the new checkbits generated. The example shown above illustrates the case of combining three bytes from an old word with a new lower order byte to form a new word. The new word, along with the new checkbits, may now be written to memory. In the separate I/O memory configuration, the situation is similar except that the new word is output on the SD Bus instead of the MD Bus (refer to previous page.) ### 32-BIT DATA WORD CONFIGURATION A single IDT49C465 EDC unit, connected as shown below, provides all the logic needed for single-bit error correction, and double-bit error detection, of a 32-bit data field. The identification code (00) indicates seven checkbits are required. the CBI7 pin should be tied high. The 39-bit data format for bytes of data and seven checkbits is indicated below. Syndrome bits are generated by an exclusive-OR of the generated checkbits with the checkbits read from memory. For example, Sn is the XOR of checkbits from those read with those generated. During Data Correction, the syndrome bits are used to complement (correct) single-bit errors in the data bits. #### **32-BIT DATA FORMAT** #### 32-BIT HARDWARE CONFIGURATION #### **64-BIT DATA WORD CONFIGURATION** Two IDT49C465 EDC units, connected as shown below, provide all the logic needed for single-bit error correction, and double-bit error detection, of a 64-bit data field. The "Slice Identification" table gives the CODE ID 1, 0 values needed for distinguishing the upper 32 bits from the lower 32 bits. Final generated Checkbits, $\overline{\text{ERR}}$ and $\overline{\text{MERR}}$ (indicates multiple errors) signals come from the upper slice, the IC with CODE ID 1, 0 = 11. Control signals not shown are connected to both units in parallel. Data-In bits 0 through 31 are connected to the same numbered inputs of the EDC with CODE ID 1, 0 = 10 while Data-In bits 32 through 63 are connected to data inputs 0 to 31, respectively, for the EDC unit with CODE ID 1, 0 = 11. The 72-bit data format of data and checkbits is indicated below. Correction of single-bit errors in the 64-bit configuration requires a simultaneous exchange of partial checkbits and partial syndrome bits between the upper and lower units. Syndrome bits are generated by an exclusive-OR of the generated checkbits with the checkbits read from memory. For example, Sn is the XOR of checkbits from those read with those generated. During Data Correction, the syndrome bits are used to complement (correct) single-bit errors in the data bits. For double or multiple-bit error detection, the data available as output by the Pipeline Latch is not defined. Critical AC performance data is provided in the table "Key AC Calculations", which illustrates the delays that are critical to 64-bit cascaded performance. As indicated, a summation of propagation delays is required when cascading these units. #### **64-BIT DATA FORMAT** #### 64-BIT HARDWARE CONFIGURATION # **DEFINITIONS OF TERMS** Do - D31 = System Data and/or Memory Data Inputs CBIo - CBI7 = Checkbit Inputs PCBI<sub>0</sub> - PCBI<sub>7</sub> = Partial Checkbit Inputs FSo - FS7 = Final Internal Syndrome Bits # **FUNCTIONAL EQUATIONS** The equations below describe the terms used in the IDT49C465 to determine the values of the partial checkbits, checkbits, partial syndromes, and final internal syndromes. NOTE: All "⊕" symbols below represent the "EXCLUSIVE-OR" function - $PA = D0 \oplus D1 \oplus D2 \oplus D4 \oplus D6 \oplus D8 \oplus D10 \oplus D12 \oplus D16 \oplus D17 \oplus D18 \oplus D20 \oplus D22 \oplus D24 \oplus D26 \oplus D28$ - PB = D0 $\oplus$ D3 $\oplus$ D4 $\oplus$ D7 $\oplus$ D9 $\oplus$ D10 $\oplus$ D13 $\oplus$ D15 $\oplus$ D16 $\oplus$ D19 $\oplus$ D20 $\oplus$ D23 $\oplus$ D25 $\oplus$ D26 $\oplus$ D29 $\oplus$ D31 - PB = D0 $\oplus$ D1 $\oplus$ D5 $\oplus$ D6 $\oplus$ D7 $\oplus$ D11 $\oplus$ D12 $\oplus$ D13 $\oplus$ D16 $\oplus$ D17 $\oplus$ D21 $\oplus$ D22 $\oplus$ D23 $\oplus$ D27 $\oplus$ D28 $\oplus$ D29 - PD = D2 $\oplus$ D3 $\oplus$ D4 $\oplus$ D5 $\oplus$ D6 $\oplus$ D7 $\oplus$ D14 $\oplus$ D15 $\oplus$ D18 $\oplus$ D19 $\oplus$ D20 $\oplus$ D21 $\oplus$ D22 $\oplus$ D23 $\oplus$ D30 $\oplus$ D31 - $PE = D8 \oplus D9 \oplus D10 \oplus D11 \oplus D12 \oplus D13 \oplus D14 \oplus D15 \oplus D24 \oplus D25 \oplus D26 \oplus D27 \oplus D28 \oplus D29 \oplus D30 \oplus D31$ - $PF = D0 \oplus D1 \oplus D2 \oplus D3 \oplus D4 \oplus D5 \oplus D6 \oplus D7 \oplus D24 \oplus D25 \oplus D26 \oplus D27 \oplus D28 \oplus D29 \oplus D30 \oplus D31$ - $PG = D8 \oplus D9 \oplus D10 \oplus D11 \oplus D12 \oplus D13 \oplus D14 \oplus D15 \oplus D16 \oplus D17 \oplus D18 \oplus D19 \oplus D20 \oplus D21 \oplus D22 \oplus D23$ - $PH_0 = D_0 \oplus D_4 \oplus D_6 \oplus D_7 \oplus D_8 \oplus D_9 \oplus D_{11} \oplus D_{14} \oplus D_{17} \oplus D_{18} \oplus D_{19} \oplus D_{21} \oplus D_{26} \oplus D_{28} \oplus D_{29} \oplus D_{31}$ - PH1 = D1 $\oplus$ D2 $\oplus$ D3 $\oplus$ D5 $\oplus$ D8 $\oplus$ D9 $\oplus$ D11 $\oplus$ D14 $\oplus$ D17 $\oplus$ D18 $\oplus$ D19 $\oplus$ D21 $\oplus$ D24 $\oplus$ D25 $\oplus$ D27 $\oplus$ D30 - PH2 = D0 $\oplus$ D4 $\oplus$ D6 $\oplus$ D7 $\oplus$ D10 $\oplus$ D12 $\oplus$ D13 $\oplus$ D15 $\oplus$ D16 $\oplus$ D20 $\oplus$ D22 $\oplus$ D23 $\oplus$ D26 $\oplus$ D28 $\oplus$ D29 $\oplus$ D31 # **CMOS TESTING CONSIDERATIONS** Special test board considerations must be taken into account when applying high-speed CMOS products to the automatic test environment. Large output currents are being switched in very short periods and proper testing demands that test set-ups have minimized inductance and guaranteed zero voltage grounds. The techniques listed below will assist the user in obtaining accurate testing results. - 1. All input pins should be connected to a voltage potential during testing. If left floating, the device may oscillate, causing improper device operation and possible latchup. - 2. Placement and value of decoupling capacitors is critical. Each physical set-up has different electrical characteristics and it is recommended that various decoupling capacitor sizes be experimented with. Capacitors should be positioned using the minimum lead lengths. They should also be distributed to decouple power supply lines and be placed as close as possible to the DUT power pins. - 3. Device grounding is extremely critical for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is necessary. The ground plane must be sustained from the performance board to the DUT interface board. Wiring unused interconnect pins to the ground plane is recommended. Heavy gauge stranded wire should be used for power wiring, with twisted pairs being recommended for minimized inductance. - 4. To guarantee data sheet compliance, the input thresholds should be tested per input pin in a static environment. To allow for testing and hardware-induced noise, IDT recommends using the VIL $\leq$ 0V and VIH $\geq$ 3V for AC tests. # DETAILED DESCRIPTION — CHECKBIT AND SYNDROME GENERATION vs. CODE ID #### LOGIC EQUATIONS FOR THE CBO OUTPUTS | | | CODE ID 1,0 | | | | | |------------------|-----------------|-------------------|------------------------|--|--|--| | Checkbit | 00 | 10 | 11 | | | | | Generation | Final Checkbits | Partial Checkbits | Final Checkbits | | | | | CBO <sub>0</sub> | PH <sub>0</sub> | PH1 | PH2 ⊕ PCBIo | | | | | CBO <sub>1</sub> | PA | PA | PA ⊕ PCBI1 | | | | | CBO <sub>2</sub> | PB | PB | PB ⊕ PCBl <sub>2</sub> | | | | | CBO <sub>3</sub> | PC | PC | PC ⊕ PCBI3 | | | | | CBO <sub>4</sub> | PD | PD | PD ⊕ PCBI4 | | | | | CBO <sub>5</sub> | PE | PE | PE ⊕ PCBI5 | | | | | CBO <sub>6</sub> | PF | PF | PF ⊕ PCBI6 | | | | | CBO7 | _ | PF | PG ⊕ PCBI <sub>7</sub> | | | | #### LOGIC EQUATIONS FOR THE SYO OUTPUTS | | | CODE ID 1,0 | | | | | |------------------|-----------------------|-----------------------|-------------------|--|--|--| | Checkbit | 00 | 10 | 11 | | | | | Generation | Final Syndrome | Partial Syndrome | Partial Checkbits | | | | | SYO <sub>0</sub> | PHo ⊕ CBIo | PH1 ⊕ CBIo | PH <sub>2</sub> | | | | | SYO1 | PA ⊕ CBI1 | PA ⊕ CBI1 | PA | | | | | SYO <sub>2</sub> | PB ⊕ CBl <sub>2</sub> | PB ⊕ CBI2 | PB | | | | | SYO3 | PC ⊕ CBI <sub>3</sub> | PC ⊕ CBI <sub>3</sub> | PC | | | | | SYO4 | PD ⊕ CBI4 | PD ⊕ CBI4 | PD | | | | | SYO <sub>5</sub> | PE ⊕ CBI5 | PE ⊕ CBI5 | PE | | | | | SYO <sub>6</sub> | PF ⊕ CBI <sub>6</sub> | PF ⊕ CBI <sub>6</sub> | PF | | | | | SYO7 | _ | PF ⊕ CBI7 | PG | | | | #### LOGIC EQUATIONS FOR THE FINAL SYNDROME (FSn) | | | CODE ID 1,0 | |-----------------|-----------------------|---------------------------------------------------| | Checkbit | 00 | 10, 11 | | Generation | Final Syndrome | Final Internal Syndrome | | FS <sub>0</sub> | PHo ⊕ CBIo | PH1 (L) ⊕ PH2 (U) ⊕ CBI0 | | FS1 | PA ⊕ CBI1 | PA (L) ⊕ PA (U) ⊕ CBI1 | | FS <sub>2</sub> | PB ⊕ CBI2 | $\overline{PB}$ (L) $\oplus$ PB (U) $\oplus$ CBI2 | | FS 3 | PC ⊕ CBI <sub>3</sub> | $\overline{PC}$ (L) $\oplus$ PC (U) $\oplus$ CBI3 | | FS 4 | PD ⊕ CBI4 | PD (L) ⊕ PD (U) ⊕ CBI4 | | FS <sub>5</sub> | PE ⊕ CBI <sub>5</sub> | PE (L) ⊕ PE (U) ⊕ CBI5 | | FS 6 | PF ⊕ CBI <sub>6</sub> | PF (L) ⊕ PF (U) ⊕ CBI6 | | FS 7 | _ | PF (L) ⊕ PG (U) ⊕ CBI <sub>7</sub> | ### 32-BIT SYNDROME DECODE TO BIT-IN-ERROR (1) | | | | | | HEX | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |------|----|-----|------|----|-----|----|----|----|----|----|---|----|----| | | | SYI | NDRC | | S6 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | | BITS | | S5 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | | | S4 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | HEX | S3 | S2 | S1 | S0 | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | | * | C4 | C5 | T | C6 | T | T | 30 | | 1 | 0 | 0 | 0 | 1 | | C0 | T | Τ | 14 | Т | М | М | Т | | 2 | 0 | 0 | 1 | 0 | | C1 | T | Τ | М | Т | 2 | 24 | Т | | 3 | 0 | 0 | 1 | 1 | | Τ | 18 | 8 | Τ | Μ | Τ | Τ | Μ | | 4 | 0 | 1 | 0 | 0 | | C2 | T | T | 15 | Τ | 3 | 25 | Τ | | 5 | 0 | 1 | 0 | 1 | | Τ | 19 | 9 | Τ | M | Τ | Τ | 31 | | 6 | 0 | 1 | 1 | 0 | | Τ | 20 | 10 | Τ | M | Τ | Τ | M | | 7 | 0 | 1 | 1 | 1 | | M | T | T | M | Τ | 4 | 26 | Τ | | 8 | 1 | 0 | 0 | 0 | | C3 | T | T | M | T | 5 | 27 | T | | 9 | 1 | 0 | 0 | 1 | | Τ | 21 | 11 | Τ | M | Τ | Τ | M | | Α | 1 | 0 | 1 | 0 | | Τ | 22 | 12 | Τ | 1 | Τ | Τ | M | | В | 1 | 0 | 1 | 1 | | 17 | T | T | M | Τ | 6 | 28 | Τ | | С | 1 | 1 | 0 | 0 | · | T | 23 | 13 | T | M | T | T | M | | D | 1 | 1 | 0 | 1 | | М | T | Τ | М | Τ | 7 | 29 | Τ | | Е | 1 | 1 | 1 | 0 | | 16 | T | Τ | M | Τ | M | M | Τ | | F | 1 | 1 | 1 | 1 | | Τ | М | М | T | 0 | T | Τ | М | | HOTE | | | | | | | | | | | | | | - The table indicates the decoding of the seven syndrome bits to identify the bit-in-error for a single-bit error, or whether a double or triple-bit error was detected. The all-zero case indicattes no error detected. - \* = No errors detected - # = The number of the single bit-in-error - T = Two errors detected - M = three or more errors detected # **DETAILED DESCRIPTION — 32-BIT CONFIGURATION** 32-BIT MODIFIED HAMMING CODE - CHECKBIT ENCODING CHART (1) | | | ٠ـ | J. (D | | | | | | | | | | | | | | | |-----------|------------|----|-------|---|---|---|---|-------|----------|----------|-----|----|----|----|----|----|----| | Generated | | | | | | | | Parti | cipating | j Data E | its | | | | | | | | Checkbits | Parity | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | CB0 | Even (XOR) | Χ | | | | Χ | | Х | Х | Х | Χ | | Х | | | Χ | | | CB1 | Even (XOR) | Χ | Χ | Χ | | Х | | Χ | | Χ | | Χ | | Х | | | | | CB2 | Odd (XNOR) | Χ | | | Х | Χ | | | Х | | Χ | Х | | | Х | | Χ | | CB3 | Odd (XNOR) | Χ | Х | | | | Χ | Χ | Χ | | | | Χ | Х | Χ | | | | CB4 | Even (XOR) | | | Х | Х | Χ | Х | Х | Х | | | | | | | Χ | Χ | | CB5 | Even (XOR) | | | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | CB6 | Even (XOR) | Х | Х | Х | Х | Х | Х | Х | Х | | | | | | | | | | Generated | | | | | | | | Parti | cipating | Data B | its | | | | | | | |-----------|------------|----|----|----|----|----|----|-------|----------|--------|-----|----|----|----|----|----|----| | Checkbits | Parity | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | CB0 | Even (XOR) | | Χ | Χ | Χ | | Χ | | | | | Χ | | Χ | Χ | | Χ | | CB1 | Even (XOR) | Х | Х | Х | | Х | | Х | | Х | | Х | | Х | | | | | CB2 | Odd (XNOR) | Χ | | | Χ | Χ | | | Χ | | Χ | Χ | | | Χ | | Χ | | CB3 | Odd (XNOR) | Χ | Χ | | | | Χ | Х | Χ | | | | Χ | Х | Х | | | | CB4 | Even (XOR) | | | Х | Х | Х | Χ | Х | Х | | | | | | | Χ | Χ | | CB5 | Even (XOR) | | | | | | | | | Х | Χ | Χ | Х | Χ | Χ | Χ | Χ | | CB6 | Even (XOR) | | | | | | | | | Х | Х | Х | Χ | Х | Х | Χ | Χ | <sup>1.</sup> The table indicates the data bits participating in the checkbit generation. For example, checkbit C0 is the Exclusive-OR function of the 16 data input bits marked with an X. # **DETAILED DESCRIPTION — 64-BIT CONFIGURATION** 64-BIT MODIFIED HAMMING CODE - CHECKBIT ENCODING CHART (1, 2) | Generated | | | | | | | | Parti | cipating | j Data B | Bits | | | | | | | |-----------|------------|---|---|---|---|---|---|-------|----------|----------|------|----|----|----|----|----|----| | Checkbits | Parity | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | CB0 | Even (XOR) | | Χ | Χ | Χ | | Χ | | | Х | Χ | | Χ | | | Χ | | | CB1 | Even (XOR) | Χ | Χ | Х | | Х | | Χ | | Х | | Χ | | Х | | | | | CB2 | Odd (XNOR) | Χ | | | Χ | Х | | | Х | | Х | Χ | | | Χ | | Χ | | CB3 | Odd (XNOR) | Χ | Χ | | | | Χ | Χ | Χ | | | | Χ | Х | Χ | | | | CB4 | Even (XOR) | | | Х | Χ | Х | Χ | Χ | Х | | | | | | | Χ | Χ | | CB5 | Even (XOR) | | | | | | | | | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | CB6 | Even (XOR) | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | | | | | | | | CB7 | Even (XOR) | Χ | Х | Х | Х | Х | Х | Χ | Х | | | | | | | | | | Generated | | | | | | | | Parti | cipating | Data E | Bits | | | | | | | |-----------|------------|----|----|----|----|----|----|-------|----------|--------|------|----|----|----|----|----|----| | Checkbits | Parity | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | CB0 | Even (XOR) | | Х | Χ | Х | | Х | | | Х | Х | | Χ | | | Χ | | | CB1 | Even (XOR) | Χ | Х | Χ | | Χ | | Х | | Χ | | Χ | | Х | | | | | CB2 | Odd (XNOR) | Χ | | | Х | Х | | | Х | | Х | Χ | | | Χ | | Χ | | CB3 | Odd (XNOR) | Χ | Χ | | | | Χ | Χ | Χ | | | | Χ | Χ | Χ | | | | CB4 | Even (XOR) | | | Χ | Χ | Χ | Χ | Х | Χ | | | | | | | Χ | Χ | | CB5 | Even (XOR) | | | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | CB6 | Even (XOR) | | | | | | | | | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | | CB7 | Even (XOR) | | | | | | | | | Х | Х | Х | Χ | Х | Х | Χ | Χ | | Generated | | | | | | | | Parti | cipating | Data E | Bits | | | | | | | |-----------|------------|----|----|----|----|----|----|-------|----------|--------|------|----|----|----|----|----|----| | Checkbits | Parity | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | | CB0 | Even (XOR) | Х | | | | Х | | Х | Х | | | Х | | Х | Χ | | Χ | | CB1 | Even (XOR) | Х | Χ | Х | | Х | | Х | | Х | | Х | | Х | | | | | CB2 | Odd (XNOR) | Х | | | Х | Х | | | Х | | Х | Х | | | Χ | | Χ | | CB3 | Odd (XNOR) | Х | Χ | | | | Χ | Χ | Χ | | | | Χ | Х | Χ | | | | CB4 | Even (XOR) | | | Х | Х | Х | Χ | Х | Х | | | | | | | Χ | Χ | | CB5 | Even (XOR) | | | | | | | | | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | | CB6 | Even (XOR) | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | | | | | | | | CB7 | Even (XOR) | | | | | | | | | Х | Х | Х | Х | Х | Х | Χ | Χ | | Generated | | | | | | | | Parti | cipating | Data E | Bits | | | | | | | |-----------|------------|----|----|----|----|----|----|-------|----------|--------|------|----|----|----|----|----|----| | Checkbits | Parity | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 | | CB0 | Even (XOR) | Χ | | | | Χ | | Χ | Χ | | | Χ | | Х | Χ | | Χ | | CB1 | Even (XOR) | Χ | Χ | Х | | Χ | | Χ | | Х | | Χ | | Х | | | | | CB2 | Odd (XNOR) | Χ | | | Χ | Χ | | | Χ | | Χ | Χ | | | Χ | | Χ | | CB3 | Odd (XNOR) | Χ | Χ | | | | Χ | Χ | Χ | | | | Χ | Χ | Χ | | | | CB4 | Even (XOR) | | | Χ | Χ | Χ | Χ | Χ | Χ | | | | | | | Χ | Χ | | CB5 | Even (XOR) | | | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | CB6 | Even (XOR) | | | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | CB7 | Even (XOR) | Χ | Х | Χ | X | Х | X | Х | Х | | | | | | | | | - 1. The table indicates the data bits participating in the checkbit generation. For example, checkbit C0 is the Exclusive-OR function of the 64 data input bits marked with an X. - 2. The checkbit is generated as either an XOR or an XNOR of the 64 data bits noted by an "X" in the table. # **DETAILED DESCRIPTION** — 64-BIT CONFIGURATION (cont.) 64-BIT SYNDROME DECODE TO BIT-IN-ERROR (1) | | | | | | HEX | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Ε | F | |-----|----|------|------|----|------------|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----| | | | | | | <b>S</b> 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Synd | rome | | S6 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | Bi | its | | S5 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | | | S4 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | HEX | S3 | S2 | S1 | S0 | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | | * | C4 | C5 | T | C6 | T | T | 62 | C7 | T | T | 46 | T | M | M | T | | 1 | 0 | 0 | 0 | 1 | | C0 | T | T | 14 | T | М | М | Т | T | М | М | T | M | T | T | 30 | | 2 | 0 | 0 | 1 | 0 | | C1 | T | T | М | T | 34 | 56 | Т | T | 50 | 40 | T | M | T | T | М | | 3 | 0 | 0 | 1 | 1 | | T | 18 | 8 | T | М | T | T | М | М | T | T | М | T | 2 | 24 | Т | | 4 | 0 | 1 | 0 | 0 | | C2 | T | T | 15 | T | 35 | 57 | T | T | 51 | 41 | T | M | T | T | 31 | | 5 | 0 | 1 | 0 | 1 | | T | 19 | 9 | T | М | T | T | 63 | М | T | T | 47 | T | 3 | 25 | Τ | | 6 | 0 | 1 | 1 | 0 | | T | 20 | 10 | T | М | T | T | М | М | T | T | M | T | 4 | 26 | Т | | 7 | 0 | 1 | 1 | 1 | | М | T | T | М | T | 36 | 58 | T | T | 52 | 42 | T | M | T | T | M | | 8 | 1 | 0 | 0 | 0 | | C3 | T | T | М | T | 37 | 59 | T | T | 53 | 43 | T | M | T | T | М | | 9 | 1 | 0 | 0 | 1 | | T | 21 | 11 | T | М | T | T | М | М | T | T | М | T | 5 | 27 | Т | | Α | 1 | 0 | 1 | 0 | | T | 22 | 12 | T | 33 | T | T | М | 49 | T | T | М | T | 6 | 28 | Т | | В | 1 | 0 | 1 | 1 | | 17 | T | T | М | T | 38 | 60 | T | T | 54 | 44 | T | 1 | T | T | М | | С | 1 | 1 | 0 | 0 | | T | 23 | 13 | T | М | T | T | М | М | Т | T | М | T | 7 | 29 | Т | | D | 1 | 1 | 0 | 1 | | М | Т | Т | М | Т | 39 | 61 | Т | Т | 55 | 45 | T | М | Т | Т | М | | E | 1 | 1 | 1 | 0 | | 16 | T | Т | М | T | М | М | T | T | М | М | T | 0 | T | T | М | | F | 1 | 1 | 1 | 1 | | T | М | М | T | 32 | T | Τ | М | 48 | Т | Т | М | T | М | М | Т | #### NOTE: - 1. The table indicates the decoding of the seven syndrome bits to identify the bit-in-error for a single-bit error, or whether a double or triple-bit error was detected. The all-zero case indicattes no error detected. - \* = No errors detected - # = The number of the single bit-in-error - T = Two errors detected - M = three or more errors detected ### **KEY AC CALCULATIONS — 64-BIT CASCADED CONFIGURATION** | | 64-Bit Pro | opagation Delay | Total AC Delay for IDT49C465 in 64-bit Mode | |------------------------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode | From | То | (L) = Lower slice<br>(U) = Upper slice | | Generate | SD Bus | Checkbits out | SD to CBO (L) + PCBI to CBO (U)<br>t SC (L) + t PCC (U) | | Detect | MD Bus | ERR for 64-bits | MD to SYO (L) + CBI to ERR (U)<br>t MSY (L) + t CE (U) | | | MD Bus | MERR for 64 bits | MD to SYO (L) + CBI to MERR t MSY (L) + t CME (U) | | Correct <sup>(1)</sup> | MD BUs | Corrected Data Out | $\begin{array}{cccc} \text{MD to SYO (L)} & + & \text{CBI to SD (U)} \\ & \text{t MSY (L)} & + & \text{t CS (U)} \\ \text{(or)} & \rightarrow \text{MD to SYO (U)} & + & \text{PCBI to SD (L)} \\ & \text{t MSY (U)} & + & \text{t PCS (L)} \end{array}$ | #### NOTE: 1. (or) = Whichever is worse. # ABSOLUTE MAXIMUM RATINGS (1) | Symbol | Description | Com'l. | Unit | |--------|--------------------------------------|-------------------|------| | Vcc | Power Supply Voltage | - 0.5 to +7 | ٧ | | VTERM | Terminal Voltage with Respect to GND | - 0.5 to Vcc +0.5 | ٧ | | TA | Operating Temperature | 0 to +70 | °C | | TBIAS | Temperature Under Bias | – 55 to +125 | °C | | Tstg | Storage Temperature | – 55 to +125 | °C | | lout | DC Output Current | 30 | mA | #### NOTE: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **CAPACITANCE** (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Pkg. | Тур. | Unit | |--------|--------------------------|------------|------|------|------| | CIN | Input | VIN = 0V | PGA | 10 | pF | | | Capacitance | | PQFP | 5 | | | Соит | Output | Vout = 0V | PGA | 12 | pF | | | Capacitance | | PQFP | 7 | | #### NOTE: 1. This parameter is sampled and not 100% tested. #### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: Commercial: $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ Test Conditions(1) Symbol **Parameter** Min. Typ.<sup>(2)</sup> Unit Max. Vін Input HIGH Level<sup>(4)</sup> **Guaranteed Logic HIGH** Normal Inputs 2 ٧ Hysteresis Inputs 3 Input LOW Level<sup>(4)</sup> VIL **Guaranteed Logic LOW** 8.0 ٧ Input HIGH Current Vcc = Max, Vin = Vcc lн 5 μΑ Input LOW Current Vcc = Max, Vin = GND lıL - 5 μΑ Off State (Hi-Z) Vcc = 3.6Vloz Vo = 0V-10μΑ $V_0 = 3V$ 10 los **Short Circuit Current** $Vcc = Max.^{(3)}$ - 20 - 150 mΑ Vон Output HIGH Voltage Vcc = Min.IOH = -6mA2.4 ٧ VIN = VIN or VIL Vol Output LOW Voltage Vcc = Min. IOL = 12mA٧ .5 VIN = VIN or VIL CLEAR, MLE, PLE, SLE, SYNCLK, SCLKEN Vн Hysteresis 200 mV **Quiescent Power Supply Current** Icco VIN = VCC or GND. 5 mΑ **CMOS Levels** Vcc = Max. All Inputs, Outputs Disabled ICCQT **Quiescent Power Supply Current** VIN = 3.4V, VIL = 0V, 1 mA/ Vcc = Max. All Inputs, Outputs Disabled TTL Input Levels Input Dynamic Power Supply Current ICCD1 fcp = 10MHz, 50% Duty Cycle 100 mΑ f = 10MHzVIH = VCC, VIL = GND, Read Mode, Outputs Disabled **Dynamic Power Supply Current** fcp = 20MHz, 50% Duty Cycle ICCD2 200 mΑ f = 20MHzVIH = VCC, VIL = GND, Read Mode, Outputs Disabled #### NOTES: - 1. For conditions shown as Min. or Max., use appropriate value specified above for the applicable device type. - 2. Typical values are at Vcc = 5V, +25°C ambient temperature, and maximum loading. - 3. Not more than one output should be shorted at one time. Duration of the short-circuit test should not exceed one second. - 4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment. - 5. Total supply current is the sum of the Quiescent current and the dynamic current and is calculated as follows: Icc = Iccq + Iccqτ (Nτ x Dτ) + Iccp (fop) where: NT = Total # of quiescent TTL inputs DT = AC Duty Cycle - % or time high (TTL) fop = Operating frequency # **AC PARAMETERS — 49C465A** PROPAGATION DELAY TIMES (1,2) | | | | | 32-bit | 64-bit | 64-bit | System | | | |-----------|--------------|--------------|---------------|--------------|--------------|--------------|--------------|------|----------------| | | | | | System | "Generate | | | | | | | | | | Standalone | only" | Lower | Upper | | | | | | | | Slice | Slice | Slice | Slice | | | | | | | | CODE ID = 00 | CODE ID = 01 | CODE ID = 10 | CODE ID = 11 | | | | | | | | | | | | | Refer to | | Number | Parameter | From | То | | | | | | Timing Diagram | | | Name | Input (edge) | Output (edge) | Max. | Max. | Max. | Max. | Unit | Figure | | | E (WRITE) PA | | | | | | | | | | 01 | tBC | BEN | CBO | 15 | _ | 15 | 15 | ns | _ | | 02 | tвм | BEN | MDout | 15 | _ | 15 | 15 | ns | _ | | 03 | tMC | MDIN | CBO | _ | 15 | _ | _ | ns | 10 | | 04 | tpcc | РСві | CBO | _ | | _ | 12 | ns | 7 | | 05 | tppe | PXIN | PERR | 12 | _ | 12 | 12 | ns | _ | | 06 | tsc | | CBO | 14 | 14 | 14 | 14 | ns | 7 | | 07 | tsм | SDIN | MDout | 12 | _ | 12 | 12 | ns | 7 | | 80 | tspe | | PERR | 12 | _ | 12 | 12 | ns | _ | | DETECT (I | READ) PARAM | IETERS | | | | | | | | | 09 | tce | | ERR Low | 14 | _ | _ | 12 | ns | 8, 10 | | 10 | tcme | CBI | MERR Low | 15 | _ | _ | 15 | ns | 8, 10 | | 11 | tcsy | | SY0 | 12 | _ | 12 | _ | ns | 8, 10 | | 12 | tme | | ERR | 12 | _ | _ | 12 | ns | 8, 10 | | 13 | tmme | MDIN | MERR | 16 | _ | _ | 16 | ns | 8, 10 | | 14 | tmsy | | SYO | 16 | _ | 12 | 12 | ns | 8, 10 | | CORRECT | (READ) PARA | AMETERS | | | | | | | | | 15 | tcs | CBI | SDout | 16 | _ | _ | 16 | ns | 8, 11 | | 16 | tmp | | Рх | 18 | _ | 18 | 18 | ns | 8, 11 | | 17 | tms | MDIN | SDout | 14 | _ | _ | _ | ns | 8, 11 | | 18 | tmsy | | SY0 | 16 | | 12 | 12 | ns | 8, 11 | | 19 | tpcs | PCBI | SDout | _ | _ | 13 | _ | ns | 11 | | DIAGNOS | TIC PARAMET | ERS | | | | | | | | | 20 | tclr | CLEAR = Low | SDout | 15 | _ | 15 | 15 | ns | 15 | | 21 | tmis | MODE ID | SDout | 15 | _ | 15 | 15 | ns | 15 | | NOTES. | | | | | | | | | | - 1. Where "edge" is not specified, both HIGH and LOW edges are implied. - 2. BOLD indicates critical system parameters. # **AC PARAMETERS — 49C465A** # PROPAGATION DELAY TIMES FROM LATCH ENABLES | | | | Paramete | r Description | | | | Refer to | |--------|-----------|-------|----------|---------------|--------|------|------|----------------| | | Parameter | From | | To | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Max. | Unit | Figure | | 22 | tмLC | | | CBO | * | 16 | ns | 13 | | 23 | tmle | | | ERR | * | 13 | ns | 8, 10, 11 | | 24 | tmlme | MLE = | HIGH | MERR | * | 16 | ns | 8 | | 25 | tMLP | | | Px | * | 18 | ns | 8, 11 | | 26 | tmls | | | SDout | * | 18 | ns | 8, 10, 11 | | 27 | tmlsy | | | SYO | * | 15 | ns | 8, 10 | | 28 | tpls | PLE = | LOW | SDout | * | 10 | ns | 8, 11 | | 29 | tplp | PLE = | LOW | Px | * | 13 | ns | 8, 11 | | 30 | tslc | SLE = | HIGH | CBO | * | 16 | ns | 7, 9 | | 31 | tslm | SLE = | HIGH | MDout | * | 12 | ns | 7, 9 | #### NOTE: #### **ENABLE AND DISABLE TIMES** | | | | Parameter | Description | | | | | Refer to | |--------|-----------|--------|-----------|-------------|--------|------|------|------|----------------| | | Parameter | From | | То | | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Min. | Max. | Unit | Figure | | 32 | tBESZx | BEN = | HIGH | SDout | * | 2 | 13 | ns | 8, 10, 11 | | 33 | tBESxZ | | LOW | | Hi-Z | 2 | 11 | ns | | | 34 | tBEPZx | BEN = | HIGH | Роит | * | 2 | 13 | ns | 8, 11 | | 35 | tBEPxZ | | LOW | | Hi-Z | 2 | 11 | ns | | | 36 | tceczx | CBOE = | LOW | CBO | * | 2 | 13 | ns | 7, 9 | | 37 | tcecxz | | HIGH | | Hi-Z | 2 | 11 | ns | | | 38 | tMEMZx | MOE = | LOW | MDout | * | 2 | 13 | ns | 7, 9 | | 39 | tMEMxZ | | HIGH | | Hi-Z | 2 | 11 | ns | 8, 10 | | 40 | tseszx | SOE = | LOW | SDout | * | 2 | 13 | ns | 8, 10 | | 41 | tsesxz | | HIGH | | Hi-Z | 2 | 11 | ns | 7, 9 | <sup>\* =</sup> Both HIGH and LOW edges are implied. <sup>\* =</sup> Delay to both edges. # SET-UP AND HOLD TIMES — 49C465A | | | | Parameter Description | | | | | Refer to | |-----------|-------------|-----------------|-----------------------|-----------------|--------|------|------|----------------| | | Parameter | From | | То | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Min. | Unit | Figure | | 42 | tssls | SDIN Set-up | * | before SLE = | LOW | 3 | ns | 7, 9 | | 43 | tsslh | SDIN Hold | * | after SLE = | LOW | 3 | ns | 7, 9 | | 44 | tmmls | MDIN Set-up | * | before MLE = | LOW | 3 | ns | 8, 10, 11 | | 45 | tmmlh | MDIN Hold | * | after MLE = | LOW | 3 | ns | 8, 10, 11 | | 46 | tcmls | CBI Set-up | * | before MLE = | LOW | 3 | ns | 8, 10, 11 | | 47 | tcmlh | CBI Hold | * | after MLE = | LOW | 3 | ns | 8, 10, 11 | | 48 | tmpls | MDIN Set-up | * | before PLE = | HIGH | 10 | ns | _ | | 49 | tmplh | MDIN Hold | * | after PLE = | HIGH | 0 | ns | _ | | 50 | tcpls | CBI Set-up | * | before PLE = | HIGH | 10 | ns | _ | | 51 | tcplh | CBI Hold | * | after PLE = | HIGH | 0 | ns | _ | | 52 | tcpcls | PCBI Set-up | * | before PLE = | HIGH | 10 | ns | _ | | 53 | tcpclh | PCBI Hold | * | after PLE = | HIGH | 0 | ns | _ | | DIAGNOSTI | C SET-UP AN | ID HOLD TIMES | | | | | | | | 54 | tcscs | CBI Set-up | * | | | 10 | ns | 15 | | 55 | tmscs | MDIN Set-up | * | before SYNCLK = | HIGH | 10 | ns | 15 | | 56 | tmlscs | MLE Set-up = | HIGH | | | 10 | ns | 15 | | 57 | tsescs | SCLKEN Set-up = | LOW | | | 3 | ns | 15 | | 58 | tsesch | SCLKEN Hold = | LOW | after SYNCLK = | HIGH | 3 | ns | 15 | #### NOTE: ### MINIMUM PULSE WIDTH | | Parameter | Minimum Pulse Width | | | | Refer to<br>Timing Diagram | |--------|-----------|----------------------------------------------|-----------------|------|------|----------------------------| | Number | name | Input | Conditions | Min. | Unit | Figure | | 59 | tclear | Min. CLEAR LOW time to clear diag. registers | Data = Valid | 8 | ns | 14 | | 60 | tmle | Min. MLE HIGH time to strobe new data | MD, CBI = Valid | 5 | ns | _ | | 61 | tple | Min. PLE HIGH time to strobe new data | SD = Valid | 5 | ns | _ | | 62 | tsle | Min. SLE HIGH time to strobe new data | SD = Valid | 5 | ns | _ | | 63 | tsynclk | Min. SYNCLK HIGH time to clock in new data | SCKEN = LOW | 5 | ns | 14 | | Input Rise Levels | GND to 3V | |-------------------------------|---------------| | Input Rise/Fall Times | 1V/ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figure 18 | <sup>\* =</sup> Where "edge" is not specified, both HIGH and LOW edges are implied. # 64-BIT LOWER SLICE APPLICATION EXCEPTION (49C465A) | | | F | Parameter | Descriptio | n | | | | | Refer to | |--------|-----------------------|-------|-----------|------------|--------|------|------|------|------|----------------| | | Parameter | From | | To | | | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Тур. | Min. | Max. | Unit | Figure | | 39(a) | tmemxz | MOE | HIGH | MDout | Hi-Z | _ | _ | 11 | ns | 12 | | | t <sub>PCBI</sub> (1) | MOE | HIGH | PCBIN | | 23 | _ | _ | ns | 12 | | 26(a) | tmls | MLE | HIGH | SDout | | _ | 28 | _ | ns | 12 | # 64-BIT UPPER SLICE APPLICATION EXCEPTION (49C465A) | | | Pai | rameter De | escription | | | | | Refer to | |----------------------|-----------|-------------|------------|------------|--------|------|------|------|----------------| | | Parameter | From | | To | | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Min. | Max. | Unit | Figure | | 39(a) | tmemxz | MOE | HIGH | MDout | Hi-Z | _ | 11 | ns | 13 | | 44(a) | tmmls | MDIN Set-up | | | | 5.5 | _ | ns | 13 | | 45(a) | tmmlh | MDIN Hold | | | | 5.5 | _ | ns | 13 | | 46(a) (2) | tcmls | CBI Set-up | | | | _ | _ | ns | 13 | | 47(a) <sup>(2)</sup> | tcmlh | CBI Hold | | | | _ | _ | ns | 13 | | | Parameter | Minimum Pu | lse Width | | | | Refer to<br>Timing Diagram | |--------|-----------|------------------------------------------|-----------------|------|------|------|----------------------------| | Number | Name | Input | Conditions | Min. | Max. | Unit | Figure | | 60(a) | tmle | Min. MLE HIGH time to<br>strobe new data | MD, CBI = Valid | 7.5 | _ | ns | 13 | | | | F | Parameter Description | | | | | | | Refer to | |--------|-----------|-------|-----------------------|--------|--------|------|------|------|------|----------------| | | Parameter | From | | To | | | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Тур. | Min. | Max. | Unit | Figure | | | tcBI(3) | MOE | HIGH | CBIN | | 23 | _ | _ | ns | 13 | | 26(a) | tmls | MLE | HIGH | SDout | | _ | 28 | _ | ns | 13 | - 1. Partial Checkbit input (PCBI) of 64-bit lower slice comes from the Syndrome output of the upper slice unit. Valid input time is shown above as tPCBI. - 2. There is no setup and hold time for CBI bus input on 64-bit upper slice operation mode. - 3. Valid CBI signal comes from the Syndrome output of lower slice. Typical time of valid CBIN is shown as tCBI. # **AC PARAMETERS — 49C465** PROPAGATION DELAY TIMES (1,2) | | ATION DELA | | | 32-bit | 64-bit | 64-bit | System | | | | | |-----------------------------|-------------|--------------|---------------|-------------------------------|-----------------------------|----------------|----------------|------|----------------|--|--| | | | | | System<br>Standalone<br>Slice | "Generate<br>only"<br>Slice | Lower<br>Slice | Upper<br>Slice | | | | | | | | | | CODE ID = 00 | CODE ID = 01 | CODE ID = 10 | CODE ID = 11 | | | | | | | | Parameter I | | | | | | | Refer to | | | | Number | Parameter | From | То | | | | | | Timing Diagram | | | | | Name | Input (edge) | Output (edge) | Max. | Max. | Max. | Max. | Unit | Figure | | | | GENERATE (WRITE) PARAMETERS | | | | | | | | | | | | | 01 | tBC | BEn | CBO | 20 | _ | 20 | 20 | ns | _ | | | | 02 | tвм | BEN | MDout | 20 | _ | 20 | 20 | ns | _ | | | | 03 | tMC | MDIN | CBO | _ | 17 | _ | _ | ns | 10 | | | | 04 | tpcc | РСві | CBO | _ | | _ | 15 | ns | 7 | | | | 05 | tppe | PXIN | PERR | 15 | _ | 15 | 15 | ns | _ | | | | 06 | tsc | | CBO | 16 | 16 | 16 | 16 | ns | 7 | | | | 07 | tsм | SDIN | MDout | 15 | _ | 15 | 15 | ns | 7 | | | | 80 | tspe | | PERR | 15 | | 15 | 15 | ns | _ | | | | DETECT (F | READ) PARAN | IETERS | | | | | | | | | | | 09 | tce | | ERR Low | 16 | _ | _ | 15 | ns | 8, 10 | | | | 10 | tcme | CBI | MERR Low | 20 | _ | _ | 20 | ns | 8, 10 | | | | 11 | tcsy | | SY0 | 15 | _ | 12 | _ | ns | 8, 10 | | | | 12 | tme | | ERR Low | 15 | _ | _ | 15 | ns | 8, 10 | | | | 13 | tmme | MDIN | MERR Low | 20 | _ | _ | 20 | ns | 8, 10 | | | | 14 | tmsy | | SYO | 18 | _ | 15 | 15 | ns | 8, 10 | | | | CORRECT | (READ) PARA | METERS | | | | | | | | | | | 15 | tcs | CBI | SDout | 20 | _ | _ | 20 | ns | 8, 11 | | | | 16 | tmp | | Рх | 20 | _ | 20 | 20 | ns | 8, 11 | | | | 17 | tms | MDIN | SDout | 16 | _ | _ | _ | ns | 8, 11 | | | | 18 | tmsy | | SYO | 18 | | 15 | 15 | ns | 8, 11 | | | | 19 | tpcs | PCBI | SDout | _ | _ | 15 | _ | ns | 11 | | | | DIAGNOSTIC PARAMETERS | | | | | | | | | | | | | 20 | tclr | CLEAR = Low | SDout | 20 | _ | 20 | 20 | ns | 15 | | | | 21 | tmis | MODE ID | SDout | 20 | _ | 20 | 20 | ns | 15 | | | - 1. Where "edge" is not specified, both HIGH and LOW edges are implied. - 2. **BOLD** indicates critical system parameters. # **AC PARAMETERS — 49C465** ### PROPAGATION DELAY TIMES FROM LATCH ENABLES | | | | Parameter Description | | | | | Refer to | |--------|-----------|-------|-----------------------|--------|--------|------|------|----------------| | | Parameter | From | | То | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Max. | Unit | Figure | | 22 | tMLC | | | CBO | * | 20 | ns | 13 | | 23 | tmle | | | ERR | * | 15 | ns | 8, 10, 11 | | 24 | tmlme | MLE = | HIGH | MERR | * | 20 | ns | 8 | | 25 | tmlp | | | Px | * | 20 | ns | 8, 11 | | 26 | tmls | | | SDout | * | 20 | ns | 8, 10, 11 | | 27 | tmlsy | | | SYO | * | 18 | ns | 8, 10 | | 28 | tpls | PLE = | LOW | SDout | * | 12 | ns | 8, 11 | | 29 | tplp | PLE = | LOW | Рх | * | 16 | ns | 8, 11 | | 30 | tslc | SLE = | HIGH | CBO | * | 20 | ns | 7, 9 | | 31 | tslm | SLE = | HIGH | MDout | * | 15 | ns | 7, 9 | #### NOTE: ### **ENABLE AND DISABLE TIMES** | | | | Parameter | Description | | | | | Refer to | |--------|-----------|--------|-----------|-------------|--------|------|------|------|----------------| | | Parameter | From | | To | | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Min. | Max. | Unit | Figure | | 32 | tBESZx | BEN = | HIGH | SDout | * | 2 | 15 | ns | 8, 10, 11 | | 33 | tBESxZ | | LOW | | Hi-Z | 2 | 13 | ns | | | 34 | tBEPZx - | BEN = | HIGH | Роит | * | 2 | 15 | ns | 8, 11 | | 35 | tBEPxZ | | LOW | | Hi-Z | 2 | 13 | ns | | | 36 | tceczx | CBOE = | LOW | CBO | * | 2 | 15 | ns | 7, 9 | | 37 | tcecxz | | HIGH | | Hi-Z | 2 | 13 | ns | | | 38 | tMEMZx | MOE = | LOW | MDout | * | 2 | 15 | ns | 7, 9 | | 39 | tMEMxZ | | HIGH | | Hi-Z | 2 | 13 | ns | 8, 10 | | 40 | tseszx | SOE = | LOW | SDout | * | 2 | 15 | ns | 8, 10 | | 41 | tSESxZ | | HIGH | | Hi-Z | 2 | 13 | ns | 7, 9 | <sup>\* =</sup> Both HIGH and LOW edges are implied. <sup>\* =</sup> Delay to both edges. # SET-UP AND HOLD TIMES — 49C465 | | | Parameter Description | | | | | | Refer to | |-----------|-------------|-----------------------|--------|-----------------|--------|------|------|----------------| | | Parameter | From | | То | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Min. | Unit | Figure | | 42 | tssls | SDIN Set-up | * | before SLE = | LOW | 4 | ns | 7, 9 | | 43 | tsslh | SDIN Hold | * | after SLE = | LOW | 4 | ns | 7, 9 | | 44 | tmmls | MDIN Set-up | * | before MLE = | LOW | 4 | ns | 8, 10, 11 | | 45 | tmmlh | MDIN Hold | * | after MLE = | LOW | 4 | ns | 8, 10, 11 | | 46 | tcmls | CBI Set-up | * | before MLE = | LOW | 4 | ns | 8, 10, 11 | | 47 | tcmlh | CBI Hold | * | after MLE = | LOW | 4 | ns | 8, 10, 11 | | 48 | tmpls | MDIN Set-up | * | before PLE = | HIGH | 12 | ns | _ | | 49 | tmplh | MDIN Hold | * | after PLE = | HIGH | 0 | ns | _ | | 50 | tcpls | CBI Set-up | * | before PLE = | HIGH | 12 | ns | _ | | 51 | tcplh | CBI Hold | * | after PLE = | HIGH | 0 | ns | _ | | 52 | tcpcls | PCBI Set-up | * | before PLE = | HIGH | 12 | ns | _ | | 53 | tcpclh | PCBI Hold | * | after PLE = | HIGH | 0 | ns | _ | | DIAGNOSTI | C SET-UP AN | ID HOLD TIMES | | | | | | | | 54 | tcscs | CBI Set-up | * | | | 12 | ns | 15 | | 55 | tmscs | MDIN Set-up | * | before SYNCLK = | HIGH | 12 | ns | 15 | | 56 | tmlscs | MLE Set-up = | HIGH | | | 12 | ns | 15 | | 57 | tsescs | SCLKEN Set-up = | LOW | | | 4 | ns | 15 | | 58 | tsesch | SCLKEN Hold = | LOW | after SYNCLK = | HIGH | 4 | ns | 15 | #### NOTE: #### MINIMUM PULSE WIDTH | | Parameter | Minimum Pulse Width | | Refer to<br>Timing Diagram | | | |--------|-----------|----------------------------------------------|-----------------|----------------------------|------|--------| | Number | name | Input | Conditions | Min. | Unit | Figure | | 59 | tclear | Min. CLEAR LOW time to clear diag. registers | Data = Valid | 8 | ns | 14 | | 60 | tmle | Min. MLE HIGH time to strobe new data | MD, CBI = Valid | 5 | ns | _ | | 61 | tple | Min. PLE HIGH time to strobe new data | SD = Valid | 5 | ns | _ | | 62 | tsle | Min. SLE HIGH time to strobe new data | SD = Valid | 5 | ns | _ | | 63 | tsynci k | Min_SYNCLK HIGH time to clock in new data | SCKEN - LOW | 5 | ns | 14 | | Input Rise Levels | GND to 3V | | | | |-------------------------------|---------------|--|--|--| | Input Rise/Fall Times | 1V/ns | | | | | Input Timing Reference Levels | 1.5V | | | | | Output Reference Levels | 1.5V | | | | | Output Load | See Figure 18 | | | | <sup>\* =</sup> Where "edge" is not specified, both HIGH and LOW edges are implied. # 64-BIT LOWER SLICE APPLICATION EXCEPTION (49C465) | | | Parameter Description | | | | | | | | Refer to | |--------|----------------------------------|-----------------------|--------|--------------|--------|------|---------|------|------|--------------------------| | Number | Parameter<br>Name | From<br>Input | (edge) | To<br>Output | (edge) | Тур. | Min. | Max. | Unit | Timing Diagram<br>Figure | | | | | | - | | 136. | 1411111 | | | 1 igui c | | 39(a) | tMEMxZ | MOE | HIGH | MDout | Hi-Z | _ | _ | 13 | ns | 12 | | | t <sub>PCBI</sub> <sup>(1)</sup> | MOE | HIGH | PCBIN | | 27 | _ | _ | ns | 12 | | 26(a) | tmls | MLE | HIGH | SDout | | _ | 34 | _ | ns | 12 | ### 64-BIT UPPER SLICE APPLICATION EXCEPTION (49C465) | | | Parameter Description | | | | | | | Refer to | |-----------|-----------|-----------------------|--------|--------|--------|------|------|------|----------------| | | Parameter | From | | To | | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Min. | Max. | Unit | Figure | | 39(a) | tMEMxZ | MOE | HIGH | MDout | Hi-Z | I | 13 | ns | 13 | | 44(a) | tmmls | MDIN Set-up | | | | 6.5 | _ | ns | 13 | | 45(a) | tmmlh | MDIN Hold | | | | 6.5 | _ | ns | 13 | | 46(a) (2) | tcmls | CBI Set-up | | | | | _ | ns | 13 | | 47(a) (2) | tcmlh | CBI Hold | | • | | | _ | ns | 13 | | | Parameter | Minimum Pu | lse Width | | | | Refer to<br>Timing Diagram | |--------|-----------|-----------------------|-----------------|------|------|------|----------------------------| | Number | Name | Input | Conditions | Min. | Max. | Unit | Figure | | 60(a) | tmle | Min. MLE HIGH time to | MD, CBI = Valid | 8.5 | _ | ns | 13 | | | | strobe new data | | | | | | | | | F | Parameter | Description | n | | | | | Refer to | |--------|---------------------|-------|-----------|-------------|--------|------|------|------|------|----------------| | | Parameter | From | | To | | | | | | Timing Diagram | | Number | Name | Input | (edge) | Output | (edge) | Тур. | Min. | Max. | Unit | Figure | | | tcBI <sup>(3)</sup> | MOE | HIGH | CBIN | | 27 | _ | _ | ns | 13 | | 26(a) | tmls | MLE | HIGH | SDout | | _ | 34 | _ | ns | 13 | - 1. Partial Checkbit input (PCBI) of 64-bit lower slice comes from the Syndrome output of the upper slice unit. Valid input time is shown above as tPCBI. - 2. There is no setup and hold time for CBI bus input on 64-bit upper slice operation mode. - 3. Valid CBI signal comes from the Syndrome output of lower slice. Typical time of valid CBIN is shown as tCBI. #### NOTE: 1. Assumes that System Data is valid at least 3ns (Com.) before SLE goes HIGH. Figure 7. 32-Bit Generate Timing #### NOTE: 1. Assumes that Memory Data and Checkbits are valid at least 3ns before MLE goes HIGH. Figure 8. 32-Bit Detect Timing #### NOTE: 1. Assumes that Memory Data and Checkbits are valid at least 3ns before MLE goes HIGH. Figure 9. 32-Bit Correct Timing #### NOTE: 1. Assumes that SystemData is valid at least 3ns before SLE goes HIGH. Figure 10. 64-Bit Generate Timing—(64-Bit Cascading System) #### NOTE: 1. Assumes that SystemData is valid at least 3ns before SLE goes HIGH. Figure 11. 64-Bit Detect Timing #### NOTE: 1. Assumes that Memory Data and Checkbits are valid at least 4ns before MLE goes HIGH. Figure 12. 64-Bit Correct Timing (Lower Slice) #### NOTE: 1. Assumes that Memory Data and Checkbits are valid at least 4ns before MLE goes HIGH. Figure 13. 64-Bit Correct Timing (Upper Slice) - 1. Assumes that System Data is valid at least 3ns before SLE goes HIGH. - 2. Assumes that Memory Data is valid at least 4ns before MLE goes HIGH. Figure 14. 64-Bit Single Chip "Generate Only" Timing # **AC TIMING DIAGRAMS—DIAGNOSTIC TIMING** Figure 15. 32-Bit Diagnostic Timing # **TEST WAVEFORMS** #### TEST CIRCUITS FOR ALL OUTPUTS # **SWITCH POSITION** | Test | Switch | | | | |-----------------|--------|--|--|--| | Open Drain | | | | | | Disable Low | Closed | | | | | Enable Low | | | | | | All Other Tests | Open | | | | #### **DEFINITIONS:** CL= Load capacitance: includes jig and probe capacitance. $\mathsf{R} \mathsf{T} = \mathsf{Termination}$ resistance: should be equal to $\mathsf{Z} \mathsf{O} \mathsf{U} \mathsf{T}$ of the Pulse Generator. # SET-UP, HOLD, AND RELEASE TIMES ### **PULSE WIDTH** # **PROPAGATION DELAY** ### **ENABLE AND DISABLE TIMES** - Diagram shown for input Control Enable-LOW and input Control Disable-HIGH. - 2. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; tF $\leq$ 2.5ns; tR $\leq$ 2.5ns. ## ORDERING INFORMATION CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com\*