## HIGH SPEED 2K X 16 DUAL-PORT SRAM ### IDT7133SA/LA IDT7143SA/LA #### **Features** - High-speed access - Military: 25/35/45/55/70/90ns (max.) - Industrial: 25/35/55ns (max.) - Commercial: 20/25/35/45/55/70/90ns (max.) - Low-power operation - IDT7133/43SA Active: 1150mW (typ.) Standby: 5mW (typ.) - IDT7133/43LA Active: 1050mW (typ.) Standby: 1mW (typ.) - Versatile control for write: separate write control for lower and upper byte of each port - MASTER IDT7133 easily expands data bus width to 32 bits or more using SLAVE IDT7143 - On-chip port arbitration logic (IDT7133 only) - ◆ BUSY output flag on IDT7133; BUSY input on IDT7143 - Fully asynchronous operation from either port - Battery backup operation–2V data retention - ◆ TTL-compatible; single 5V (±10%) power supply - Available in 68-pin ceramic PGA, Flatpack, PLCC and 100pin TQFP - ◆ Military product compliant to MIL-PRF-38535 QML - Industrial temperature range (-40°C to +85°C) is available for selected speeds #### **Description** The IDT7133/7143 are high-speed 2K x 16 Dual-Port Static RAMs. The IDT7133 is designed to be used as a stand-alone 16-bit Dual-Port RAM or as a "MASTER" Dual-Port RAM together with the IDT7143 "SLAVE" Dual-Port in 32-bit-or-more word width systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 32-bit-or-wider ## **Functional Block Diagram** #### NOTE: IDT7133 (MASTER): <u>BUSY</u> is open drain output and requires pull-up resistor. IDT7143 (SLAVE): <u>BUSY</u> is input. **JUNE 2000** ©2000 Integrated Device Technology, Inc. DSC 2746/11 memory system applications results in full-speed, error-free operation without the need for additional discrete logic. Both devices provide two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{\text{CE}}$ , permits the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using IDT's CMOS high-performance technology, these devices typically operate on only 1,150mW of power. Low-power (LA) versions offer battery backup data retention capability, with each port typically consuming 200µW for a 2V battery. The IDT7133/7143 devices have identical pinouts. Each is packed in a 68-pin ceramic PGA, 68-pin flatpack, 68-pin PLCC and 100-pin TQFP. Military grade product is manufactured in compliance with the latest revision of MIL-PRF-38535 QML, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. ### Pin Configurations (1,2,3) - Both Vcc pins must be connected to the power supply to ensure reliable operation. - Both GND pins must be connected to the ground supply to ensure reliable operation - J68-Package body is approximately 0.95 in x 0.95 in x 0.17 in. F68-Package body is approximately 1.18 in x 1.18 in x 0.16 in. PN100-Package body is approximately 14mm x 14mm x 1.4mm. - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. ## Pin Configurations<sup>(1,2,3)</sup> (con't.) | | | 51 | 50 | 48 | 46 | 44 | 42 | 40 | 38 | 36 | | |--------------------|--------------------|--------------------|------------------|--------|------------------|--------------------|--------------|------------------|------------------|-------------------|--------------------| | 11 | | A <sub>6</sub> L | A <sub>5</sub> L | AзL | A <sub>1</sub> L | BUSYL | CER | A <sub>0</sub> R | A <sub>2</sub> R | A <sub>4</sub> R | | | | 53 | 52 | 49 | 47 | 45 | 43 | 41 | 39 | 37 | 35 | 34 | | 10 | A8L | A7L | A4L | A2L | Aol | CEL | BUSYR | A1R | A3R | A5R | A6R | | | 55 | 54 | | | | | | | | 32 | 33 | | 09 | A <sub>10</sub> L | A <sub>9</sub> L | | | | | | | | A <sub>8</sub> R | A7R | | | 57 | 56 | | | | | | | | 30 | 31 | | 08 | R/WLLB | ŌĒL | | | | | | | | A <sub>10</sub> R | A9R | | | 59 | 58 | | | | | | | | 28 | 29 | | 07 | Vcc(1) | R/WLUB | | | וחו | | R/WRLB | <del>OE</del> R | | | | | | 61 | 60 | | | | Γ7133/₄<br>3U68-1 | | | | 26 | 27 | | 06 | I/O <sub>1</sub> L | I/OoL | | | | GND <sup>(2)</sup> | R/WRUB | | | | | | | 63 | 62 | | | To | op Viev | <b>/</b> (5) | | | 24 | 25 | | 05 | I/O3L | I/O <sub>2</sub> L | | | | | | | | I/O14R | I/O15R | | | 65 | 64 | | | | | | | | 22 | 23 | | 04 | I/O <sub>5</sub> L | I/O4L | | | | | | | | I/O12R | I/O13R | | | 67 | 66 | | | | | | | | 20 | 21 | | 03 | I/O7L | I/O <sub>6L</sub> | | | | | | | | I/O10R | I/O <sub>11R</sub> | | | 68 | 1 | 3 | 5 | 7 | 9 | 11 | 13 | 15 | 18 | 19 | | 02 | I/O8L | I/O9L | I/O11L | I/O13L | I/O15L | GND <sup>(2)</sup> | I/O1R | I/O3R | I/O5R | I/O8R | I/O9R | | | | 2 | 4 | 6 | 8 | 10 | 12 | 14 | 16 | 17 | | | 01 | <b>/*</b> | I/O10L | I/O12L | I/O14L | Vcc(1) | I/Oor | I/O2R | I/O4R | I/O6R | I/O7R | | | Pin 1'<br>Designat | or A | В | С | D | E | F | G | Н | J | K | L | #### NOTES: - 1. Both Vcc pins must be connected to the power supply to ensure reliable operation. - 2. Both GND pins must be connected to the ground supply to ensure reliable operation. - Package body is approximately 1.18 in x 1.18 in x 0.16 in. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. #### **Pin Names** | Left Port | Right Port | Names | | | | | |----------------|-------------------------------|------------------------------|--|--|--|--| | ĒĒ | <b>ՇĒ</b> R | Chip Enable | | | | | | R/WLUB | R/WRUB | Upper Byte Read/Write Enable | | | | | | R/WLLB | R/Wrlb | Lower Byte Read/Write Enable | | | | | | ŌĒL | <del>OE</del> R | Output Enable | | | | | | A0L - A10L | Aor - A10r | Address | | | | | | I/O0L - I/O15L | I/Oor - I/O15R | Data Input/Output | | | | | | BUSYL | <del>BUS</del> Y <sub>R</sub> | Busy Flag | | | | | | V | СС | Power | | | | | | G | ND | Ground | | | | | 2746 drw 04 2746 tbl 01 ## Absolute Maximum Ratings(1) | Symbol | Rating | Commercial<br>& Industrial | Military | Unit | |----------------------|--------------------------------------|----------------------------|--------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | ۰C | | Tstg | Storage<br>Temperature | -65 to +150 | -65 to +150 | ۰C | | PT <sup>(3)</sup> | Power<br>Dissipation | 2.0 | 2.0 | W | | ЮИТ | DC Output<br>Current | 50 | 50 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ Vcc + 10%. ### Capacitance (TA = +25°C, f = 1.0mhz) | Symbol | Parameter <sup>(1)</sup> | Conditions <sup>(2)</sup> | Max. | Unit | |--------|--------------------------|---------------------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 11 | pF | | Соит | Output Capacitance | Vout = 3dV | 11 | pF | #### NOTES - This parameter is determined by device characterization but is not production tested. - 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V. # Maximum Operating Temperature and Supply Voltage (1,2) | | | <u> </u> | | |------------|------------------------|----------|-------------------| | Grade | Ambient<br>Temperature | GND | Vcc | | Military | -55°C to +125°C | 0V | 5.0V <u>+</u> 10% | | Commercial | 0°C to +70°C | 0V | 5.0V <u>+</u> 10% | | Industrial | -40°C to +85°C | 0V | 5.0V <u>+</u> 10% | #### NOTES: 2746 tbl 02 2746 tbl 04 1. This is the parameter Ta. This is the "instant on" case temperature. ## Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | | | | |--------|--------------------|---------------------|------|--------|------|--|--|--|--|--| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | | | | | | GND | Ground | 0 | 0 | 0 | V | | | | | | | VIH | Input High Voltage | 2.2 | | 6.0(2) | V | | | | | | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | ٧ | | | | | | 2746 tbl 05 - NOTES: - 1. VIL (min.) = -1.5V for pulse width less than 10ns. - 2. VTERM must not exceed Vcc + 10%. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (Either port, Vcc = 5.0V ± 10%) 2746 tbl 03 | | | | 7133SA<br>7143SA | | 713<br>714 | | | |--------|--------------------------------------|-----------------------------------------|------------------|------|------------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, $VIN = 0V$ to $Vcc$ | _ | 10 | | 5 | μΑ | | llo | Output Leakage Current | $\overline{CE} = VH$ , Vout = 0V to Vcc | | 10 | | 5 | μA | | Vol | Output Low Voltage (I/Oo-I/O15) | IoL = 4mA | | 0.4 | _ | 0.4 | V | | Vol | Open Drain Output Low Voltage (BUSY) | IoL = 16mA | 1 | 0.5 | - | 0.5 | V | | Voh | Output High Voltage | IOH = -4mA | 2.4 | _ | 2.4 | _ | V | #### NOTE: 1. At Vcc ≤ 2.0V, input leakages are undefined. 2746 tbl 06 # DC Electrical Characteristics Operating Temperature and Supply Voltage Range<sup>(2)</sup> (Vcc = 5.0V ± 10%) | | | oubbil toimage iraiig | - ( | | 0.01 = 10/0 | | | | | | | |------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------|------------|-----------------------|------------|---------------------------------|-----------------------------------------------------|---------------------------------|--------------|------| | | | | | | 7133<br>7143<br>Com'l | X20 | 7133<br>7143<br>Com'l<br>& Mili | X25<br>, Ind | 7133<br>7143<br>Com'l<br>& Mili | X35<br>, Ind | | | Symbol | Parameter | Test Condition | Versi | on | Typ. <sup>(1)</sup> | Max. | Typ. <sup>(1)</sup> | Max. | Typ. <sup>(1)</sup> | Max. | Unit | | Icc | Dynamic Operating Current (Both Ports Active) Dynamic Operating $\overline{CE} = VIL$ , Outputs Dis | CE = VIL, Outputs Disabled | COM'L | S<br>L | 250<br>230 | 310<br>280 | 250<br>230 | 300<br>270 | 240<br>210 | 295<br>250 | mA | | | (Bolii Polis Active) | T = MAX <sup>ee</sup> | MIL &<br>IND | S<br>L | | | 250<br>230 | 330<br>300 | 240<br>220 | 325<br>295 | | | ISB1 | (Both Ports - TTL | $\overline{CE}$ L and $\overline{CE}$ R = VIH<br>$f = MAX^{(3)}$ | COM'L | S<br>L | 25<br>25 | 80<br>70 | 25<br>25 | 80<br>70 | 25<br>25 | 70<br>60 | mA | | | | | MIL &<br>IND | S<br>L | | | 25<br>25 | 90<br>80 | 25<br>25 | 75<br>65 | | | ISB2 | Standby Current<br>(One Port - TTL | CE'A" = VIL and CE'B" = VIH <sup>(4)</sup> | COM'L | S<br>L | 140<br>120 | 200<br>180 | 140<br>100 | 200<br>170 | 120<br>100 | 180<br>160 | mA | | | Level Inputs) | Active Port Outputs Disabled | MIL &<br>IND | S<br>L | - | | 140<br>100 | 25 80 25 65<br>140 200 120 180 m<br>100 170 100 160 | | | | | ISB3 | Full Standby Current<br>(Both Ports - | Both Ports CE⊥ and<br>CER > VCC - 0.2V<br>VN > VCC - 0.2V or | COM'L | S<br>L | 1.0<br>0.2 | 15<br>5 | 1.0<br>0.2 | 15<br>4 | 1.0<br>0.2 | 15<br>4 | mA | | | | VIN > VCC - 0.2V of<br>$VIN < 0.2V, f = 0^{(4)}$ | MIL &<br>IND | S<br>L | | _ | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | | | ISB4 Full Standby Current<br>(One Port - | <u>CE</u> 'A" < 0.2V and<br><u>CE</u> 'B" > VCC - 0.2V <sup>(5)</sup> | COM'L | S<br>L | 140<br>120 | 190<br>170 | 140<br>120 | 190<br>170 | 120<br>100 | 170<br>150 | mA | | | | CMOS Level Inputs) | Vin > Vcc - 0.2V or Vin < 0.2V<br>Active Port Outputs Disabled<br>f = Max <sup>(3)</sup> | MIL &<br>IND | S<br>L | _ | _ | 140<br>120 | 220<br>200 | 120<br>100 | 190<br>170 | | 2746 tbl 07a | | | | 7133X45<br>7143X45<br>Com'l &<br>Military | | 7133<br>7143<br>Com'l<br>& Mili | X55<br>, Ind | 7133X70/90<br>7143X70/90<br>Com'l &<br>Military | | | | | |--------|-------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------|--------------|-------------------------------------------------|------------|---------------------|------------|------| | Symbol | Parameter | Test Condition | Versio | on | Typ. <sup>(1)</sup> | Max. | Typ. <sup>(1)</sup> | Мах. | Typ. <sup>(1)</sup> | Max. | Unit | | Icc | Current | $\overline{CE} = VIL$ , Outputs Disabled<br>$f = IMAX^{(2)}$ | COM'L | S<br>L | 230<br>210 | 290<br>250 | 230<br>210 | 285<br>250 | 230<br>210 | 280<br>250 | mA | | | (BUIT PUIS ACTIVE) | I = IMAX <sup>ey</sup> | MIL &<br>IND | S<br>L | 230<br>210 | 320<br>290 | 230<br>210 | 315<br>285 | 230<br>210 | 310<br>280 | | | ISB1 | Standby Current<br>(Both Ports - TTL<br>Level Inputs) | $\overline{CEL}$ and $\overline{CER} = VIH$ $f = f_{MAX}^{(2)}$ | COM'L | S<br>L | 25<br>25 | 75<br>65 | 25<br>25 | 70<br>60 | 25<br>25 | 70<br>60 | mA | | | Lever inpuis) | 1 = WAX* | MIL &<br>IND | S<br>L | 25<br>25 | 80<br>70 | 25<br>25 | 80<br>70 | 25<br>25 | 75<br>65 | | | ISB2 | (One Port - TTL | CE"A" = VIL and CE"B" = VIH <sup>(4)</sup> f=fMAX <sup>(3)</sup> | COM'L | S<br>L | 120<br>100 | 190<br>170 | 120<br>100 | 180<br>160 | 120<br>100 | 180<br>160 | mA | | | Level Inputs) | Active Port Outputs Disabled | COM'L S 230 290 230 285 230 280 mA MIL & S 230 320 290 210 250 210 250 MIL & S 25 75 25 70 25 70 MIL & S 25 65 25 60 25 75 MIL & S 25 70 25 70 25 65 COM'L S 120 190 120 180 120 180 mA | | | | | | | | | | ISB3 | Full Standby Current<br>(Both Ports -<br>CMOS Level Inputs) | Both Ports CEL and<br>CER > Vcc - 0.2V<br>VN > Vcc - 0.2V or | COM'L | S<br>L | | | | | | | mA | | | Civios Level Inpuis | VIN < 0.2V, f = 0 <sup>(4)</sup> | | S<br>L | | | | | | | | | ISB4 | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | CE'A" < 0.2V and<br>CE'B" > Vcc - 0.2V <sup>6</sup> )<br>VN > Vcc - 0.2V or VN < 0.2V | COM'L | S<br>L | | | | | | | mA | | | Givios Level Ilipuis) | Active Port Outputs Disabled f = MAX <sup>(3)</sup> | | S<br>L | | | | | | | | #### NOTES - 1. Vcc = 5V, $TA = +25^{\circ}C$ for Typ., and are not production tested. Iccdc = 180mA (typ.) - 2. 'X' in part number indicates power rating (SA or LA) - 3. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/ trc, and using "AC Test Conditions" of input levels of GND to 3V. - 4. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby. - 5. Port "A" may be either left or right port. Port "B" is the opposite from port "A". 2746 tbl 07b 2746 tbl 08 ### **Data Retention Characteristics** (LA Version Only) VLC = 0.2V, VHC = VCC - 0.2V | | | | 7 | 7133LA/7143LA | | | | |---------------------|--------------------------------------|--------------------------------------------|-------------|--------------------|---------------------|------|------| | Symbol | Parameter | Test Co | ndition | Min. | Typ. <sup>(1)</sup> | Max. | Unit | | <b>V</b> DR | Vcc for Data Retention | Vcc = 2V | | 2.0 | _ | _ | V | | ICCDR | Data Retention Current | CE ≥ VHC | MIL. & IND. | _ | 100 | 4000 | μA | | | | $V_{IN} \ge V_{HC} \text{ or } \le V_{LC}$ | COM'L. | | 100 | 1500 | | | tcdr <sup>(3)</sup> | Chip Deselect to Data Retention Time | | | 0 | _ | _ | V | | tr <sup>(3)</sup> | Operation Recovery Time | | | trc <sup>(2)</sup> | _ | _ | ٧ | #### NOTES: - 1. Vcc = 2V, Ta = +25°C, and are not production tested. - 2. trc = Read Cycle Time - 3. This parameter is guaranteed by device characterization but is not production tested. #### **Data Retention Waveform** #### **AC Test Conditions** | AO ICST OCHUITIONS | | |-------------------------------|--------------------| | Input Pulse Levels | GND to 3.0V | | Input Rise/Fall Times | 5ns Max. | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figures 1, 2 and 3 | 2746 tbl 09 Figure 1. AC Output Test Load Figure 2. Output Load (for tLz, tHz, twz, tow) \*Including scope and jig Figure 3. BUSY Output Load (IDT7133 only) ## **AC Electrical Characteristics Over the** Operating Temperature and Supply Voltage<sup>(3)</sup> | | | 7143 | 7143X20<br>om'l Only C | | 7133X25<br>7143X25<br>Com'l, Ind<br>& Military | | 7133X35<br>7143X35<br>Com'l, Ind<br>& Military | | |------------|-------------------------------------|------|------------------------|------|------------------------------------------------|------|------------------------------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 20 | _ | 25 | _ | 35 | _ | ns | | taa | Address Access Time | _ | 20 | _ | 25 | _ | 35 | ns | | tace | Chip Enable Access Time | | 20 | | 25 | _ | 35 | ns | | taoe | Output Enable Access Time | | 12 | 1 | 15 | _ | 20 | ns | | tон | Output Hold from Address Change | 0 | _ | 0 | | 0 | _ | ns | | tLz | Output Low-Z Time <sup>(1,2)</sup> | 0 | _ | 0 | | 0 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 12 | _ | 15 | _ | 20 | ns | | tpu | Chip Enable to Power Up Time (2) | 0 | | 0 | _ | 0 | _ | ns | | tPD | Chip Disable to Power Down Time (2) | _ | 20 | _ | 50 | _ | 50 | ns | 2746 tbl 10a | | | 714<br>Cor | 133X45 7133X55<br>143X45 7143X55<br>com'l & Com'l, Ind<br>Military & Military | | 7133X70/90<br>7143X70/90<br>Com'l &<br>Military | | | | |------------|-------------------------------------|------------|-------------------------------------------------------------------------------|------|-------------------------------------------------|-------|-------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | _ | | | | | | | | trc | Read Cycle Time | 45 | _ | 55 | _ | 70/90 | _ | ns | | taa | Address Access Time | _ | 45 | _ | 55 | _ | 70/90 | ns | | tace | Chip Enable Access Time | _ | 45 | _ | 55 | _ | 70/90 | ns | | taoe | Output Enable Access Time | _ | 25 | _ | 30 | _ | 40/40 | ns | | tон | Output Hold from Address Change | 0 | _ | 0 | _ | 0/0 | _ | ns | | tLZ | Output Low-Z Time <sup>(1,2)</sup> | 0 | _ | 5 | _ | 5/5 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 20 | _ | 20 | _ | 25/25 | ns | | tpu | Chip Enable to Power Up Time (2) | 0 | _ | 0 | _ | 0/0 | _ | ns | | tpp | Chip Disable to Power Down Time (2) | _ | 50 | | 50 | | 50/50 | ns | #### NOTES: 2746 tbl 10b - 1. Transition is measured 0mV fromLow or High-impedance voltage with load (Figure 2). - This parameter is guaranteed by device characterization, but is not production tested. 'X' in part number indicates power rating (SA or LA). ## TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE(5) ## TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE(5) - Timing depends on which signal is asserted last, OE or CE. Timing depends on which signal is deasserted first, OE or CE. - 3. tbbb delay is required only in a case where the opposite port is completing a write operation to the same address location. For simultaneous read operations, BUSY has no relationship to valid output data. - 4. Start of valid data depends on which timing becomes effective last, taoe, tace, taa, or tbdd. - 5. $R/W = V_{IH}$ , and the address is valid prior to or coincidental with $\overline{CE}$ transition LOW. # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(5)</sup> | | | 7133X20<br>7143X20<br>Com'l Only | | 7133X25<br>7143X25<br>Com'l, Ind<br>& Military | | 7133X35<br>7143X35<br>Com'l, Ind<br>& Military | | | |-------------|----------------------------------------------------|----------------------------------|------|------------------------------------------------|------|------------------------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | | | | | | | | | | twc | Write Cycle Time <sup>(3)</sup> | 20 | | 25 | | 35 | _ | ns | | tew | Chip Enable to End-of-Write | 15 | _ | 20 | _ | 25 | _ | ns | | taw | Address Valid to End-of-Write | 15 | _ | 20 | _ | 25 | _ | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | _ | ns | | twp | Write Pulse Width | 15 | _ | 20 | _ | 25 | _ | ns | | twr | Write Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | tow | Data Valid to End-of-Write | 15 | _ | 15 | _ | 20 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 12 | _ | 15 | _ | 20 | ns | | tон | Data Hold Time <sup>(4)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | _ | 12 | _ | 15 | _ | 20 | ns | | tow | Output Active from End-of-Write <sup>(1,2,4)</sup> | 0 | | 0 | _ | 0 | _ | ns | 2746 tbl 11a | | | 7133X45<br>7143X45<br>Com'l &<br>Military | | 7133X55<br>7143X55<br>Com'l, Ind<br>& Military | | 7133X70/90<br>7143X70/90<br>Com'l &<br>Military | | | |-------------|----------------------------------------------------|-------------------------------------------|------|------------------------------------------------|------|-------------------------------------------------|-------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLI | E | | | | | | | | | twc | Write Cycle Time <sup>(3)</sup> | 45 | _ | 55 | _ | 70/90 | _ | ns | | tew | Chip Enable to End-of-Write | 30 | _ | 40 | _ | 50/50 | - | ns | | taw | Address Valid to End-of-Write | 30 | _ | 40 | _ | 50/50 | _ | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0/0 | _ | ns | | twp | Write Pulse Width | 30 | _ | 40 | _ | 50/50 | - | ns | | twr | Write Recovery Time | 0 | _ | 0 | _ | 0/0 | _ | ns | | tow | Data Valid to End-of-Write | 20 | _ | 25 | _ | 30/30 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 20 | _ | 20 | _ | 25/25 | ns | | tDH | Data Hold Time <sup>(4)</sup> | 5 | _ | 5 | _ | 5/5 | - | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | | 20 | _ | 20 | | 25/25 | ns | | tow | Output Active from End-of-Write <sup>(1,2,4)</sup> | 5 | | 5 | | 5/5 | | ns | #### NOTES: 2746 tbl 11b - 1. Transition is measured 0mV from Low or High-impedance voltage from the Output Test Load (Figure 2). - 2. This parameter is guaranteed by device characterization but not production tested. - 3. For MASTER/SLAVE combination, two = tbaa + twr + twp, since $R\overline{W}$ = VIL must occur after tbaa. - 4. The specification for tDH must be met by the device supplying write data to the RAM under all operation conditions. Although tDH and tow values will very over voltage and temperature, the actual tDH will always be smaller than the actual tow. - 5. 'X' in part number indicates power rating (SA or LA). ## **AC Electrical Characteristics Over the** Operating Temperature and Supply Voltage<sup>(6)</sup> | | | 7133X20<br>7143X20<br>Com'l Only | | 7133X25<br>7143X25<br>Com'l, Ind<br>& Military | | 7133X35<br>7143X35<br>Com'l, Ind<br>& Military | | | |--------------|----------------------------------------------------|----------------------------------|------|------------------------------------------------|------|------------------------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | BUSY TIMING | (For MASTER 71V33) | | | | | | | | | tbaa | BUSY Access Time from Address | - | 20 | 1 | 20 | I | 30 | ns | | tBDA | BUSY Disable Time from Address | | 20 | - | 20 | - | 30 | ns | | <b>t</b> BAC | BUSY Access Time from Chip Enable | | 20 | _ | 20 | | 25 | ns | | tBDC | BUSY Disable Time from Chip Enable | | 17 | _ | 20 | | 25 | ns | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | | 40 | | 50 | | 60 | ns | | todd | Write Data Valid to Read Data Delay <sup>(1)</sup> | | 30 | | 35 | | 45 | ns | | tBDD | BUSY Disable to Valid Data <sup>(2)</sup> | _ | 25 | _ | 30 | _ | 35 | ns | | tAPS | Arbitration Priority Set-up Time <sup>(3)</sup> | 5 | _ | 5 | _ | 5 | _ | ns | | twn | Write Hold After BUSY <sup>(5)</sup> | 20 | | 20 | | 25 | _ | ns | | BUSY INPUT T | USY INPUT TIMING (For SLAVE 71V43) | | | | | | | | | twB | BUSY Input to Write <sup>(4)</sup> | 0 | | 0 | | 0 | | ns | | twn | Write Hold After BUSY <sup>(5)</sup> | 20 | | 20 | | 25 | | ns | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | | 40 | _ | 50 | | 60 | ns | | todd | Write Data Valid to Read Data Delay <sup>(1)</sup> | | 30 | | 35 | | 45 | ns | | | | 7133X45<br>7143X45<br>Com'l &<br>Military | | 7133X55<br>7143X55<br>Com'l, Ind<br>& Military | | 7133X70/90<br>7143X70/90<br>Com'l &<br>Military | | | |-------------------------------------|----------------------------------------------------|-------------------------------------------|------|------------------------------------------------|------|-------------------------------------------------|-------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | BUSY TIMING | (For MASTER 71V33) | | | | | | | | | <b>t</b> BAA | BUSY Access Time from Address | _ | 40 | - | 40 | _ | 45/45 | ns | | tbda | BUSY Disable Time from Address | | 40 | 1 | 40 | I | 45/45 | ns | | <b>TBAC</b> | BUSY Access Time from Chip Enable | | 30 | _ | 35 | | 35/35 | ns | | tBDC | BUSY Disable Time from Chip Enable | _ | 25 | _ | 30 | | 30/30 | ns | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | | 80 | _ | 80 | _ | 90/90 | ns | | todd | Write Data Valid to Read Data Delay <sup>(1)</sup> | | 55 | - | 55 | | 70/70 | ns | | tBDD | BUSY Disable to Valid Data <sup>(2)</sup> | | 40 | _ | 40 | | 40/40 | ns | | taps | Arbitration Priority Set-up Time <sup>(3)</sup> | 5 | | 5 | | 5/5 | - | ns | | twn | Write Hold After BUSY <sup>(5)</sup> | 30 | | 30 | | 30/30 | - | ns | | BUSY INPUT TIMING (For SLAVE 71V43) | | | | | | | | | | twB | BUSY Input to Write <sup>(4)</sup> | 0 | - | 0 | | 0/0 | _ | ns | | twн | Write Hold After BUSY <sup>(5)</sup> | 30 | _ | 30 | | 30/30 | _ | ns | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | | 80 | - | 80 | _ | 90/90 | ns | | tDDD | Write Data Valid to Read Data Delay <sup>(1)</sup> | _ | 55 | _ | 55 | _ | 70/70 | ns | ### NOTES: - Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read and Busy". tbdb is calculated parameter and is greater of 0, twdb twp (actual) or tddb tdw (actual). - To ensure that the earlier of the two ports wins. To ensure that the write cycle is inhibited on port "B" during contention on port "A". To ensure that a write cycle is completed on port "B" after contention on port "A". 'X' in part number indicates power rating (SA or LA). 2746 tbl 12b ## Timing Waveform of Write Cycle No. 1 (R/W Controlled Timing)(1,5,8) ## Write Cycle No. 2 (CE Controlled Timing)(1,5) - 1. R/W or CE must be HIGH during all address transitions. - 2. A write occurs during the overlap ( $\underline{\text{tew}}$ or $\underline{\text{twp}}$ ) of a $\overline{\text{CE}}$ = V<sub>IL</sub> and a R/ $\overline{\text{W}}$ = V<sub>IL</sub>. - two is measured from the earlier of $\overline{CE}$ or $R/\overline{W}$ going HIGH to the end of the write cycle. - 4. During this period, the I/O pins are in the output state, and input signals must not be applied. - 5. If the CE LOW transition occurs simultaneously with or after the RM LOW transition, the outputs remain in the High-impedance state. - Timing depends on which enable signal (\overline{CE} or R/\overline{W}) is asserted last. Timing depends on which enable signal is de-asserted first, \overline{CE} or \overline{OE}. - If $\overline{OE}$ is LOW during a $\overline{RW}$ controlled write cycle, the write pulse width must be the larger of two or (twz + tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{\text{OE}}$ is HIGH during an RIW controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 9. $\dot{R/W}$ for either upper or lower byte. ## Timing Waveform of Write with Port-to-Port Read and BUSY (1,2,3) #### NOTES: - 1. To ensure that the earlier of the two ports wins, taps is ignored for Slave (IDT7143). - 2. $\overline{CE}L = \overline{CE}R = VIL$ - 3. $\overline{OE} = V_{IL}$ for the reading port. - 4. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". ## Timing Waveform of Write with $\overline{\text{BUSY}}^{(3)}$ - 1. twn must be met for both BUSY input (IDT7143, slave) and output (IDT7133, master). - 2. $\overline{\text{BUSY}}$ is asserted on port "B" blocking $R/\overline{W}$ "B", until $\overline{\text{BUSY}}$ "B" goes HIGH. - 3. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A". ## Timing Waveform of BUSY Arbitration Controlled by CE Timing<sup>(1)</sup> ## Timing Waveform of BUSY Arbitration Controlled by Addresses<sup>(1)</sup> - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". - 2. If taps is not satisfied, the BUSY will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted (IDT7133 only). ### **Functional Description** The IDT7133/43 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7133/43 has an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}}$ HIGH). When a port is enabled, access to the entire memory array is permitted. Non-contention READ/WRITE conditions are illustrated in Truth Table 1. ### **Busy Logic** Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "busy". The $\overline{\text{BUSY}}$ pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a $\overline{\text{BUSY}}$ indication, the write signal is gated internally to prevent the write from proceeding. The use of $\overline{BUSY}$ logic is not required or desirable for all applications. In some cases it may be useful to logically OR the $\overline{BUSY}$ outputs together and use any $\overline{BUSY}$ indication as an interrupt source to flag the event of an illegal or illogical operation. If the write inhibit function of BUSY logic is not desirable, the $\overline{BUSY}$ logic can be disabled by using the IDT7143 (SLAVE). In the IDT7143, the $\overline{BUSY}$ pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the $\overline{BUSY}$ pins HIGH. If desired, unintended write operations can be prevented to a port by tying the $\overline{BUSY}$ pin for that port LOW. The $\overline{BUSY}$ outputs on the IDT 7133 RAM are open drain and require pullup resistors. # Width Expansion with Busy Logic Master/Slave Arrays When expanding an IDT7133/43 RAM array in width while using $\overline{\text{BUSY}}$ logic, one master part is used to decide which side of the RAM array will receive a $\overline{\text{BUSY}}$ indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the $\overline{\text{BUSY}}$ signal as a write inhibit signal. Thus on the IDT7133 RAM the $\overline{\text{BUSY}}$ pin is an output and on the IDT7143 RAM, the $\overline{\text{BUSY}}$ pin is an input (see Figure 3). Figure 4. Busy and chip enable routing for both width and depth expansion with the IDT7133 (MASTER) and the IDT7143 (SLAVE). Expanding the data bus width to 32 bits or more in a Dual-Port RAM system implies that several chips will be active at the same time. If each chip includes a hardware arbitrator, and the addresses for each chip arrive at the same time, it is possible that one will activate its BUSYL while another activates its BUSYR signal. Both sides are now BUSY and the CPUs will await indefinitely for their port to become free. To avoid the "Busy Lock-Out" problem, IDT has developed a MASTER/SLAVE approach where only one hardware arbitrator, in the MASTER, is used. The SLAVE has BUSY inputs which allow an interface to the MASTER with no external components and with a speed advantage over other systems. When expanding Dual-Port RAMs in width, the writing of the SLAVE RAMs must be delayed until after the $\overline{\text{BUSY}}$ input has settled. Otherwise, the SLAVE chip may begin a write cycle during a contention situation. Conversely, the write pulse must extend a hold time past $\overline{\text{BUSY}}$ to ensure that a write cycle takes place after the contention is resolved. This timing is inherent in all Dual-Port memory systems where more than one chip is active at the same time. The write pulse to the SLAVE should be delayed by the maximum arbitration time of the MASTER. If, then, a contention occurs, the write to the SLAVE will be inhibited due to BUSY from the MASTER. ### Truth Table I - Non-Contention Read/Write Control<sup>(4)</sup> | LEFT OR RIGHT PORT <sup>(1)</sup> | | | | | | | |-----------------------------------|-------|----|----|--------------------|---------|------------------------------------------------------------------------------------------------| | R/₩LB | R/Wub | ΖĒ | ŌĒ | I/O <sub>0-7</sub> | I/O8-15 | Function | | Х | Χ | Н | Х | Z | Z | Port Disabled and in Power Down Mode, ISB2, ISB4 | | Х | Χ | Н | Х | Z | Z | CER = CEL = VH, Power Down Mode, ISB1 or ISB3 | | L | L | L | Х | DATAIN | DATAIN | Data on Lower Byte and Upper Byte Written into Memory <sup>(2)</sup> | | L | Н | L | L | DATAIN | DATAout | Data on Lower Byte Written into Memory $^{(2)}$ , Data in Memory Output on Upper Byte $^{(3)}$ | | Н | L | L | L | DATAout | DATAIN | Data in Memory Output on Lower Byte (3), Data on Upper Byte Written into Memory (2) | | L | Н | L | Н | DATAIN | Z | Data on Lower Byte Written into Memory <sup>(2)</sup> | | Н | L | L | Н | Z | DATAIN | Data on Upper Byte Written into Memory (2) | | Н | Н | L | L | DATAout | DATAоит | Data in Memory Output on Lower Byte and Upper Byte | | Н | Н | L | Н | Z | Z | High Impedance Outputs | NOTES: 2746 tbl 13 - 1. Aol A10L≠A0R A10R - 2. If $\overline{\text{BUSY}} = \text{LOW}$ , data is not written. - 3. If $\overline{\text{BUSY}}$ = LOW, data may not be valid, see two and too timing. - 4. "H" = HIGH, "L" = LOW, "X" = Don't Care, "Z" = High-Impedance, "LB" = Lower Byte, "UB" = Upper Byte # Truth Table II — Address BUSY Arbitration | | ln | puts | Out | | | |-------------|-----------------|----------------------|-------------------|-----|------------------------------| | <u>C</u> E∟ | CE <sub>R</sub> | Aol-A1ol<br>Aor-A1or | BUSYL(1) BUSYR(1) | | Function | | Х | Х | NO MATCH | Н | Н | Normal | | Н | Х | MATCH | Н | Н | Normal | | Х | Н | MATCH | Н | Н | Normal | | L | L | MATCH | (2) | (2) | Write Inhibit <sup>(3)</sup> | 2746 tbl 14 - Pins BUSYL and BUSYR are both outputs on the IDT7133 (MASTER). Both are inputs on the IDT7143 (SLAVE). On Slaves the BUSY input internally inhibits writes. - "L" if the inputs to the opposite port were stable prior to the address and enable inputs of this port. "H" if the inputs to the opposite port became stable after the address and enable inputs of this port. If taps is not met, either BUSYL or BUSYR = VIL will result BUSYL and BUSYR outputs can not be LOW simultaneously. - Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving LOW regardless of actual logic level on the pin. ## **Ordering Information** ## **Datasheet Document History** 12/18/98: Initiated datasheet document history Converted to new format Cosmetic and typographical corrections Added additional notes to pin configurations Page 2 corrected PN100 pinout Corrected PF ordering code 2/17/99: 3/9/99: Cosmetic and typographical corrections Changed drawing format 6/9/99: 10/1/99: Added Industrial Temperature Ranges and removed corresponding notes 11/10/99: Replaced IDT logo 4/1/00: Changed ±500mV to 0mV in notes Page 2 Fixed overbar in pinout Page 4 Increased storage temperature parameters 6/26/00: Clarified Taparameter DC Electrical parameters-changed wording from "open" to "disabled" **CORPORATE HEADQUARTERS** 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: 831-754-4613 DualPortHelp@idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc.