## HIGH SPEED 2K x 8 DUAL PORT STATIC RAM ## IDT7132SA/LA IDT7142SA/LA ### **Features** - High-speed access - Military: 25/35/55/100ns (max.) - Commercial: 20/25/35/55/100ns (max.) - Low-power operation - IDT7132/42SA Active: 325mW (typ.) Standby: 5mW (typ.) - IDT7132/42LA Active: 325mW (typ.) Standby: 1mW (typ.) - MASTER IDT7132 easily expands data bus width to 16-or-more bits using SLAVE IDT7142 - On-chip port arbitration logic (IDT7132 only) - ◆ BUSY output flag on IDT7132; BUSY input on IDT7142 - ◆ Battery backup operation —2V data retention (LA only) - ◆ TTL-compatible, single 5V ±10% power supply - Available in 48-pin DIP, LCC and Flatpack, and 52-pin PLCC packages - ◆ Military product compliant to MIL-PRF-38535 QML - Industrial temperature range (-40°C to +85°C) is available for selected speeds ### **Functional Block Diagram** #### **NOTES** - IDT7132 (MASTER): BUSY is open drain output and requires pullup resistor of 270Ω. IDT7142 (SLAVE): BUSY is input. - 2. Open drain output: requires pullup resistor of $270\Omega$ . **JANUARY 2001** ©2000 Integrated Device Technology, Inc. DSC-2692/15 ### **Description** The IDT7132/IDT7142 are high-speed 2K x 8 Dual-Port Static RAMs. The IDT7132 is designed to be used as a stand-alone 8-bit Dual-Port RAM or as a "MASTER" Dual-Port RAM together with the IDT7142 "SLAVE" Dual-Port in 16-bit-or-more word width systems. Using the IDT MASTER/ SLAVE Dual-Port RAM approach in 16-or-more-bit memory system applications results in full-speed, error-free operation without the need for additional discrete logic. Both devices provide two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{\text{CE}}$ permits the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using IDT's CMOS high-performance technology, these devices typically operate on only 325mW of power. Low-power (LA) versions offer battery backup data retention capability, with each Dual-Port typically consuming 200µW from a 2V battery. The IDT7132/7142 devices are packaged in a 48-pin sidebraze or plastic DIPs, 48-pin LCCs, 52-pin PLCCs, and 48-lead flatpacks. Military grade product is manufactured in compliance with the latest revision of MIL-PRF-38535 QML, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. ## Pin Configurations<sup>(1,2,3)</sup> #### NOTES: - 1. All Vcc pins must be connected to the power supply. - 2. All GND pins must be connected to the ground supply. - 3. P48-1 package body is approximately .55 in x 2.43 in x .18 in. C48-2 package body is approximately .62 in x 2.43 in x .15 in. L48-1 package body is approximately .57 in x .57 in x .68 in. F48-1 package body is approximately .75 in x .75 in x .11 in. - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. ## **Capacitance**<sup>(1)</sup> (TA = +25°C,f = 1.0MHz) | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |--------|--------------------|---------------------------|------|------| | Cin | Input Capacitance | VIN = 3dV | 11 | pF | | Соит | Output Capacitance | Vout = 3dV | 11 | pF | 2692 thl 00 - This parameter is determined by device characterization but is not production tested. - 3dV represents the interpolated capacitance when the input and output signals switch from 3V to 0V. # Pin Configurations<sup>(1,2,3)</sup> (con't.) #### NOTES: - 1. All Vcc pins must be connected to the power supply. - 2. All GND pins must be connected to the ground supply. - 3. Package body is approximately .75 in x .75 in x .17 in. - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. ## **Absolute Maximum Ratings**(1) | Symbol | Rating | Commercial<br>& Industrial | Military | Unit | |----------------------|--------------------------------------|----------------------------|--------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | °C | | Tstg | Storage<br>Temperature | -65 to +150 | -65 to +150 | °C | | ЮИТ | DC Output<br>Current | 50 | 50 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ Vcc + 10%. # Recommended Operating Temperature and Supply Voltage<sup>(1,2)</sup> | Grade | Ambient<br>Temperature | GND | Vcc | |------------|------------------------|-----|-------------------| | Military | -55°C to+125°C | 0V | 5.0V <u>+</u> 10% | | Commercial | 0°C to +70°C | 0V | 5.0V <u>+</u> 10% | | Industrial | -40°C to +85°C | 0V | 5.0V <u>+</u> 10% | 2692 tbl 02 #### NOTES: 2692 tbl 01 - 1. This is the parameter Ta. This is the "instant on" case temperature. - Industrial temperature: for specific speeds, packages and powers contact your sales office. # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|--------|------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | GND | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage | 2.2 | _ | 6.0(2) | V | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | V | 2692 tbl 03 - 1. VIL (min.) = -1.5V for pulse width less than 10ns. - 2. VTERM must not exceed Vcc + 10%. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1,5,8)</sup> (Vcc = 5.0V ± 10%) | | | <u> </u> | | | | | | | | | | |--------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------|----------|------------|--------------------------------------------------|-------------|------------------------------------------------------------|-------------|-------------------------------|------| | | | | | | 7142 | X20 <sup>(2)</sup><br>X20 <sup>(2)</sup><br>Only | 7142<br>Con | X25 <sup>(7)</sup><br>X25 <sup>(7)</sup><br>n'I &<br>itary | 7142<br>Con | 2X35<br>2X35<br>n'l &<br>tary | | | Symbol | Parameter | Test Condition | Versi | on | Тур. | Max. | Тур. | Max. | Тур. | Max. | Unit | | Icc | Dynamic Operating Current (Both Ports Active) | CEL = CER = VL,<br>Outputs Disabled<br>f = Max <sup>(3)</sup> | COM'L | SA<br>LA | 110<br>110 | 250<br>200 | 110<br>110 | 220<br>170 | 80<br>80 | 165<br>120 | mA | | | | I = INAX* | MIL &<br>IND | SA<br>LA | | 1 1 | 110<br>110 | 280<br>220 | 80<br>80 | 230<br>170 | | | ISB1 | Standby Current<br>(Both Ports - TTL<br>Level Inputs) | $\overline{CEL} = \overline{CER} = VIH,$<br>$f = fMAX^{(3)}$ | COM'L | SA<br>LA | 30<br>30 | 65<br>45 | 30<br>30 | 65<br>45 | 25<br>25 | 65<br>45 | mA | | | Level inputs) | | MIL &<br>IND | SA<br>LA | | 1 1 | 30<br>30 | 80<br>60 | 25<br>25 | 80<br>60 | | | ISB2 | Standby Current<br>(One Port - TTL<br>Level Inputs) | CE"A" = VL and CE"B" = VH <sup>(6)</sup> Active Port Outputs Disabled f=fMAX <sup>(3)</sup> | COM'L | SA<br>LA | 65<br>65 | 165<br>125 | 65<br>65 | 150<br>115 | 50<br>50 | 125<br>90 | mA | | | Lever inpuis) | I=IMAX* <sup>7</sup> | MIL &<br>IND | SA<br>LA | | 1 1 | 65<br>65 | 160<br>125 | 50<br>50 | 150<br>115 | | | ISB3 | Full Standby Current (Both<br>Ports - All<br>CMOS Level Inputs) | $\overline{CE}L$ and $\overline{CE}R \ge VCC$ -0.2V VIN $\ge VCC$ -0.2V or VIN $\le 0.2V$ , $f = 0^{(4)}$ | COM'L | SA<br>LA | 1.0<br>0.2 | 15<br>5 | 1.0<br>0.2 | 15<br>5 | 1.0<br>0.2 | 15<br>4 | mA | | | Civios Level inputs) | iuts) | MIL &<br>IND | SA<br>LA | | | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | | | ISB4 | Full Standby Current<br>(One Port - All<br>CMOS Level Inputs) | $\overline{CE}$ 'A" $\leq 0.2V$ and $\overline{CE}$ 'B" $\geq VCC \cdot 0.2V^{(6)}$<br>$VN \geq VCC \cdot 0.2V$ or $VN \leq 0.2V$ | COM'L | SA<br>LA | 60<br>60 | 155<br>115 | 60<br>60 | 145<br>105 | 45<br>45 | 110<br>85 | mA | | | TOWOS Level inputs) | Active Port Outputs Disabled f = fMAX <sup>(3)</sup> | MIL &<br>IND | SA<br>LA | | | 60<br>60 | 155<br>115 | 45<br>45 | 145<br>105 | | 2692 tbl 04a 2692 tbl 04b | | | | | 7132X55<br>7142X55<br>Com'l &<br>Military | | 2X55<br>n'l & | 7132X100<br>7142X100<br>Com'l &<br>Military | | | |--------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------|------------|---------------|---------------------------------------------|------------|------| | Symbol | Parameter | Test Condition | Versi | on | Тур. | Max. | Тур. | Max. | Unit | | Icc | Dynamic Operating<br>Current<br>(Both Ports Active) | $\overline{CEL} = \overline{CER} = VL$ , Outputs Disabled $f = fmax^{(3)}$ | COM'L | SA<br>LA | 65<br>65 | 155<br>110 | 65<br>65 | 155<br>110 | mA | | | (BOIN POIS Active) | I = IMAX <sup>e</sup> <sup>7</sup> | MIL &<br>IND | SA<br>LA | 65<br>65 | 190<br>140 | 65<br>65 | 190<br>140 | | | ISB1 | | COM'L | SA<br>LA | 20<br>20 | 65<br>35 | 20<br>20 | 55<br>35 | mA | | | | Level lipus) | | MIL &<br>IND | SA<br>LA | 20<br>20 | 65<br>45 | 20<br>20 | 65<br>45 | | | ISB2 | Standby Current (One Port - TTL Level Inputs) Standby Current (One Port - TTL Active Port Outputs Disabled f=fmax <sup>(5)</sup> | COM'L | SA<br>LA | 40<br>40 | 110<br>75 | 40<br>40 | 110<br>75 | mA | | | | Level Inputs) | I=IMAX** | MIL &<br>IND | SA<br>LA | 40<br>40 | 125<br>90 | 40<br>40 | 125<br>90 | | | ISB3 | Full Standby Current<br>(Both Ports - All<br>CMOS Level Inputs) | $\overline{CE}L$ and $\overline{CE}R \ge VCC \cdot 0.2V$<br>$VN \ge VCC \cdot 0.2V$ or $VN \le 0.2V$ , $f = 0^{(4)}$ | COM'L | SA<br>LA | 1.0<br>0.2 | 15<br>4 | 1.0<br>0.2 | 15<br>4 | mA | | | Civios Level inpuis) | | MIL &<br>IND | SA<br>LA | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | | | ISB4 | (One Port - All $VIN \ge VCC - 0.2V$ or $VIN \le 0.2V$ | COM'L | SA<br>LA | 40<br>40 | 100<br>70 | 40<br>40 | 95<br>70 | mA | | | | ČMOS Level Inputs) | Active Port Outputs Disabled $f = f_{MAX}^{(B)}$ | MIL &<br>IND | SA<br>LA | 40<br>40 | 110<br>85 | 40<br>40 | 110<br>80 | | - 1. 'X' in part numbers indicates power rating (SA or LA). - 2. PLCC Package only - 3. At f = fMax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/trc, and using "AC TEST CONDITIONS" of input levels of GND to 3V. - 4. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby. - 5. Vcc = 5V, TA=+25°C for Typ and is not production tested. Vcc Dc = 100mA (Typ) - 6. Port "A" may be either left or right port. Port "B" is opposite from port "A". - 7. Not available in DIP packages. - 8. Industrial temperature: for specific speeds, packages and powers contact your sales office. # DC Electrical Characteristics Over the Operating Temperature Supply Voltage Range (Vcc = 5.0V ± 10%) | | | | | 2SA<br>2SA | 713<br>714 | | | |--------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|------------|------------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | lu | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V,<br>VIN = 0V to Vcc | _ | 10 | ĺ | 5 | μA | | ILO | Output Leakage Current | $\frac{\text{Vcc}}{\text{CE}} = 5.5\text{V},$<br>$\frac{\text{CE}}{\text{CE}} = \text{ViH}, \text{Vout} = 0\text{V to Vcc}$ | _ | 10 | | 5 | μA | | Vol | Output Low Voltage | IoL = 4mA | _ | 0.4 | _ | 0.4 | V | | Vol | Open Drain O <u>utput</u><br>Low Voltage (BUSY, INT) | IOL = 16mA | _ | 0.5 | ı | 0.5 | ٧ | | Vон | Output High Voltage | IOH = -4mA | 2.4 | _ | 2.4 | _ | V | 2692 tbl 05 2692 tbl 06 #### NOTE: 1. At Vcc ≤ 2.0V leakages are undefined. ## **Data Retention Characteristics (LA Version Only)** | Symbol | Parameter | Test Condition | n | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |---------------------|--------------------------------------|--------------------|-------------|--------------------|---------------------|------|------| | VDR | Vcc for Data Retention | Vcc = 2.0V | | 2.0 | _ | _ | V | | ICCDR | Data Retention Current | CE ≥ Vcc -0.2V | Mil. & Ind. | _ | 100 | 4000 | μA | | | | Vin ≥ Vcc -0.2V or | Com'l. | - | 100 | 1500 | μA | | tCDR <sup>(3)</sup> | Chip Deselect to Data Retention Time | VIN ≤ 0.2V | | 0 | _ | _ | ns | | tR <sup>(3)</sup> | Operation Recovery Time | | | trc <sup>(2)</sup> | _ | _ | ns | ### NOTES: - 1. Vcc = 2V, Ta = +25°C, and is not production tested. - 2. trc = Read Cycle Time - 3. This parameter is guaranteed but not production tested. ## **Data Retention Waveform** 2692 drw 05 ## **AC Test Conditions** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise/Fall Times | 5ns Max. | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figures 1, 2, and 3 | 2692 tbl 07 Figure 1. AC Output Test Load Figure 2. Output Test Load (for thz, tLz, twz, and tow) \* Including scope and jig Figure 3. $\overline{\text{BUSY}}$ and $\overline{\text{INT}}$ AC Output Test Load 2692 drw 06 AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(3,5)</sup> | Oper | ating reinperature and Suppry Voltag | JC IX | unge | , | | | | | |-------------|---------------------------------------------|-------|----------------------------------------------------------------|------|------------------------------------------------------------|-------------------------------------------|------|------| | | | | 7132X20 <sup>(2)</sup><br>7142X20 <sup>(2)</sup><br>Com'l Only | | X25 <sup>(2)</sup><br>X25 <sup>(2)</sup><br>n'I &<br>itary | 7132X35<br>7142X35<br>Com'l &<br>Military | | | | Symbol | Parameter | Min. | Мах. | Min. | Мах. | Min. | Max. | Unit | | READ CYC | CLE | | | | | | | | | trc | Read Cycle Time | 20 | _ | 25 | _ | 35 | _ | ns | | taa | Address Access Time | _ | 20 | _ | 25 | _ | 35 | ns | | tace | Chip Enable Access Time | _ | 20 | _ | 25 | _ | 35 | ns | | taoe | Output Enable Access Time | _ | 11 | _ | 12 | | 20 | ns | | tон | Output Hold from Address Change | 3 | _ | 3 | _ | 3 | _ | ns | | tLZ | Output Low-Z Time <sup>(1,4)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | tHZ | Output High-Z Time <sup>(1,4)</sup> | | 10 | | 10 | _ | 15 | ns | | tpu | Chip Enable to Power Up Time <sup>(4)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PD | Chip Disable to Power Down Time (4) | _ | 20 | | 25 | _ | 35 | ns | 2692 tbl 08a | | | 7132X55<br>7142X55<br>Com'l &<br>Military | | 7132X100<br>7142X100<br>Com'l &<br>Military | | | |--------------|------------------------------------------------|-------------------------------------------|------|---------------------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | READ CYC | ELE | | | | | | | trc | Read Cycle Time | 55 | _ | 100 | _ | ns | | taa | Address Access Time | _ | 55 | _ | 100 | ns | | tace | Chip Enable Access Time | | 55 | _ | 100 | ns | | <b>t</b> AOE | Output Enable Access Time | | 25 | _ | 40 | ns | | tон | Output Hold from Address Change | 3 | _ | 10 | _ | ns | | tLZ | Output Low-Z Time <sup>(1,4)</sup> | 5 | _ | 5 | _ | ns | | tHZ | Output High-Z Time <sup>(1,4)</sup> | _ | 25 | _ | 40 | ns | | tpu | Chip Enable to Power Up Time (4) | 0 | _ | 0 | _ | ns | | tpd | Chip Disable to Power Down Time <sup>(4)</sup> | | 50 | _ | 50 | ns | #### NOTES - 1. Transition is measured 0mV from Low or High-Impedance Voltage Output Test Load (Figure 2). - 2. PLCC package only. - 3. 'X' in part numbers indicates power rating (SA or LA). - 4. This parameter is guaranteed by device characterization, but is not production tested. - 5. Industrial temperature: for specific speeds, packages and powers contact your sales office. 2692 tbl 08b ## Timing Waveform of Read Cycle No. 1, Either Side<sup>(1)</sup> ## Timing Waveform of Read Cycle No. 2, Either Side<sup>(1)</sup> - 1. $R/\overline{W} = V_{IH}, \overline{CE} = V_{IL}, \text{ and is } \overline{OE} = V_{IL}.$ Address is valid prior to the coincidental with $\overline{CE}$ transition LOW. - 2. tbbb delay is required only in the case where the opposite port is completing a write operation to the same address location. For simultaneous read operations, BUSY has no relationship to valid output data. - 3. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD. - 4. Timing depends on which signal is asserted last, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 5. Timing depends on which signal is de-asserted first, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . # AC Electrical Characteristics Over the Operating Temperature Supply Voltage Range<sup>(5,6)</sup> | | | 7132)<br>7142) | X20 <sup>(2)</sup><br>X20 <sup>(2)</sup><br>Only | 7132X25 <sup>(2)</sup><br>7142X25 <sup>(2)</sup><br>Com'l &<br>Military | | 7132X35<br>7142X35<br>Com'l &<br>Military | | | |-------------|-------------------------------------------------|----------------|--------------------------------------------------|-------------------------------------------------------------------------|------|-------------------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Мах. | Min. | Max. | Unit | | WRITE CYCLE | | | | | | | | | | twc | Write Cycle Time <sup>(3)</sup> | 20 | _ | 25 | _ | 35 | _ | ns | | tew | Chip Enable to End-of-Write | 15 | _ | 20 | _ | 30 | _ | ns | | taw | Address Valid to End-of-Write | 15 | _ | 20 | | 30 | - | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | _ | ns | | twp | Write Pulse Width <sup>(4)</sup> | 15 | _ | 15 | _ | 25 | _ | ns | | twr | Write Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | tow | Data Valid to End-of-Write | 10 | _ | 12 | _ | 15 | _ | ns | | tHZ | Output High-Z Time <sup>(1)</sup> | _ | 10 | _ | 10 | _ | 15 | ns | | toн | Data Hold Time | 0 | _ | 0 | _ | 0 | _ | ns | | twz | Write Enable to Output in High-Z <sup>(1)</sup> | _ | 10 | _ | 10 | _ | 15 | ns | | tow | Output Active from End-of-Write <sup>(1)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | 2692 tbl 09 | | | 7132X55<br>7142X55<br>Com'l &<br>Military | | 7132X100<br>7142X100<br>Com'l &<br>Military | | | | | | |-------------|-------------------------------------------------|-------------------------------------------|------|---------------------------------------------|------|------|--|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | | | WRITE CYCLE | | | | | | | | | | | twc | Write Cycle Time <sup>(3)</sup> | 55 | _ | 100 | _ | ns | | | | | tew | Chip Enable to End-of-Write | 40 | _ | 90 | _ | ns | | | | | taw | Address Valid to End-of-Write | 40 | _ | 90 | _ | ns | | | | | tas | Address Set-up Time | 0 | _ | 0 | _ | ns | | | | | twp | Write Pulse Width <sup>(4)</sup> | 30 | _ | 55 | _ | ns | | | | | twr | Write Recovery Time | 0 | _ | 0 | _ | ns | | | | | tow | Data Valid to End-of-Write | 20 | _ | 40 | _ | ns | | | | | tHZ | Output High-Z Time <sup>(1)</sup> | _ | 25 | _ | 40 | ns | | | | | tDH | Data Hold Time | 0 | _ | 0 | _ | ns | | | | | twz | Write Enable to Output in High-Z <sup>(1)</sup> | _ | 30 | _ | 40 | ns | | | | | tow | Output Active from End-of-Write <sup>(1)</sup> | 0 | | 0 | | ns | | | | - 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). This parameter is guaranteed by device characterization but is not production tested. - 2. PLCC package only. - 3. For Master/Slave combination, two = tbaa + twp, since R/W = VIL must occur after tbaa. - 4. If $\overline{OE}$ is LOW during a $R\overline{W}$ controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If $\overline{OE}$ is High during a $R\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 5. 'X' in part numbers indicates power rating (SA or LA). - 6. Industrial temperature: for specific speeds, packages and powers contact your sales office. ## Timing Waveform of Write Cycle No. 1, (R/W Controlled Timing)(1,5,8) ## Timing Waveform of Write Cycle No. 2, (CE Controlled Timing)(1,5) NOTES: 2692 drw 10 - 1. $R/\overline{W}$ or $\overline{CE}$ must be HIGH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of $\overline{CE}$ = VIL and R/ $\overline{W}$ = VIL. - 3. two is measured from the earlier of $\overline{CE}$ or $R/\overline{W}$ going HIGH to the end of the write cycle. - 4. During this period, the I/O pins are in the output state and input signals must not be applied. - 5. If the CE LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal (CE or R/W) is asserted last. - 7. This parameter is determined be device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 2). - 8. If $\overline{OE}$ is LOW during a $R\overline{W}$ controlled write cycle, the write pulse width must be the larger of two or (twz + tow) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If $\overline{OE}$ is HIGH during a $R\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(7,8)</sup> | | | 7132X20 <sup>(1)</sup><br>7142X20 <sup>(1)</sup><br>Com'l Only | | 7132X25 <sup>©)</sup><br>7142X25 <sup>©)</sup><br>Com'l &<br>Military | | 7132X35<br>7142X35<br>Com'l &<br>Military | | | | | |--------------------------------------|--------------------------------------------------------|----------------------------------------------------------------|------|-----------------------------------------------------------------------|------|-------------------------------------------|------|------|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | BUSY Timing | BUSY Timing (For Master IDT7132 Only) | | | | | | | | | | | tb aa | BUSY Access Time from Address | | 20 | | 20 | | 20 | ns | | | | tbd a | BUSY Disable Time from Address | | 20 | | 20 | | 20 | ns | | | | tba c | BUSY Access Time from Chip Enable | | 20 | | 20 | | 20 | ns | | | | tвос | BUSY Disable Time from Chip Enable | | 20 | | 20 | | 20 | ns | | | | twoo | Write Pulse to Data Delay <sup>(2)</sup> | | 50 | | 50 | | 60 | ns | | | | twн | Write Hold After $\overline{\text{BUSY}}^{(6)}$ | 12 | | 15 | | 20 | | ns | | | | tooo | Write Data Valid to Read Data Delay (2) | | 35 | | 35 | | 35 | ns | | | | taps | Arbitration Priority Set-up Time(3) | 5 | | 5 | | 5 | | ns | | | | tвоо | BUSY Disable to Valid Data <sup>(4)</sup> | | 25 | | 35 | | 35 | ns | | | | BUSY Timing (For Slave IDT7142 Only) | | | | | | | | | | | | twB | Write to $\overline{\text{BUSY}}$ Input <sup>(5)</sup> | 0 | | 0 | | 0 | | ns | | | | twн | Write Hold After $\overline{BUSY}^{(6)}$ | 12 | | 15 | | 20 | | ns | | | | twoo | Write Pulse to Data Delay <sup>(2)</sup> | | 40 | | 50 | | 60 | ns | | | | tod d | Write Data Valid to Read Data Delay (2) | | 30 | | 35 | | 35 | ns | | | | 2692 tbl 11a | | | | | | | | | | |--------------------------------------|-------------------------------------------------|-------------------------------------------|------|---------------------------------------------|------|------|--|--|--| | | | 7132X55<br>7142X55<br>Com'l &<br>Military | | 7132X100<br>7142X100<br>Com'l &<br>Military | | | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | | | BUSY Timing | BUSY Timing (For Master IDT7132 Only) | | | | | | | | | | tb aa | BUSY Access Time from Address | | 30 | | 50 | ns | | | | | tbd a | BUSY Disable Time from Address | | 30 | | 50 | ns | | | | | tba c | BUSY Access Time from Chip Enable | | 30 | | 50 | ns | | | | | tbd c | BUSY Disable Time from Chip Enable | | 30 | | 50 | ns | | | | | twoo | Write Pulse to Data Delay <sup>(2)</sup> | | 80 | | 120 | ns | | | | | twн | Write Hold After BUSY <sup>(6)</sup> | 20 | | 20 | | ns | | | | | too o | Write Data Valid to Read Data Delay (2) | | 55 | | 100 | ns | | | | | taps | Arbitration Priority Set-up Time <sup>(3)</sup> | 5 | | 5 | | ns | | | | | tbd d | BUSY Disable to Valid Data <sup>(4)</sup> | | 50 | | 65 | ns | | | | | BUSY Timing (For Slave IDT7142 Only) | | | | | | | | | | | twB | Write to BUSY Input <sup>(5)</sup> | 0 | | 0 | | ns | | | | | twн | Write Hold After BUSY <sup>(6)</sup> | 20 | | 20 | | ns | | | | | twoo | Write Pulse to Data Delay <sup>(2)</sup> | | 80 | | 120 | ns | | | | | tod d | Write Data Valid to Read Data Delay (2) | | 55 | | 100 | ns | | | | NOTES: 2692 lbl 11b - 1. PLCC package only. - 2. Port-to-port delay through RAM cells from the writing port to the reading port, refer to "Timing Waveform of Write with Port -to-Port Read and BUSY." - 3. To ensure that the earlier of the two ports wins. - 4. $\mathsf{tBDD}$ is a calculated parameter and is the greater of 0, $\mathsf{tWDD} \mathsf{tWP}$ (actual) or $\mathsf{tDDD} \mathsf{tDW}$ (actual). - 5. To ensure that a write cycle is inhibited on port "B" during contention on port "A". - 6. To ensure that a write cycle is completed on port "B" after contention on port "A". - 7. 'X' in part numbers indicates power rating (SA or LA). - 8. Industrial temperature: for specific speeds, packages and powers contact your sales office. # Timing Waveform of Write with Port-to-Port Read and BUSY (2,3,4) NOTES: 1. To ensure that the earlier of the two ports wins. taps is ignored for Slave (IDT7142). - 2. $\overline{CE}L = \overline{CE}R = VIL$ - 3. $\overline{OE} = V_{IL}$ for the reading port. - 4. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is opposite from port "A". ## Timing Waveform of Write with BUSY<sup>(4)</sup> - 1. twn must be met for both BUSY Input (IDT7142, slave) or Output (IDT7132, master). - 2. BUSY is asserted on port "B" blocking R/W̄-B", until BUSY "B" goes HIGH. - 3. twb applies only to the slave version (IDT7142). - 4. All timing is the same for the left and right ports. Port 'A' may be either the left or right port. Port "B" is opposite from port "A". # Timing Waveform of BUSY Arbitration Controlled by CE Timing<sup>(1)</sup> 2692 drw 13 # Timing Waveform of $\overline{BUSY}$ Arbitration Controlled by Address Match Timing<sup>(1)</sup> 2692 drw 14 #### NOTES: - 1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 2. If taps is not satisified, the BUSY will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted (7132 only). ### **Truth Tables** ## Table I. Non-Contention Read/Write Control<sup>(4)</sup> | Left or Right Port <sup>(1)</sup> | | | ort <sup>(1)</sup> | | |-----------------------------------|----|----|--------------------|-------------------------------------------------------------------------| | R/W | ΖĒ | ŌĒ | D0-7 | Function | | Х | Н | Х | Z | Port Disabled and in Power-Down Mode, ISB2 or ISB4 | | Х | Н | Χ | Z | $\overline{CER} = \overline{CEL} = VIH$ , Power-Down Mode, ISB1 or ISB3 | | L | L | Χ | DATAIN | Data on Port Written into Memory <sup>(2)</sup> | | Н | L | L | DATAout | Data in Memory Output on Port <sup>(3)</sup> | | X | L | Н | Z | High Impedance Outputs | 2692 tbl 12 - 1. AOL A10L $\neq$ AOR A10R - 2. If $\overline{BUSY} = L$ , data is not written. - 3. If $\overline{\text{BUSY}}$ = L, data may not be valid, see twop and topp timing. - 4. 'H' = VIH, 'L' = VIL, 'X' = DON'T CARE, 'Z' = HIGH IMPEDANCE # Table II — Address BUSY Arbitration | | In | puts | Out | puts | | |-----|-----|----------------------|-----------|----------------------------------|------------------------------| | ΣĒ∟ | CER | AOL-A10L<br>AOR-A10R | BUS YL(1) | BUSY <sub>R</sub> <sup>(1)</sup> | Function | | Х | Χ | NO MATCH | Н | Н | Normal | | Н | Х | MATCH | Н | Н | Normal | | Х | Н | MATCH | Н | Н | Normal | | L | L | MATCH | (2) | (2) | Write Inhibit <sup>(3)</sup> | NOTES: 2692 tbl 13 - Pins BUSYL and BUSYR are both outputs for IDT7132 (master). Both are inputs for IDT7142 (slave). BUSYx outputs on the IDT7132 are open drain, not push-pull outputs. On slaves the BUSYx input internally inhibits writes. - 'L' if the inputs to the opposite port were stable prior to the address and enable inputs of this port. 'H' if the inputs to the opposite port became stable after the address and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs can not be LOW simultaneously. - Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving LOW regardless of actual logic level on the pin. ### **Functional Description** The IDT7132/IDT7142 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7132/IDT7142 has an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ controls onchip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}}$ = VIH). When a port is enabled, access to the entire memory array is permitted. ### **Busy Logic** Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "Busy". The BUSY pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a busy indication, the write signal is gated internally to prevent the write from proceeding. The use of $\overline{BUSY}$ Logic is not required or desirable for all applications. In some cases it may be useful to logically OR the $\overline{BUSY}$ outputs together and use any $\overline{BUSY}$ indication as an interrupt source to flag the event of an illegal or illogical operation. The BUSY outputs on the IDT7132 RAM master are totem-pole type outputs and do not require pull-upresistors to operate. If these RAMs are being expanded in depth, then the BUSY indication for the resulting array does not require the use of an external AND gate. # Width Expansion with Busy Logic Master/Slave Arrays When expanding an SRAM array in width while using BUSY logic, one master part is used to decide which side of the SRAM array will receive a BUSY indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the BUSY signal as a write inhibit signal. Thus on the IDT7132/IDT7142 SRAMsthe BUSY pin is an output if the part is Master (IDT7132), and the BUSY pin is an input if the part is a Slave (IDT7142) as shown in Figure 3. Figure 4. Busy and chip enable routing for both width and depth expansion with IDT7132 (Master) and (Slave) IDT7142 SRAMs. If two or more master parts were used when expanding in width, a split decision could result with one master indicating $\overline{\text{BUSY}}$ on one side of the array and another master indicating $\overline{\text{BUSY}}$ on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word. The $\overline{BUSY}$ arbitration, on a Master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a $\overline{BUSY}$ flag to be output from the master before the actual write pulse can be initiated with either the $R/\overline{W}$ signal or the byte enables. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave. ### **Ordering Information** NOTE: 1. Industrial temperature range is available. For specific speeds, packages and powers contact your sales office. ## **Datasheet Document History** 3/24/99: Initiated datasheet document history Converted to new format Cosmetic and typographical corrections Pages 2 and 3 Added additional notes to pin configurations 6/8/99: Changed drawing format 8/26/99: Page 14 Changed Busy Logic and Width Expansion copy 11/10/99: Replaced IDT logo 1/12/00: Pages 1 and 2 Moved full "Description" to page 2 and adjusted page layouts Page 1 Added "(LAonly)" to paragraph Page 2 Fixed P48-1 body package description Page 3 Increased storage temperature parameters Clarified TA parameter Page 4 DC Electrical parameters-changed wording from "open" to "disabled" Page 6 Added asteriks to Figures 1 and 3 in drw 06 Page 14 Corrected part numbers Changed ±500mV to 0mV in notes **CORPORATE HEADQUARTERS** 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-5166 fax: 408-492-8674 www.idt.com for Tech Support: 831-754-4613 2692 drw 16 408-492-8674 DualPortHelp@idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc.