### HIGH-SPEED 3.3V 256K x 18 SYNCHRONOUS DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE ## PRELIMINARY IDT70V3319S #### **Features:** - True Dual-Port memory cells which allow simultaneous access of the same memory location - High-speed data access - Commercial: 3.6ns (166MHz)/4.2ns (133MHz) (max.) - Industrial: 4.2ns (133MHz) (max.) - Selectable Pipelined or Flow-Through output mode - Due to limited pin count PL/FT option is not supported on the 128-pin TQFP package. Device is pipelined outputs only on each port. - Counter enable and repeat features - Dual chip enables allow for depth expansion without additional logic - Full synchronous operation on both ports - 6ns cycle time, 166MHz operation (6Gbps bandwidth) - Fast 3.6ns clock to data out - 1.7ns setup to clock and 0.5ns hold on all control, data, and address inputs @ 166MHz - Data input, address, byte enable and control registers - Self-timed write allows fast cycle time - Separate byte controls for multiplexed bus and bus matching compatibility - LVTTL- compatible, single 3.3V (±150mV) power supply for core - LVTTL compatible, selectable 3.3V (±150mV) or 2.5V (±100mV) power supply for I/Os and control signals on each port - Industrial temperature range (-40°C to +85°C) is available at 133MHz. - Available in a 128-pin Thin Quad Flatpack (TQFP), 208-pin fine pitch Ball Grid Array, and 256-pin Ball Grid Array - Supports JTAG features compliant to IEEE 1149.1 - Due to limited pin count, JTAG is not supported on the 128-pin TQFP package. ### **Functional Block Diagram** **NOVEMBER 2001** ©2001 Integrated Device Technology, Inc. DSC 5623/5 ### **Description:** The IDT70V3319 is a high-speed 256K x 18 bit synchronous Dual-Port RAM. The memory array utilizes Dual-Port memory cells to allow simultaneous access of any address from both ports. Registers on control, data, and address inputs provide minimal setup and hold times. The timing latitude provided by this approach allows systems to be designed with very short cycle times. With an input data register, the IDT70V3319 has been optimized for applications having unidirectional or bidirectional data flow in bursts. An automatic power down feature, controlled by $\overline{\text{CE}}_0$ and CE<sub>1</sub>, permits the on-chip circuitry of each port to enter a very low standby power mode. The 70V3319 can support an operating voltage of either 3.3V or 2.5V on one or both ports, controllable by the OPT pins. The power supply for the core of the device (VDD) remains at 3.3V. ## Pin Configuration<sup>(1,2,3,4)</sup> 11/2 | _ | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |-----|--------------------|--------------------|--------------------|--------------------|------------------|------------------|------------------|--------------|-------------------|-----------------|-------------------|-------------------|-------------------|--------------------|----------------------|---------------------|--------------------| | A | Vss | NC | OPT∟ | AoL | A <sub>4</sub> L | CNTEN∟ | CLK∟ | VDD | NC | A8L | A <sub>12L</sub> | A <sub>16L</sub> | NC | TDO | Vss | NC | I/O <sub>9L</sub> | | В | NC | I/O <sub>8</sub> L | VDDQR | Vss | A <sub>1</sub> L | A <sub>5</sub> L | ADSL | Vss | Œ₀L | NC | A9L | A13L | A <sub>17</sub> L | TDI | NC | Vss | NC | | С | Vss | NC | I/O <sub>8</sub> R | V <sub>DD</sub> | A <sub>2</sub> L | A <sub>6</sub> L | R/WL | Vss | CE <sub>1</sub> L | ŪBL | A <sub>10L</sub> | A <sub>14</sub> L | NC | PIPE/FTL | V <sub>DDQR</sub> | I/O <sub>9R</sub> | VDDQL | | D | I/O <sub>7R</sub> | I/O7L | VDDQL | NC | VDD | Азь | REPEATL | ŌĒL | V <sub>DD</sub> | ΪΒι | A7L | A <sub>11L</sub> | A <sub>15L</sub> | NC | I/O10L | Vss | NC | | E | NC | Vss | NC | I/O <sub>6</sub> L | | | | | | | | - | | I/O10R | VDDQR | NC | I/O <sub>11L</sub> | | F | V <sub>DDQR</sub> | NC | I/O6R | Vss | | | | | | | | | | Vss | NC | I/O <sub>11R</sub> | VDDQL | | G | NC | I/O <sub>5</sub> L | VDDQL | NC | | | | | | | | | | NC | I/O <sub>12L</sub> | Vss | NC | | П | I/O <sub>5R</sub> | Vss | NC | VDD | | | | | /3319 | | | | | I/O12R | VDDQR | NC | V <sub>DD</sub> | | J | VDDQR | Vss | VDD | Vss | | | | <b>(</b> (5) | -208 | BI | | | | Vss | Vss | V <sub>DD</sub> | VDDQL | | K | Vss | I/O <sub>4R</sub> | VDDQL | I/O <sub>3R</sub> | | | 1 | | Pin fp<br>o Vie | | | | | Vss | I/O13R | Vss | I/O <sub>14R</sub> | | ] L | I/O <sub>4</sub> L | Vss | I/O3L | NC | | | | | | | | | | I/O <sub>13L</sub> | V <sub>DDQR</sub> | I/O <sub>14L</sub> | NC | | M | V <sub>DDQR</sub> | I/O <sub>2R</sub> | NC | Vss | | | | | | | | | | Vss | I/O <sub>15R</sub> | NC | VDDQL | | N | I/O <sub>2</sub> L | NC | V <sub>DDQL</sub> | I/O1R | | | | | | | | | | I/O <sub>15L</sub> | NC | Vss | NC | | P | NC | Vss | I/O <sub>1L</sub> | NC | A <sub>4</sub> R | <u>CNTEN</u> R | CLKR | VDD | NC | A <sub>8R</sub> | A <sub>12</sub> R | A <sub>16R</sub> | TRST | NC | V <sub>DDQR</sub> | I/O <sub>16L</sub> | I/O <sub>16R</sub> | | R | V <sub>DDQR</sub> | I/Oor | VDDQL | Vss | A <sub>1R</sub> | A <sub>5</sub> R | ĀDSR | Vss | Œ0R | NC | A <sub>9</sub> R | A13R | A <sub>17R</sub> | TCK | I/O <sub>17R</sub> | NC | Vss | | Т | NC | Vss | NC | Vss | A <sub>2</sub> R | A <sub>6</sub> R | R/W <sub>R</sub> | Vss | CE1R | ŪBr | A10R | A14R | NC | TMS | VDDQL | I/O <sub>17</sub> L | NC | | U | I/Ool | NC | OPTR | VDD | Aor | Азп | REPEATR | ŌĒr | VDD | LBR | A <sub>7R</sub> | A <sub>11R</sub> | A <sub>15R</sub> | NC | PIPE/FT <sub>R</sub> | NC | Vss | 5623 drw 02c - 1. All VDD pins must be connected to 3.3V power supply. - 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V). - 3. All Vss pins must be connected to ground supply. - 4. Package body is approximately 15mm x 15mm x 1.4mm with 0.8mm ball pitch. - 5. This package code is used to reference the package diagram. - 6. This text does not indicate orientation of the actual part-marking. ## Pin Configuration<sup>(1,2,3,4)</sup> (con't.) 70V3319BC BC-256(5) 256-Pin BGA Top View<sup>(6)</sup> 11/20/01 | | | | | | | | | | | | _ | | | | | |--------------------|--------------------|--------------------|-------------------|---------------|-------------------|-------------|-----------------|-------------------|-----------------|---------------|--------------------|--------------------|------------|----------------|-------------------| | NC | TDI | NC | A4<br>A17L | A5<br>A14L | A6<br>A11L | A7<br>A8L | NC<br>NC | A9<br>CE1L | OEL | A11<br>CNTENL | A12<br><b>A</b> 5L | A13<br><b>A</b> 2L | A14<br>A0L | NC | A16<br>NC | | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | B9 | B10 | B11 | B12 | B13 | B14 | B15 | B16 | | NC | NC | TDO | NC | A15L | A12L | A9L | UBL | CE <sub>0</sub> L | R/WL | REPEATL | A4L | A1L | VDD | NC | NC | | C1 | C2 | C3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | C12 | C13 | C14 | C15 | C16 | | NC | I/O <sub>9</sub> L | Vss | A <sub>16</sub> L | A13L | A10L | A7L | NC | LBL | CLKL | ADSL | A <sub>6</sub> L | A3L | OPTL | NC | I/O <sub>8L</sub> | | D1 | D2 | D3 | D4 | D5 | D6 | d7 | d8 | d9 | d10 | D11 | D12 | D13 | D14 | D15 | D16 | | NC | I/O9R | NC | PIPE/FTL | Vddql | Vddql | Vddqr | Vddqr | Vddql | Vddql | VDDQR | VDDQR | Vdd | NC | NC | I/O8R | | E1 | E2 | E3 | E4 | E5 | E6 | E7 | E8 | E9 | E10 | E11 | E12 | E13 | E14 | E15 | E16 | | I/O10R | I/O10L | NC | Vddql | Vdd | Vdd | Vss | Vss | Vss | Vss | Vdd | VDD | Vddqr | NC | I/O7L | I/O7R | | F1 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | F9 | F10 | F11 | F12 | F13 | F14 | F15 | F16 | | I/O11L | NC | I/O11R | Vddql | Vdd | Vss | Vss | Vss | Vss | Vss | Vss | Vdd | Vddqr | I/O6R | NC | I/O6L | | G1 | G2 | G3 | g4 | G5 | G6 | G7 | G8 | <sub>G9</sub> | G10 | G11 | G12 | G13 | G14 | G15 | G16 | | NC | NC | I/O <sub>12L</sub> | Vddqr | Vss Vddql | I/O5L | NC | NC | | H1 | H2 | нз | h4 | H5 | H6 | H7 | на | H9 | H10 | H11 | H12 | H13 | H14 | H15 | H16 | | NC | I/O12R | NC | Vddqr | Vss Vddql | NC | NC | I/O5R | | J1 | J2 | J3 | J4 | <sup>J5</sup> | J6 | J7 | J8 | <sup>J9</sup> | J10 | J11 | J12 | J13 | J14 | J15 | J16 | | I/O <sub>13L</sub> | I/O14R | I/O13R | Vddql | Vss Vddqr | I/O4R | I/ <b>O</b> 3R | I/O4L | | K1 | K2 | K3 | K4 | K5 | K6 | K7 | K8 | K9 | K10 | K11 | K12 | K13 | K14 | K15 | K16 | | NC | NC | I/O14L | Vddql | Vss Vddqr | NC | NC | I/O <sub>3L</sub> | | L1 | L2 | L3 | L4 | L5 | L6 | L7 | L8 | L9 | L10 | L11 | L12 | L13 | L14 | L15 | L16 | | I/O15L | NC | I/O15R | Vddqr | Vdd | Vss | Vss | Vss | Vss | Vss | Vss | Vdd | Vddql | I/O2L | NC | I/O2R | | M1 | M2 | мз | m4 | M5 | M6 | M7 | M8 | м9 | M10 | M11 | M12 | M13 | M14 | M15 | M16 | | I/O <sub>16R</sub> | I/O <sub>16L</sub> | NC | Vddqr | Vdd | Vdd | Vss | Vss | Vss | Vss | Vdd | Vdd | VDDQL | I/O1R | I/O1L | NC | | N1 | N2 | N3 | N4 | N5 | n6 | n7 | n8 | n9 | N10 | N11 | N12 | | N14 | N15 | N16 | | NC | I/O17R | NC | PIPE/FTR | Vddqr | V <sub>DDQR</sub> | Vddql | Vddql | Vddqr | Vddqr | Vddql | Vddql | | NC | I/O0R | NC | | P1 | P2 | P3 | P4 | P5 | P6 | P7 | P8 | P9 | P10 | P11 | P12 | P13 | P14 | P15 | P16 | | NC | I/O <sub>17L</sub> | TMS | A16R | A13R | A10R | A7R | NC | LBR | CLKR | ADSR | A6R | A3R | NC | NC | I/OoL | | R1 | R2 | R3 | R4 | R5 | R6 | R7 | R8 | R9 | R10 | R11 | R12 | R13 | R14 | R15 | R16 | | NC | NC | TRST | NC | A15R | A12R | <b>A</b> 9R | <del>UB</del> R | CEor | <b>R/W</b> R | REPEATR | <b>A</b> 4R | A1R | OPTR | NC | NC | | T1 | T2 | T3 | T4 | T5 | T6 | T7 | T8 | T9 | T10 | T11 | T12 | T13 | T14 | T15 | T16 | | NC | TCK | NC | <b>A</b> 17R | A14R | <b>A</b> 11R | A8R | NC | CE1R | <del>OE</del> R | CNTENR | <b>A</b> 5R | A2R | A0R | NC | NC | - 1. All VDD pins must be connected to 3.3V power supply. - 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to ViH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V). - 3. All Vss pins must be connected to ground supply. - 4. Package body is approximately 17mm x 17mm x 1.4mm, with 1.0mm ball-pitch. - 5. This package code is used to reference the package diagram. - 6. This text does not indicate orientation of the actual part-marking. - 1. All VDD pins must be connected to 3.3V power supply. - 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V). - 3. All Vss pins must be connected to ground supply. - 4. Package body is approximately 14mm x 20mm x 1.4mm. - 5. This package code is used to reference the package diagram. - 6. This text does not indicate orientation of the actual part-marking. - 7. PIPE/FT option in PK-128 is not supported due to limitation in pin count. Device is pipelined outputs only on each port. - 8. Due to the limited pin count, JTAG is not supported in the PK-128 package. #### **Pin Names** | Left Port | Right Port | Names | |-------------------------|-------------------------|-----------------------------------------------| | CEOL, CE1L | CEOR, CE1R | Chip Enables | | R/WL | R/W̄R | Read/Write Enable | | ŌĒL | Ō <b>Ē</b> R | Output Enable | | A0L - A17L | A0R - A17R | Address | | 1/O0L - 1/O17L | I/O0R - I/O17R | Data Input/Output | | CLKL | CLKr | Clock | | PIPE/FTL <sup>(4)</sup> | PIPE/FTR <sup>(4)</sup> | Pipeline/Flow-Through | | ĀDSL | <del>ADS</del> R | Address Strobe Enable | | CNTENL | <u>CNTEN</u> R | Counter Enable | | REPEATL | REPEATR | Counter Repeat <sup>(3)</sup> | | UBL | ŪB̄R | Upper Byte Enable (I/O9-I/O17) | | <u>∏B</u> L | <del>LB</del> R | Lower Byte Enable (I/Oo-I/O8) | | VDDQL | VDDQR | Power (I/O Bus) (3.3V or 2.5V) <sup>(1)</sup> | | OPTL | OPTR | Option for selecting VDDax <sup>(1,2)</sup> | | | V <sub>DD</sub> | Power (3.3V) <sup>(1)</sup> | | | Vss | Ground (0V) | | | TDI | Test Data Input | | | TDO | Test Data Output | | | TCK | Test Logic Clock (10MHz) | | | TMS | Test Mode Select | | = | TRST | Reset (Initialize TAP Controller) | ### 5623 tbl 01 - 1. VDD, OPTx, and VDDQx must be set to appropriate operating levels prior to applying inputs on the I/Os and controls for that port. - OPTx selects the operating voltage levels for the I/Os and controls on that port. If OPTx is set to VIH (3.3V), then that port's I/Os and controls will operate at 3.3V levels and VDDOx must be supplied at 3.3V. If OPTx is set to VIL (0V), then that port's I/Os and address controls will operate at 2.5V levels and VDDox must be supplied at 2.5V. The OPT pins are independent of one another—both ports can operate at 3.3V levels, both can operate at 2.5V levels, or either can operate at 3.3V with the other at 2.5V. - 3. When REPEATx is asserted, the counter will reset to the last valid address loaded via $\overline{ADS}x$ . - 4. PIPE/FT option in PK-128 package is not supported due to limitation in pin count. Device is pipelined output mode only on each port. 5623 tbl 02 ## Truth Table I—Read/Write and Enable Control(1,2,3) | ŌĒ | CLK | Œ | CE1 | ŪB | ĪΒ | R/W | Upper Byte<br>I/O <sub>9-17</sub> | Lower Byte<br>I/O <sub>0-8</sub> | MODE | |----|-----|---|-----|----|----|-----|-----------------------------------|----------------------------------|--------------------------| | Х | 1 | Н | Х | Χ | Χ | Х | High-Z | High-Z | Deselected-Power Down | | Х | 1 | Х | L | Х | Χ | Х | High-Z | High-Z | Deselected-Power Down | | Х | 1 | L | Н | Н | Н | Χ | High-Z | High-Z | Both Bytes Deselected | | Х | 1 | L | Н | Н | L | L | High-Z | Din | Write to Lower Byte Only | | Х | 1 | L | Н | L | Н | L | Din | High-Z | Write to Upper Byte Only | | Х | 1 | L | Н | L | L | L | Din | Din | Write to Both Bytes | | L | 1 | L | Н | Н | L | Н | High-Z | Dout | Read Lower Byte Only | | L | 1 | L | Н | L | Н | Н | Dout | High-Z | Read Upper Byte Only | | L | 1 | L | Н | L | L | Н | Dout | <b>D</b> оит | Read Both Bytes | | Н | 1 | L | Н | L | L | Х | High-Z | High-Z | Outputs Disabled | - 1. "H" = VIH, "L" = VIL, "X" = Don't Care. 2. ADS, CNTEN, REPEAT = VIH. - 3. $\overline{\text{OE}}$ is an asynchronous input signal. ## **Truth Table II—Address Counter Control** (1,2) | Address | Previous<br>Address | Addr<br>Used | CLK | ĀDS | CNTEN | REPEAT <sup>(6)</sup> | I/O <sup>(3)</sup> | MODE | |---------|---------------------|--------------|------------|------------------|------------------|-----------------------|--------------------|-------------------------------------------------------| | Х | Х | An | 1 | Χ | Χ | L <sup>(4)</sup> | Dvo(0) | Counter Reset to last valid ADS load | | An | Х | An | 1 | L <sup>(4)</sup> | Х | Н | Dvo (n) | External Address Used | | An | Ар | Ар | 1 | Н | Н | Н | Dvo(p) | External Address Blocked—Counter disabled (Ap reused) | | Х | Ар | Ap + 1 | $\uparrow$ | Н | L <sup>(5)</sup> | Н | Dvo(p+1) | Counter Enabled—Internal Address generation | 5623 tbl 03 NOTES: - 1. "H" = VIH, "L" = VIL, "X" = Don't Care. - 2. Read and write operations are controlled by the appropriate setting of $R/\overline{W}$ , $\overline{CE}_0$ , $CE_1$ , $\overline{UB}$ , $\overline{LB}$ and $\overline{OE}$ . - 3. Outputs configured in flow-through output mode: if outputs are in pipelined mode the date out will be delayed by one cycle. - 4. ADS and REPEAT are independent of all other memory control signals including CEo, CE1 and UB, LB. - 5. The address counter advances if $\overline{\text{CNTEN}} = \text{V}_{\text{IL}}$ on the rising edge of CLK, regardless of all other memory control signals including $\overline{\text{CE}}_0$ , CE1, $\overline{\text{UB}}$ , $\overline{\text{LB}}$ . - 6. When REPEAT is asserted, the counter will reset to the last valid address loaded via ADS. This value is not set at power-up: a known location should be loaded via $\overline{ADS}$ during initialization if desired. Any subsequent $\overline{ADS}$ access during operations will update the $\overline{REPEAT}$ address location. ## Recommended Operating Temperature and Supply Voltage<sup>(1)</sup> | Grade | Ambient<br>Temperature | GND | <b>V</b> DD | |------------|------------------------|-----|---------------------| | Commercial | 0°C to +70°C | 0V | 3.3V <u>+</u> 150mV | | Industrial | -40°C to +85°C | 0V | 3.3V <u>+</u> 150mV | #### NOTES: 5623 tbl 04 1. This is the parameter TA. This is the "instant on" case temperature. ## **Absolute Maximum Ratings**(1) | Symbol | Rating | Commercial<br>& Industrial | Unit | |----------------------|--------------------------------------|----------------------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6 | V | | TBIAS | Temperature<br>Under Bias | -55 to +125 | °C | | Tstg | Storage<br>Temperature | -65 to +150 | °C | | ЮИТ | DC Output Current | 50 | mA | #### NOTES: 5623 tbl 06 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VTERM must not exceed VDD + 150mV for more than 25% of the cycle time or 4ns maximum, and is limited to $\leq$ 20mA for the period of VTERM $\geq$ VDD + 150mV. ## Recommended DC Operating Conditions with VDDQ at 2.5V | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------|--------------------------------------------------|---------------------|------|-----------------------------|------| | <b>V</b> DD | Core Supply Voltage | 3.15 | 3.3 | 3.45 | ٧ | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 2.4 | 2.5 | 2.6 | ٧ | | Vss | Ground | 0 | 0 | 0 | ٧ | | VIH | Input High Voltage<br>(Address & Control Inputs) | 1.7 | | VDDQ + 100mV <sup>(2)</sup> | V | | VIH | Input High Voltage - I/O <sup>(3)</sup> | 1.7 | _ | VDDQ + 100mV <sup>(2)</sup> | ٧ | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | | 0.7 | ٧ | #### NOTES: 5623 tbl 05a - 1. Undershoot of $V_{IL} \ge -1.5V$ for pulse width less than 10ns is allowed. - 2. VTERM must not exceed VDDQ + 100mV. - To select operation at 2.5V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to VIL (OV), and VDDOX for that port must be supplied as indicated above. ## Recommended DC Operating Conditions with VDDQ at 3.3V | Symbol | Parameter | Min. | Тур. | Мах. | Unit | |------------------|-----------------------------------------------------------------|---------------------|------|-----------------------------|------| | VDD | Core Supply Voltage | 3.15 | 3.3 | 3.45 | ٧ | | V <sub>DDQ</sub> | I/O Supply Voltage <sup>(3)</sup> | 3.15 | 3.3 | 3.45 | ٧ | | Vss | Ground | 0 | 0 | 0 | ٧ | | VIH | Input High Voltage<br>(Address & Control Inputs) <sup>(3)</sup> | 2.0 | 1 | VDDQ + 150mV <sup>(2)</sup> | V | | VIH | Input High Voltage - I/O <sup>(3)</sup> | 2.0 | _ | VDDQ + 150mV <sup>(2)</sup> | ٧ | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | _ | 0.8 | V | #### 5623 tbl 05b - 1. Undershoot of $V_{IL \ge}$ -1.5V for pulse width less than 10ns is allowed. - 2. VTERM must not exceed VDDQ + 150mV. - To select operation at 3.3V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to VIH (3.3V), and VDDOX for that port must be supplied as indicated above. ## Capacitance<sup>(1)</sup> ### (Ta = +25°C, F = 1.0MHz) PQFP ONLY | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |---------------------|--------------------|---------------------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 8 | pF | | Cout <sup>(3)</sup> | Output Capacitance | Vout = 3dV | 10.5 | pF | 5623 tbl 07 #### NOTES: - These parameters are determined by device characterization, but are not production tested. - 2. 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V. - 3. Cout also references CI/O. ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 3.3V ± 150mV) | | | | 70V3 | 319S | | |------------|----------------------------------------|---------------------------------------------------------------------------------------|------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | | LI | Input Leakage Current <sup>(1)</sup> | VDDQ = Max., VIN = 0V to VDDQ | | 10 | μA | | ILO | Output Leakage Currentt <sup>(1)</sup> | $\overline{CE}_0 = V_{IH} \text{ or CE}_1 = V_{IL}, V_{OUT} = 0V \text{ to } V_{DDQ}$ | | 10 | μA | | Vol (3.3V) | Output Low Voltage <sup>(2)</sup> | IOL = +4mA, $VDDQ = Min$ . | | 0.4 | V | | Vон (3.3V) | Output High Voltage <sup>(2)</sup> | IOH = -4mA, VDDQ = Min. | 2.4 | | V | | Vol (2.5V) | Output Low Voltage <sup>(2)</sup> | IOL = +2mA, $VDDQ = Min$ . | | 0.4 | V | | Vон (2.5V) | Output High Voltage <sup>(2)</sup> | IOH = -2mA, VDDQ = Min. | 2.0 | _ | V | NOTE: - 1. At $VDD \le 2.0V$ leakages are undefined. - 2. VDDQ is selectable (3.3V/2.5V) via OPT pins. Refer to p.5 for details. ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(3)</sup> (Vpp = 3.3V ± 150mV) | remp | ei ature anu . | Supply Vollage Kalige (V | DD - 3. | <u>JV</u> | <u> 1501</u> | nv <i>)</i> | | | | |--------|-------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------|---------------------|-------------------|---------------------|------|------| | | | | 70V3319S166<br>Com'l Only<br>Version Typ. <sup>(4)</sup> Max. | | | 70V33°<br>Co<br>& | | | | | Symbol | P ar am eter | Test Condition | | | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Unit | | IDD | Dynamic Operating | CE and CER= VL, | COM'L | S | 460 | 620 | 400 | 500 | mΑ | | | Current (Both<br>Ports Active) | Outputs Disabled,<br>f = fMAX <sup>(1)</sup> | IND | S | _ | | 400 | 600 | | | ISB1 | Standby Current | CEL = CER = VIH | COM'L | S | 200 | 270 | 170 | 220 | mΑ | | | (Both Ports - TTL<br>Level Inputs) | $f = fMAX^{(1)}$ | IND | S | _ | | 170 | 270 | | | ISB2 | Standby Current | CE'A" = VIL and CE'B" = VIII <sup>(5)</sup> | COM'L | S | 350 | 450 | 290 | 360 | mΑ | | | (One Port - TTL<br>Level Inputs) | Active Port Outputs Disabled,<br>f=fMAX <sup>(1)</sup> | IND | S | _ | | 290 | 440 | | | ISB3 | Full Standby Current | Both Ports CEL and<br>CER > VDD - 0.2V, VIN > VDD - 0.2V | COM'L | S | 15 | 30 | 15 | 30 | mΑ | | | (Both Ports - CMOS<br>Level Inputs) | or $VIN \le 0.2V$ , $f = 0^{(2)}$ | IND | S | _ | | 15 | 40 | | | ISB4 | Full Standby Current | $\overline{CE}^*A^* \le 0.2V$ and $\overline{CE}^*B^* \ge VDD - 0.2V^{(5)}$ | COM'L | S | 350 | 450 | 290 | 360 | mΑ | | | (One Port - CMOS<br>Level Inputs) | $VN \ge VDD - 0.2V$ or $VN \le 0.2V$<br>Active Port, Outputs Disabled, $f = fMax^{(1)}$ | IND | S | _ | | 290 | 440 | | NOTES: - 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcyc, using "AC TEST CONDITIONS" at input levels of GND to 3V. - 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby. - 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 4. VDD = 3.3V, $TA = 25^{\circ}C$ for Typ, and are not production tested. IDD DC(f=0) = 120mA (Typ). - 5. $\overline{CE}x = VIL$ means $\overline{CE}ox = VIL$ and CE1x = VIH $\overline{CE}x = VIH$ means $\overline{CE}ox = VIH$ or CE1x = VIL - $\overline{\text{CE}}\text{x} \leq 0.2 \text{V}$ means $\overline{\text{CE}}\text{ox} \leq 0.2 \text{V}$ and $\text{CE}\text{1x} \geq \text{Vcc}$ 0.2 V - $\overline{\text{CE}}$ x > Vcc 0.2V means $\overline{\overline{\text{CE}}}$ 0x > Vcc 0.2V or CE1x 0.2V - "X" represents "L" for left port or "R" for right port. ### AC Test Conditions (Vppg - 3.3V/2.5V) | AO ICST OSHAITIONS | VDDQ - 313 V/213 V) | |-----------------------------------------|-------------------------| | Input Pulse Levels (Address & Controls) | GND to 3.0V/GND to 2.4V | | Input Pulse Levels (I/Os) | GND to 3.0V/GND to 2.4V | | Input Rise/Fall Times | 2ns | | Input Timing Reference Levels | 1.5V/1.25V | | Output Reference Levels | 1.5V/1.25V | | Output Load | Figures 1 and 2 | Figure 1. AC Output Test load. Figure 2. Output Test Load (For tcklz, tckHz, tolz, and toHz). \*Including scope and jig. Figure 3. Typical Output Derating (Lumped Capacitive Load). ## AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing) $^{(2,3)}$ (VDD = 3.3V ± 150mV, TA = 0°C to +70°C) | | and write Cycle Timing)\ \(\tau\) (VDD = 3.3\ | 70V3319S166<br>Com'l Only | | | 70V3319S133<br>Com'l<br>& Ind | | |------------------|---------------------------------------------------|---------------------------|------|------|-------------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | tcyc1 | Clock Cycle Time (Flow-Through) <sup>(1)</sup> | 20 | | 25 | | ns | | tcyc2 | Clock Cycle Time (Pipelined) <sup>(1)</sup> | 6 | _ | 7.5 | _ | ns | | tcH1 | Clock High Time (Flow-Through) <sup>(1)</sup> | 6 | _ | 7 | _ | ns | | tal1 | Clock Low Time (Flow-Through) <sup>(1)</sup> | 6 | _ | 7 | _ | ns | | tcH2 | Clock High Time (Pipelined) <sup>(2)</sup> | 2.1 | _ | 2.6 | _ | ns | | t <sub>CL2</sub> | Clock Low Time (Pipelined) <sup>(1)</sup> | 2.1 | _ | 2.6 | _ | ns | | tr | Clock Rise Time | _ | 1.5 | _ | 1.5 | ns | | tF | Clock Fall Time | _ | 1.5 | _ | 1.5 | ns | | tsa | Address Setup Time | 1.7 | _ | 1.8 | _ | ns | | tha | Address Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsc | Chip Enable Setup Time | 1.7 | | 1.8 | _ | ns | | tнc | Chip Enable Hold Time | 0.5 | | 0.5 | _ | ns | | tsw | R/W Setup Time | 1.7 | _ | 1.8 | _ | ns | | thw | R/W Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsp | Input Data Setup Time | 1.7 | | 1.8 | _ | ns | | tho | Input Data Hold Time | 0.5 | _ | 0.5 | _ | ns | | tsad | ADS Setup Time | 1.7 | _ | 1.8 | _ | ns | | thad | ADS Hold Time | 0.5 | _ | 0.5 | _ | ns | | tscn | CNTEN Setup Time | 1.7 | | 1.8 | | ns | | thcn | CNTEN Hold Time | 0.5 | | 0.5 | | ns | | tsrpt . | REPEAT Setup Time | 1.7 | | 1.8 | | ns | | thrpt | REPEAT Hold Time | 0.5 | | 0.5 | | ns | | toe | Output Enable to Data Valid | _ | 4.0 | _ | 4.2 | ns | | toLz | Output Enable to Output Low-Z | 1 | _ | 1 | | ns | | tонz | Output Enable to Output High-Z | 1 | 3.6 | 1 | 4.2 | ns | | tcD1 | Clock to Data Valid (Flow-Through) <sup>(1)</sup> | _ | 12 | | 15 | ns | | tCD2 | Clock to Data Valid (Pipelined) <sup>(1)</sup> | _ | 3.6 | _ | 4.2 | ns | | toc | Data Output Hold After Clock High | 1 | | 1 | | ns | | tckHz | Clock High to Output High-Z | 1 | 3 | 1 | 3 | ns | | tcklz | Clock High to Output Low-Z | 1 | _ | 1 | | ns | | Port-to-Port [ | Delay | • | - | - | | | | tco | Clock-to-Clock Offset | 5 | | 6 | | ns | | | | | - | | | | NOTES: 5.623 th I 11 <sup>1.</sup> The Pipelined output parameters (tcyc2, tcp2) apply to either or both left and right ports when FT/PIPEx = VIH. Flow-through parameters (tcyc1, tcp1) apply when FT/PIPE = VIL for that port. <sup>2.</sup> All input signals are synchronous with respect to the clock except for the asynchronous Output Enable ( $\overline{OE}$ ) and $\overline{FT}$ /PIPE. $\overline{FT}$ /PIPE should be treated as a DC signal, i.e. steady state during operation. <sup>3.</sup> These values are valid for either level of VDDQ (3.3V/2.5V). See page 5 for details on selecting the desired operating voltage levels for each port. ## Timing Waveform of Read Cycle for Pipelined Operation (FT/PIPE'x' = ViH)<sup>(2)</sup> ## Timing Waveform of Read Cycle for Flow-through Output $(\overline{FT}/PIPE"x" = VIL)^{(2,6)}$ - 1. $\overline{\text{OE}}$ is asynchronously controlled; all other inputs are synchronous to the rising clock edge. - 2. $\overline{ADS} = VIL$ , $\overline{CNTEN}$ and $\overline{REPEAT} = VIH$ . - 3. The output is disabled (High-Impedance state) by $\overline{\text{CE}}_0 = \text{ViH}$ , $\text{CE}_1 = \text{ViL}$ , $\overline{\text{UB}}$ , $\overline{\text{LB}} = \text{ViH}$ following the next rising edge of the clock. Refer to Truth Table 1. - 4. Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. If $\overline{\sf UB}$ , $\overline{\sf LB}$ was HIGH, then the appropriate Byte of DATAout for Qn + 2 would be disabled (High-Impedance state). - 6. "x" denotes Left or Right port. The diagram is with respect to that port. ## Timing Waveform of a Multi-Device Flow-Through Read<sup>(1,2)</sup> - B1 Represents Device #1; B2 Represents Device #2. Each Device consists of one IDT70V3319 for this waveform, and are setup for depth expansion in this example. ADDRESS(B1) = ADDRESS(B2) in this situation. - 2. UB, LB, OE, and ADS = VIL; CE1(B1), CE1(B2), R/W, CNTEN, and REPEAT = VIH. ## Timing Waveform of Left Port Write to Pipelined Right Port Read (1,2,4) #### NOTES: - 1. $\overline{CE}_0$ , $\overline{UB}$ , $\overline{LB}$ , and $\overline{ADS} = VIL$ ; $CE_1$ , $\overline{CNTEN}$ , and $\overline{REPEAT} = VIH$ . - 2. $\overline{OE} = V_{IL}$ for Port "B", which is being read from. $\overline{OE} = V_{IH}$ for Port "A", which is being written to. - 3. If tco ≤ minimum specified, then data from Port "B" read is not valid until following Port "B" clock cycle (ie, time from write to valid read on opposite port will be tco + 2 tcyc2 + tcp2). If tco > minimum, then data from Port "B" read is available on first Port "B" clock cycle (ie, time from write to valid read on opposite port will be tco + tcyc2 + tcp2). - 4. All timing is the same for Left and Right ports. Port "A" may be either Left or Right port. Port "B" is the opposite of Port "A" ## Timing Waveform with Port-to-Port Flow-Through Read (1,2,4) - 1. $\overline{CE_0}$ , $\overline{UB}$ , $\overline{LB}$ , and $\overline{ADS}$ = VIL; CE1, $\overline{CNTEN}$ , and $\overline{REPEAT}$ = VIH. - 2. $\overline{OE}$ = V<sub>IL</sub> for the Right Port, which is being read from. $\overline{OE}$ = V<sub>IH</sub> for the Left Port, which is being written to. - 3. If tco ≤ minimum specified, then data from Port "B" read is not valid until following Port "B" clock cycle (i.e., time from write to valid read on opposite port will be tco + tcyc + tcp1). If tco > minimum, then data from Port "B" read is available on first Port "B" clock cycle (i.e., time from write to valid read on opposite port will be tco + tcp1). - 4. All timing is the same for both left and right ports. Port "A" may be either left or right port. Port "B" is the opposite of Port "A". ## Timing Waveform of Pipelined Read-to-Write-to-Read #### NOTES: - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - CE<sub>0</sub>, UB, LB, and ADS = VIL; CE<sub>1</sub>, CNTEN, and REPEAT = VIH. "NOP" is "No Operation". - Addresses do not have to be accessed sequentially since ADS = Vil. constantly loads the address on the rising edge of the CLK; numbers - 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to quarantee data integrity. ## Timing Waveform of Pipelined Read-to-Write-to-Read (OE Controlled)(2) - Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - CEO, UB, LB, and ADS = VIL; CE1, CNTEN, and REPEAT = VIH. - Addresses do not have to be accessed sequentially since ADS = Vil. constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 4. This timing does not meet requirements for fastest speed grade. This waveform indicates how logically it could be done if timing so allows. ## Timing Waveform of Flow-Through Read-to-Write-to-Read (OE Controlled)(2) - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 2. $\overline{\text{CE}}_0$ , $\overline{\text{UB}}$ , $\overline{\text{LB}}$ , and $\overline{\text{ADS}}$ = VIL; $\overline{\text{CE}}_1$ , $\overline{\text{CNTEN}}$ , and $\overline{\text{REPEAT}}$ = VIH. - 3. Addresses do not have to be accessed sequentially since $\overline{ADS}$ = V<sub>IL</sub> constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity. ## Timing Waveform of Pipelined Read with Address Counter Advance<sup>(1)</sup> ## Timing Waveform of Flow-Through Read with Address Counter Advance<sup>(1)</sup> - 1. $\overline{CE}_0$ , $\overline{OE}$ , $\overline{UB}$ , $\overline{LB}$ = VIL; CE1, R/ $\overline{W}$ , and $\overline{REPEAT}$ = VIH. - 2. If there is no address change via $\overline{ADS} = V_{IL}$ (loading a new address) or $\overline{CNTEN} = V_{IL}$ (advancing the address), i.e. $\overline{ADS} = V_{IH}$ and $\overline{CNTEN} = V_{IH}$ , then the data output remains constant for subsequent clocks. # Timing Waveform of Write with Address Counter Advance (Flow-through or Pipelined Inputs)<sup>(1)</sup> ## Timing Waveform of Counter Repeat<sup>(2)</sup> - 1. $\overline{CE}_0$ , $\overline{UB}$ , $\overline{LB}$ , and $R/\overline{W} = V_{IL}$ ; $CE_1$ and $\overline{REPEAT} = V_{IH}$ . - 2 CE0, UB, LB = VIL; CE1 = VIH. - 3. The "Internal Address" is equal to the "External Address" when $\overline{ADS} = V_{IL}$ and equals the counter output when $\overline{ADS} = V_{IH}$ . - 4. Addresses do not have to be accessed sequentially since $\overline{ADS} = ViL$ constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. Output state (High, Low, or <u>High-imp</u>edance) is determined by the previous cycle control signals. - 6. No dead cycle exists during REPEAT operation. A READ or WRITE cycle may be coincidental with the counter REPEAT cycle: Address loaded by last valid ADS load will be accessed. Extra cycles are shown here simply for clarification. For more information on REPEAT function refer to Truth Table II. - 7. CNTEN = VIL advances Internal Address from 'An' to 'An +1'. The transition shown indicates the time required for the counter to advance. The 'An +1'Address is written to during this cycle. ### **Functional Description** The IDT70V3319 provides a true synchronous Dual-Port Static RAM interface. Registered inputs provide minimal set-up and hold times on address, data, and all critical control inputs. All internal registers are clocked on the rising edge of the clock signal, however, the self-timed internal write pulse is independent of the LOW to HIGH transition of the clock signal. An asynchronous output enable is provided to ease asynchronous bus interfacing. Counterenable inputs are also provided to stall the operation of the address counters for fast interleaved memory applications. A HIGH on $\overline{\text{CE}}$ oor a LOW on CE1 for one clock cycle will power down the internal circuitry to reduce static power consumption. Multiple chip enables allow easier banking of multiple IDT70V3319s for depth expansion configurations. Two cycles are required with $\overline{\text{CE}}$ 0 LOW and CE1 HIGH to re-activate the outputs. ### **Depth and Width Expansion** The IDT70V3319 features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the various chip enables in order to expand two devices in depth. The IDT70V3319 can also be used in applications requiring expanded width, as indicated in Figure 4. Through combining the control signals, the devices can be grouped as necessary to accommodate applications needing 36-bits or wider. ## **JTAG Timing Specifications** #### NOTES: - 1. Device inputs = All device inputs except TDI, TMS, and TRST. - 2. Device outputs = All device outputs except TDO. ## JTAG AC Electrical Characteristics<sup>(1,2,3,4)</sup> | | | 70V3319 | | | |--------|----------------------------|---------|------------------|-------| | Symbol | Parameter | Min. | Max. | Units | | tucyc | JTAG Clock Input Period | 100 | _ | ns | | исн | JTAG Clock HIGH | 40 | _ | ns | | tucl | JTAG Clock Low | 40 | _ | ns | | tur | JTAG Clock Rise Time | _ | 3 <sup>(1)</sup> | ns | | ₩ | JTAG Clock Fall Time | _ | 3 <sup>(1)</sup> | ns | | turst | JTAG Reset | 50 | _ | ns | | tursr | JTAG Reset Recovery | 50 | _ | ns | | tico | JTAG Data Output | _ | 25 | ns | | tidc | tide JTAG Data Output Hold | | _ | ns | | tus | JTAG Setup | 15 | _ | ns | | tлн | JTAG Hold | 15 | _ | ns | #### NOTES: - 1. Guaranteed by design. - 2. 30pF loading on external output signals. - 3. Refer to AC Electrical Test Conditions stated earlier in this document. - 4. JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet. ### **Identification Register Definitions** | Instruction Field | Value | Description | |-----------------------------------|--------|------------------------------------------------------| | Revision Number (31:28) | 0x0 | Reserved for version number | | IDT Device ID (27:12) | 0x0314 | Defines IDT part number | | IDT JEDEC ID (11:1) | 0x33 | Allows unique identification of device vendor as IDT | | ID Register Indicator Bit (Bit 0) | 1 | Indicates the presence of an ID register | 5623 tbl 13 ### **Scan Register Sizes** | Register Name | Bit Size | |----------------------|----------| | Instruction (IR) | 4 | | Bypass (BYR) | 1 | | Identification (IDR) | 32 | | Boundary Scan (BSR) | Note (3) | 5623 tbl 14 ## **System Interface Parameters** | Instruction | Code | Description | |----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 0000 | Forces contents of the boundary scan cells onto the device outputs <sup>(1)</sup> . Places the boundary scan register (BSR) between TDI and TDO. | | BYPASS | 1111 | Places the bypass register (BYR) between TDI and TDO. | | IDCODE | 0010 | Loads the ID register (IDR) with the vendor ID code and places the register between TDI and TDO. | | HIGHZ | 0011 | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers to a High-Z state. | | SAMPLE/PRELOAD | 0001 | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs <sup>(2)</sup> to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. | | RESERVED | All other codes | Several combinations are reserved. Do not use codes other than those identified above. | NOTES: 5623 tol 15 - 1. Device outputs = All device outputs except TDO. - 2. Device inputs = All device inputs except TDI, TMS, and $\overline{\text{TRST}}$ . - 3. The Boundary Scan Descriptive Language (BSDL) file for this device is available on the IDT website (www.idt.com), or by contacting your local IDT sales representative. ### **Ordering Information** ## **Preliminary Datasheet:** Definition "PRELIMINARY' datasheets contain descriptions for products that are in early release. ## **Datasheet Document History:** 6/2/00: Initial Public Offering 7/12/00: Added mux to functional block diagram 6/20/01: Page 1 Added JTAG information for TQFP package Page 4 Corrected TQFP package size 7/30/01: Page 1 Added PL/FT option Page 20 Changed maximum value for JTAG AC Electrical Characteristics for tuco from 20ns to 25ns Page 9 Added Industrial Temperature DC Parameters Page 2, 3 & 4 Added date revision for pin configurations Page 11 Changed to Evalue in AC Electrical Characteristics, please refer to Errata #SMEN-01-05 Page 1 & 22 Replaced ™ logo with ® logo Page 10 Changed AC Test Conditions Input Rise/Fall Times 11/20/01: CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-5166 fax: 408-492-8674 www.idt.com for Tech Support: 831-754-4613 DualPortHelp@idt.com /ww.iat.com