# International **ICR** Rectifier

PRELIMINARY

# IRPT1056

# **POWIRTRAIN**<sup>TM</sup>

- **Integrated Power Stage for 1 hp Motor Drives**
- 1 hp (0.75kW) power output Industrial rating at 150% overload for 1 minute
- · 180 240V AC input, 50/60 Hz
- Available as complete system or sub-system assemblies

# **Power Module**

- 3-phase rectifier bridge
- 3-phase, short circuit rated, ultrafast IGBT inverter
- Brake IGBT and diode
- Low inductance (current sense) shunts in positive and negative DC rail
- NTC temperature sensor
- Pin-to-baseplate isolation 2500V rms
- Easy-to-mount two-screw package
- Case temperature range -25°C to 125°C operational

# Driver-Plus Board

- DC bus capacitor filter with NTC inrush current limiter
- IR2132J monolithic 3-phase HVIC driver
- Driver stage for brake transistor
- On-board +15V and +5V power supply
- MOV surge suppression at input
- DC bus voltage and current feedback
- Protection for short-circuit, earth/ground fault overtemperature and overvoltage
- Terminal blocks for 3-phase input/output and brake connections





Figure 1. The IRPT1056C POWIRTEAN within a motor control system

## System Description

The IRPT1056C **POWIRTEAN** provides the complete conversion function for a 1hp (0.75kW) variable frequency, variable voltage, AC motor controller. The

**POMIRTRAIN** combines a power module IRPT1056A with a Driver-*Plus* Board IRPT1056D. Figure 1 shows the block diagram of the **POWIRTRAIN** within an AC motor control system.

The power module contains a 3-phase input bridge rectifier, brake IGBT and diode, 3-phase IGBT inverter, current sense shunts, and a thermistor. It is designed for easy mounting to a heat sink.

The Driver-Plus Board contains DC link capacitors, capacitor soft charge function using NTC thermistor, surge suppression MOVs, IGBT gate drivers, DC bus voltage and current feedback signals, protection circuitry and local power supply. It is designed to mate with a controller board through a single row header. Terminal blocks are provided on the Driver-Plus Board for all end user line input, motor output and brake resistor.

Output power is Pulse-Width Modulated (PWM) 3-phase, variable frequency, variable voltage controlled by an externally generated user-provided PWM controller for inverter IGBT switching. The power supply offers the user non-isolated 5V and 15V to power the micro-controller.

The IRPT1056C offers several benefits to the drive manufacturer as listed below:

- It eliminates component selection, design of layout, interconnection, gate drive, local power supply, thermal sensing, current sensing and protection.
- Gate drive and protection circuits are designed to closely match the operating characteristics of the power semi conductors. This allows power losses to be minimized and power rating to be maximized to a greater extent than is possible by designing with individual components.
- It reduces the effort of calculating and evaluating power semiconductor losses and junction temperature.
- It reduces the manufacturer's part inventory and simplifies assembly.

[**POWIRTEAN** specifications and ratings are given for system input and output voltage and current, power losses and heat sink requirements over a range of operating conditions.

**POMIRTRAIN** system ratings are verified by IR in final testing.]

### The IRPT1056A Power Module

The IRPT1056A power module, shown in figure 2, is a chip and wire epoxy encapsulated module. It houses input rectifiers, brake IGBT and freewheeling diode, output inverter, current sense shunts and NTC thermistor. The 3-phase **input bridge** 



Figure 2. IRPT1056A Power Module

rectifiers are rated at 800V. The brake circuit uses 600V IGBT and freewheeling diode. The inverter section employs 600V, short circuit rated, ultrafast IGBTs and ultrafast freewheeling diodes. Current sensing is achieved through  $45m\Omega$  low inductance shunts provided in the positive and negative DC bus rail. The NTC thermistor provides temperature sensing capability. The lead spacing on the power module meets UL840 pollution level 3 requirements.

The power circuit and layout within the module are carefully designed to minimize inductance in the power path, to reduce noise during inverter operation and to imprve the inverter efficiency. The Driver-*Plus* Board required to run the inverter can be soldered to the power module pins, thus minimizing assembly and alignment. The power module is designed to be mounted to a heat sink with two screw mount positions, in order to insure good thermal contact between the module substrate and the heat sink.

### International **TOR** Rectifier

# IRPT1056

### The IRPT1056D Driver-Plus Board

The IRPT1056D Driver-*Plus* Board, shown in figure 3, houses surge supression MOVs on input, a switching power supply, DC bus filter capacitor with NTC inrush current limiter, IR2132 monolithic 3-phase HVIC driver, driver stage for brake transistor, protection and sensing circuitry.





The inverter gate drive circuit, implemented with IR2132J monolithic 3-phase HVIC driver, delivers on/off gate drive signals to the I<u>GBTs</u>' gates, corresponding with input <u>PWM</u> control signals <del>IN1</del> through IN6. After power-up, the <u>RESET</u> pin on connector J2 must be held low for at least 2µs while all PWM signals, <del>IN1</del> through IN6, are held high (off condition). A latch in the protection circuitry is set high during a fault condition to trip the IR2132J HVIC driver's internal latch and <u>shut down all</u> PWM output gate drive signals; it also causes the FAULT output pin on the IR2132J HVIC driver to set low and light the LED. The FAULT diagnostic is an active low, open drain output with a <u>pull-up</u> resistor. This signal is provided on connector J2 for FAULT feedback to external control logic.

The protection circuitry receives current signals from shunts in positive and negative DC bus rail for earth-fault and shortcircuit conditions. Earth-fault signal is fed through an opto-isolator to the protection circuitry. Current signal from negative DC bus rail is provided on J2 connector as current feedback, IFB (0.045V/A). If filtering of this signal is required, it should be done by adding a high impedance buffer stage between signal and filter. DC bus voltage is sensed for over voltage protection and this signal is provided on J2 connector as voltage feedback, VFB (0.014 x Bus voltage). Thermal sense signal for over temperature protection is obtained from a thermistor housed inside the power module. The thermistor activates the latch if the temperature of the power module's IMS substrate exceeds a set level.

The system is designed for 150% overload for one minute while operating with the specified heat sink. The external microcontroller should shut off PWM signals if the overload condition persists for more than one minute.

The brake function is implemented by connecting a power resistor between the terminals on the brake terminal block. The value and power of the resistor determines maximum braking capability along with the rating of the brake IGBT. The input signal on IN7 is active low and CMOS or LSTTL compatible.

The switching power supply employs IR2152S selfoscillating driver chip and a buck regulator topology to deliver a nominal 15V and 5V DC outputs, referenced to the negative DC bus, N. The power supply feeds the gate drive and protection circuits. The 15V and 5V outputs are available on the control interface connector's (J2) VCC and VDD pins for external microprocessor and control logic supply.

### International **TOR** Rectifier

# **IRPT1056**



Figure 4. IRPT1056C Basic Architecture

### International **TOR** Rectifier

### **Specifications**

| Parameter                      | Values                                   | Conditions                                                                                 |
|--------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------|
| Input Power                    |                                          |                                                                                            |
| Voltage                        | 220V, -15%, +10%, 3-phase                |                                                                                            |
| Frequency                      | 50/60Hz                                  |                                                                                            |
| Input current                  | 6.2 Arms @ nominal output                | $T_A = 40^{\circ}C, R_{fhSA} = 1.07^{\circ}C/W$                                            |
|                                | 100 A peak                               | Initial bus capacitor charging                                                             |
| Output Power                   |                                          |                                                                                            |
| Voltage                        | 0 - 230V                                 | defined by external PWM control                                                            |
| Nominal motor hp (kW)          | 1hp (0.75kW) nominal full load power     | $V_{in} = 230V$ , $f_{pwm} = 4kHz$ , $f_o = 60Hz$                                          |
|                                | 150% overload for 1 minute               | $T_A = 40^{\circ}C, R_{thSA} = 1.07^{\circ}C/W$                                            |
| Nominal motor current          | 4.4A nominal full load current           | $Z_{thSA}$ limits $\Delta T_c$ to 10°C during overload                                     |
|                                | 6.6A 150% overload for 1 minute          |                                                                                            |
| Control Inputs                 |                                          |                                                                                            |
| IN1,,IN6 (PWM)                 | 5V maximum, active low                   | CMOS, LSTTL compatible,                                                                    |
| IN7 (Brake)                    |                                          | open collector                                                                             |
| Pulse deadtime                 | 0.8 µs typ. (set by IR2132J HVIC driver) | max. deadtime set by external controller                                                   |
| Minimum input pulse width      | lμs                                      |                                                                                            |
| RESET                          | open collector, active low               | pin 14 of control interface connector                                                      |
|                                |                                          | pull down for ⊕ 2µsec to release latch                                                     |
| Protection                     |                                          |                                                                                            |
| Output current trip level      | 30A, ± 10%                               | $T_{\rm C} = 25^{\circ}{\rm C}$                                                            |
| Earth fault current trip level | 36A, ± 10%                               | $T_{C} = 25^{\circ}C$                                                                      |
| Overtemperature trip level     | 100°C, ± 5%                              | Case temperature                                                                           |
| Overvoltage trip level         | 425V, ± 10%                              |                                                                                            |
| Maximum DC link voltage        | 400V                                     | user to ensure rating not exceeded >30 s                                                   |
| Short circuit shutdown time    | 2.5 µsec typical                         | output terminals shorted                                                                   |
| Feedback Signals               |                                          |                                                                                            |
| Current feedback (IFB)         | 0.045V/A <sub>BUS</sub> typical          | $T_A = 25^{\circ}C$                                                                        |
| DC bus voltage feedback (VFB)  | 0.014/V <sub>BUS</sub>                   |                                                                                            |
| Fault feedback (FAULT)         | 5V, active low                           |                                                                                            |
| On Board Power Supply          |                                          |                                                                                            |
| V <sub>cc</sub>                | 15V, ± 10%                               |                                                                                            |
| V <sub>DD</sub>                | 5V, ± 5%                                 |                                                                                            |
| $l_{CC} + l_{DD}$              | 60mA                                     | max. limit specified is available on<br>control interface connector J2<br>for external use |
| Brake                          |                                          |                                                                                            |
| Current                        | 7.9A                                     |                                                                                            |
| Module                         |                                          |                                                                                            |
| Isolation voltage              | 2500V rms                                | pin to base plate isolation, 60Hz, 1minut                                                  |
| Operating case temperature     | -25°C to 125°C                           | 95%RH max, (non-condensing)                                                                |
| Mountingtorque                 | 1 Nm                                     | M4 screw type                                                                              |
| System Environment             |                                          |                                                                                            |
| Ambient operating temp. range  | 0 to 40°C                                | 95%RH max. (non-condensing)                                                                |
| Storage temp. range            | -25 to 60°C                              |                                                                                            |

International TOR Rectifier



Figure 5b. 0.75hp (3.5A) output Heat-sink Thermal Resistance and Power Dissipation vs. PWM Frequency For Figures 5a and 5b: Operating Conditions: Vin = 230 Vrms, MI = 1.15, P.F. = 0.8, T<sub>A</sub> = 40°C. ZthSA limits ΔT<sub>C</sub> during 1 minute overload to 10°C. page 6 www.irf.com

# International **TOR** Rectifier

# IRPT1056

# Mounting, Hookup and Application Instructions

### Mounting

1. Remove all particles and grit from the heat sink and power substrate.

2. Spread a .004" to .005" layer of silicone grease on the heat sink, covering the entire area that the power substrate will occupy. Recommended heat sink flatners is .001 inch/inch and Total Indicator Readout (TIR) of .003 inch below substrate.

3. Place the power substrate onto the heat sink with the mounting holes aligned and press it firmly into the silicone grease.

4. Place the 2 M4 mounting screws through the PCB and power module and into the heat sink and tighten the screws to 1 Nm torque.



Figure 6. Power Module Mounting Screw Sequence

All input and output control connections are made via a 16terminal female connector to J2.

### **Power Connections**

3-phase input connections are made to terminals R,S and T (J1). Inverter output terminal connections are made to terminals U,V and W (J4).

Positive DC bus and Brake IGBT collector connections are brought out to terminals P (positive) and BR (BRAKE) of J3 connector. An external resisotr for braking can be connected across these terminals.

### Power-Up Procedure

When 3-phase input power is first switched on, PWM inputs to the IRPT1056 must be inhibited (held high) until the protection latch circuitry is reset. To reset this latch before inverter start-up, RESET pin on connector J2 must be pulled down low for at least 2µsec. This will set the FAULT feedback signal on J2 high. Now, the PWM input signals can be applied for inverter start-up.

### Power-Down Procedure

The following sequence is recommended for normal power down:

- 1. reduce motor speed by PWM control
- 2. inhibit PWM inputs
- 3. disconnect main power.



Figure 7a. Control Signal Connector

# **IRPT1056D** Mechanical Specifications

NOTE: Dimensions are in inches [millimeters]



# International **TOR** Rectifier

# **IRPT1056A** Mechanical Specifications

NOTE: Dimensions are in inches [millimeters]



### Part Number Identification and Ordering Instructions

### IRPT1056A Power Module

Chip and wire epoxy encapsulated module with 800V input rectifiers, 600V brake IGBT and freewheeling diode, 600V short circuit rated, ultra-fast IGBT inverter with ultra-fast freewheeling diodes, temperature sensing NTC thermistor and current sensing low-inductance shunts.

### IRPT1056C Complete POWIRTRAIN

IRPT1056A Power Module and IRPT1056D Driver-Plus Board pre-assembled and tested to meet all system specifications.

### IRPT1056D Driver-Plus Board

Printed circuit board assembled with DC link capacitors, NTC in-rush limiting thermistor, high-power terminal blocks, surge suppression MOVs, IGBT gate drivers, protection circuitry and low power supply. The PCB is functionally tested with standard power module to meet all system specifications.

### IRPT1056E Design Kit

Complete **POWRTRAN** (IRPT1056C) with full set of design documentation including detailed schematic diagram, bill of material, mechanical layout, schematic file, Gerber files and design tips.

### **Functional Information**

#### CAUTION: All control logic is referenced to the negative power bus, which is live with respect to earth/ground.

#### Capacitor Soft Charge

A DC bus capacitor is connected to the rectifier bridge output through an NTC. At power-up, the NTC limits the inrush current to 100A. During normal operation current through the NTC reduces its resistance, hence reducing its losses.

#### System Power Supply

A buck converter designed with IR2152 and operating from the dc bus generates  $V_{CC}$  (15V) and  $V_{DD}$ (5V) for drive and protection circuits. Both  $V_{CC}$  and  $V_{DD}$  are available at the control connector to supply microprocessor controls. Total current available from  $V_{CC}$  and  $V_{DD}$  (I<sub>CC</sub> and I<sub>D</sub>, respectively) is 60 mA for external use.

Floating power supplies for high side devices are derived through bootstrap techneque, simplifying power supply requirements.

### Gate Drive Circuits

Gate drive for the inverter is implemented with an IR2132J monolithic 3-phase HVIC driver. Short circuit buffer power supply counters the voltage drop across a shunt in the negative DC bus, allowing the device to have nominal gate voltage during short circuit and maintaining short circuit current to a detectable level.

Brake IGBT is generally switched at low frequency and is a low-side device, hence a simple gate drive circuit, implemented with bipolar transistors, is adequate. The undervoltage circuit monitors the local gate driver power supply voltage and sends a high input signal during undervoltage, setting the latch and inhibiting the PWM input signals.

#### System Protections

Short circuit is monitored through a shunt in the negative bus, which detects phase-to-phase short circuits and phase-to-carth short circuits (when current flows from earth to negative bus). Voltage drop across the shunt is compared to a pre-set limit and when the current exceeds a nominal value of 30A this protection is activated.

Earth/ground fault from positive bus to earth is detected by the shunt in the postive bus and an opto-coupler. When fault current exceeds a nominal value of 36A, this protection is activated. **Overtemperature** is measured by a thermistor mounted close to the inverter section. When the substrate temperature exceeds a nominal value of 100°C, this protection is activated.

**Overvoltage** is detected by comparing attenuated de bus voltage with a pre-set reference. When the bus voltage exceeds a nominal value of 425V, this protection is activated.

If any of the protection features is activated, the TRIP signal goes high and is latched high, activating the internal latch in IR2132J HVIC driver, which turns all gates to the inverter section off, acknowledging to the controller through FAULT.

### Trip Reset

The Internal latch of the IR2132J HVIC driver can be reset by holding  $\overline{IN2}$ ,  $\overline{IN4}$  and  $\overline{IN6}$  OFF simultaneously for a period greater than 12µs. The TRIP signal can be removed by pulling down the RESET pin through the open collector device for 2µs, this should be done only after  $\overline{IN1}$ ,..., $\overline{IN6}$  are turned OFF.

### Interface with system controller

All signals are referred to negative de bus (N).  $\overline{IN1,...IN7}$ are TTL/CMOS compatible active low signals. Maximum voltage rating for these signals is 5V. All channels are provided with pull-up resistors and can be used with open collector inputs as well.

FAULT is open collector, active low signal, provided with 47K pull-up resistor. Typical current sink capacity for this pin is 5 mA.

RESET should be applied with open collector device only and only after  $\overline{IN1}$ ,... $\overline{IN6}$  are turned OFF. Recommended  $\overline{RESET}$ pulse duration is 2µs.

 $V_{DD}$  is 5V and  $V_{CC}$  is 15V output. If 5V output is used with a large external capacitor, a diode should be connected between  $V_{DD}$  (anode) and  $V_{CC}$  (cathode) to ensure that  $V_{DD}$  does not exceed  $V_{CC}$ , due to potentially different discharge times for storage capacitors when power is turned OFF.

 $V_{\rm FB}$  is scaled down DC bus voltage (0.014 X Vbus nominal). If the is dc bus current, 0.045V/A nominal. This pin must not be connected to circuit ground (N) through low impedance. If filtering of this signal is required, it should be done by adding a high impedance buffer stage between signal and filter.

### Heat Sink Requirements

Figures 5a-5b of the IRPT1056 datasheet show the thermal resistance of the heat sink required for various output power levels and PWM switching frequencies. Maximum total losses of the unit are also shown.

This data is based on the following key operating conditions:

- The maximum continuous combined losses of the rectifier and inverter occur at full pulse-width-modulation. These maximum losses set the maximum continuous operating temperature of the heat sink.
- The maximum combined losses of the rectifier and inverter at full pulse-width-modulation under overload set the incremental temperature rise of the heat sink during overload, which is limited to 10°C due to Z<sub>thSA</sub>.
- The minimum output frequency at which full overload current is to be delivered sets the peak IGBT junction temperatures.

 At low output frequency IGBT junction temperature tends to follow the instantaneous fluctuations of the output current. Thus, peak junction temperature rise increases as output frequency decreases.

### Voltage Rise During Braking

The motor will feed energy back to the DC link during electric braking, forcing DC bus voltage to rise above the level defined by input line voltage. Deceleration of the motor must be controlled by appropriate PWM control to keep the DC bus voltage within the rated maximum value. For high inertial loads, or for very fast deceleration rates, this can be achieved by the brake provided in the system by connecting an external braking resistor between terminals P and BR. IN7 controls the brake transistor switching.

# International

WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, Tel: (310) 322 3331 EUROPEAN HEADQUARTERS: Hurst Green, Oxted, Surrey RH8 9BB, UK Tel: ++ 44 1883 732020 IR CANADA: 7321 Victoria Park Ave., Suite 201, Markham, Ontario L3R 2Z8, Tel: (905) 475 1897 IR GERMANY: Saalburgstrasse 157, 61350 Bad Homburg Tel: ++ 49 6172 96590 IR ITALY: Via Liguria 49, 10071 Borgaro, Torino Tel: ++ 39 11 451 0111 IR FAR EAST: K&H Bldg., 2F, 3-30-4 Nishi-Ikeburo 3-Chome, Toshima-Ki, Tokyo Japan 171 Tel: 81 3 3983 0086 IR SOUTHEAST ASIA: 315 Outram Road, #10-02 Tan Boon Liat Building, Singapore 0316 Tel: 65 221 8371 http://www.irf.com/ Data and specifications subject to change without notice. 5/97