DS07-13602-4E # 16-bit Proprietary Microcontroller # F<sup>2</sup>MC-16L MB90670/675 Series ## MB90671/672/673/T673/P673 (MB90670 Series) MB90676/677/678/T678/P678 (MB90675 Series) #### **■ DESCRIPTION** The MB90670/675 series is a member of 16-bit proprietary single-chip microcontroller F<sup>2</sup>MC\*<sup>1</sup>-16L family designed to be combined with an ASIC (Application Specific IC) core. The MB90670/675 series is a high-performance general-purpose 16-bit microcontroller for high-speed real-time processing in various industrial equipment, OA equipment, and process control. The instruction set of F<sup>2</sup>MC-16L CPU core inherits AT architecture of F<sup>2</sup>MC-8 family with additional instruction sets for high-level languages, extended addressing mode, enhanced multiplication/division instructions, and enhanced bit manipulation instructions. The microcontroller has a 32-bit accumulator for processing long word data (32-bit). The MB90670/675 series has peripheral resources of UART0, UART1(SCI), an 8/10-bit A/D converter, an 8/16-bit PPG timer, a 16-bit reload timer, a 24-bit free-run timer, an output compare (OCU), an input capture (ICU), DTP/external interrupt circuit, an I<sup>2</sup>C\*<sup>2</sup> interface (in MB90675 series only). Embedded peripheral resources performs data transmission with an intelligent I/O service function without the intervention of the CPU, enabling real-time control in various applications. - \*1: F<sup>2</sup>MC stands for FUJITSU Flexible Microcontroller. - \*2: Purchase of Fujitsu I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. #### **■ PACKAGE** #### **■ FEATURES** Clock Embedded PLL clock multiplication circuit Operating clock (PLL clock) can be selected from divided-by-2 of oscillation or one to four times the oscillation (at oscillation of 4 MHz, 4 MHz to 16 MHz). Minimum instruction execution time of 62.5 ns (at oscillation of 4 MHz, four times the PLL clock, operation at Vcc of 5.0 V) CPU addressing space of 16 Mbytes Internal addressing of 24-bit External accessing can be performed by selecting 8/16-bit bus width (external bus mode) Instruction set optimized for controller applications Rich data types (bit, byte, word, long word) Rich addressing mode (23 types) High code efficiency Enhanced precision calculation realized by the 32-bit accumulator · Instruction set designed for high level language (C) and multi-task operations Adoption of system stack pointer Enhanced pointer indirect instructions Barrel shift instructions Enhanced execution speed 4-byte instruction queue Enhanced interrupt function 8 levels, 32 factors • Automatic data transmission function independent of CPU operation Extended intelligent I/O service function (EI<sup>2</sup>OS) • Low-power consumption (standby) mode Sleep mode (mode in which CPU operating clock is stopped) Timebase timer mode (mode in which other than oscillation and timebase timer are stopped) Stop mode (mode in which oscillation is stopped) CPU intermittent operation mode Hardware standby mode • Process CMOS technology • I/O port MB90670 series: Maximum of 65 ports MB90675 series: Maximum of 84 ports • Timer Timebase timer/watchdog timer: 1 channel 8/16-bit PPG timer: 8-bit $\times$ 2 channels or 16-bit $\times$ 1 channel 16-bit reload timer: 2 channels 24-bit free-run timer: 1 channel • Input capture (ICU) Generates an interrupt request by latching a 24-bit free-run timer counter value upon detection of an edge input to the pin. • Output compare (OCU) Generates an interrupt request and reverse the output level upon detection of a match between the 24-bit freerun timer counter value and the compare setting value. • I<sup>2</sup>C interface (in MB90675 series only) Serial I/O port for supporting Inter IC BUS #### (Continued) • UART0 With full-duplex double buffer (8-bit length) Clock asynchronized or clock synchronized transmission (with start and stop bits) can be selectively used. • UART1 (SCI) With full-duplex double buffer (8-bit length) Clock asynchronized or clock synchronized serial transmission (I/O extended serial) can be selectively used. • DTP/external interrupt circuit (4 channels) A module for starting extended intelligent I/O service (EI<sup>2</sup>OS) and generating an external interrupt triggered by an external input. • Wake-up interrupt Receives external interrupt requests and generates an interrupt request upon an "L" level input. • Delayed interrupt generation module Generates an interrupt request for switching tasks. • 8/10-bit A/D converter (8 channels) 8-bit or 10-bit resolution can be selectively used. Starting by an external trigger input. ### **■ PRODUCT LINEUP** #### • MB90670 series | Part number Item | MB90671 | MB90672 | MB90673 | MB90T673 | MB90P673 | | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------|--| | Classification | N | Mask ROM produc | ets | External ROM product | One-time PROM product | | | ROM size | 16 Kbytes | 32 Kbytes | 48 Kbytes | External ROM | 48 Kbytes | | | RAM size | 640 bytes | 1.64 Kbytes | | 2 Kbytes | | | | CPU functions | Ins<br>Minimu | m execution time: | : 8 bits, 16 bits<br>: 1 byte to 7 bytes<br>: 1 bit, 8 bits, 16 bit<br>: 62.5 ns (at machi | ts<br>ne clock of 16 MH<br>e clock of 16 MHz | z)<br>minimum value) | | | Ports | | purpose I/O ports | s (CMOS output): 5<br>s (N-ch open-drain | | | | | UART0 | Clo | ck asynchronized<br>n can be performe | transmission (480 | 0 Kbps to 2 Mbps<br>00 Kbps to 500 kbp<br>serial transmissio | os) | | | UART1 (SCI) | Cloc | ck asynchronized<br>n can be performe | transmission (240 | 0 Kbps to 2 Mbps<br>0 Kbps to 62500 b<br>serial transmissio | ps) | | | 8/10-bit A/D converter | Continuo | hot conversion mo<br>ous conversion mo | de (converts selec | | nuously) | | | 8/16-bit PPG timer | Number of channels: 2 8-bit or 16-bit PPG operation A pulse wave of given intervals and given duty ratios can be output. Pulse cycle: 125 ns to 16.78 s (at oscillation of 4 MHz, machine clock of 16 MHz) | | | | | | | 16-bit reload timer | Number of channels: 2 16-bit reload timer operation Interval: 125 ns to 131 ms (at machine clock of 16 MHz) External event count can be performed. | | | | | | | 24-bit free-run timer | Number of channel :1 Overflow interrupts or intermediate bit interrupts may be generated. | | | | | | | Output compare unit<br>(OCU) | | | umber of channels<br>A match signal of o | | | | | Part number | MB90671 | MB90672 | MB90673 | MB90T673 | MB90P673 | |--------------------------------------|-----------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------|-------------------|----------------| | Input capture unit (ICU) | Rewriting a | Nu<br>register value u | mber of channels<br>oon a pin input (r | | ooth edges) | | DTP/external interrupt circuit | | N<br>sing edge, a falli<br>upt circuit or exte | | evel input, or an | | | Wake-up interrupt | | | umber of inputs:<br>d by an "L" level | | | | Delayed interrupt generation module | An interrupt g<br>systems. | generation modul | e for switching ta | sks used in real- | time operating | | I <sup>2</sup> C interface | | | None | | | | Timebase timer | Interru | upt interval: 1.024<br>(at | 18-bit counter<br>ms, 4.096 ms, 7<br>oscillation of 4 M | | 72 ms | | Watchdog timer | Reset ge | eneration interval<br>(at oscillation | : 3.58 ms, 14.33<br>in of 4 MHz, mini | | 58.75 ms | | Low-power consumption (standby) mode | Sleep/stop/CPU intermittent operation/timebase timer/hardware stand-b | | | | are stand-by | | Process | ss CMOS | | | | | | Operating voltage* | 2.7 V to 5.5 V | | | | | <sup>\*:</sup> Varies with conditions such as the operating frequency. (See section "■ Electrical Characteristics.") #### • MB90675 series | Part number | MB90676 | MB90677 | MB90678 | MB90T678 | MB90P678 | MB90V670 | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------|--------------------| | Classification | Ma | ask ROM produ | ıcts | External ROM product | One-time<br>PROM<br>product | Evaluation product | | ROM size | 32 Kbytes | 48 Kbytes | 64 Kbytes | None | 64 Kbytes | _ | | RAM size | 1.64 Kbytes | 2 Kbytes | | 3 Kbytes | | 4 Kbytes | | CPU functions | Instru<br>Ins<br>Minimum | Data bit length:<br>execution time: | | 6 bits<br>chine clock of 1 | | n value) | | Ports | | al-purpose I/O | ports (CMOS o<br>ports (N-ch ope | | : 10 | | | UART0 | Transmission connection. | Clock asynchr | nronized transm<br>conized transmis<br>med by bi-direct | ssion (4800 Kbp | s to 500 Kbps) | master/slave | | UART1 (SCI) | Transmission connection. | Clock asynchro | nronized transm<br>onized transmis<br>med by bi-direct | sion (2400 Kbp | s to 62500 bps) | | | 8/10-bit A/D<br>converter | Cont | ne-shot convers | ecision: 10-bit o<br>Number o<br>sion mode (conv<br>sion mode (conv<br>onverts selected | of inputs: 8<br>verts selected c<br>verts selected cl | hannel only on<br>hannel continuo | ce)<br>ously) | | 8/16-bit PPG timer | Number of channels: 2 PPG operation of 8-bit or 16-bit Pulse of given intervals and given duty ratios can be output Pulse interval 125 ns to 16.78 s (at oscillation of 4 MHz, machine clock of 16 MHz) | | | | | | | 16-bit reload timer | Number of channels: 2<br>16-bit reload timer operation<br>Interval: 125 ns to 131 ms (at machine clock of 16 MHz)<br>External event count can be performed. | | | | | | | 24-bit free-run<br>timer | Number of channel :1 Overflow interrupts or intermediate bit interrupts may be generated. | | | | | | | Output compare<br>(OCU) | | Pin input | Number of factor: a match | channels: 8<br>signal of compa | re register | | #### (Continued) | Part number | MB90676 | MB90677 | MB90678 | MB90T678 | MB90P678 | MB90V670 | |---------------------------------------|------------------------------------------------------------------------|-------------------|---------------------------------------------------|-------------------------------------------|-------------------|---------------| | Item | | | | | | | | Input capture (ICU) | Rewr | riting a register | Number of<br>value upon a pi | channels: 4<br>n input (rising, f | alling, or both e | dges) | | DTP/external interrupt circuit | | | Number o<br>e, a falling edge<br>or extended into | | | | | Wake-up interrupt | | | | of inputs: 8<br>"L" level input. | | | | Delayed interrupt generation module | An interrupt | generation mod | dule for switching | g tasks used in | real-time opera | ting systems. | | I <sup>2</sup> C interface | | Seria | al I/O port for sup | oporting Inter IC | BUS | | | Timebase timer | | Interrupt interva | al: 1.024 ms, 4.0 | counter<br>196 ms, 16.384<br>on of 4 MHz) | ms, 131.072 ms | 3 | | Watchdog timer | Re | | interval: 3.58 m<br>oscillation of 4 M | | | ms | | Low-power consumption (stand-by) mode | Sleep/stop/CPU intermittent operation/timebase timer/hardware stand-by | | | | | | | Process | CMOS | | | | | | | Power supply voltage for operation* | 2.7 V to 5.5 V | | | | | | <sup>\* :</sup> Varies with conditions such as the operating frequency. (See section "■ Electrical Characteristics.") Assurance for the MB90V670 is given only for operation with a tool at a power voltage of 2.7 V to 5.5 V, an operating temperature of 0°C to 70°C, and an operating frequency of 1.5 MHz to 16 MHz. #### ■ PACKAGE AND CORRESPONDING PRODUCTS | Package | MB90671<br>MB90672<br>MB90673<br>MB90T673 | MB90P673 | MB90676<br>MB90677<br>MB90678<br>MB90T678 | MB90P678 | MB90V670 | |--------------|-------------------------------------------|----------|-------------------------------------------|----------|----------| | FPT-80P-M05 | 0 | 0 | × | × | × | | FPT-80P-M06 | 0 | 0 | × | × | × | | FPT-100P-M05 | × | × | 0 | 0 | × | | FPT-100P-M06 | × | × | 0 | 0 | × | ○ : Available ×: Not available Note: For more information about each package, see section "■ Package Dimensions." #### **■ DIFFERENCES AMONG PRODUCTS** #### 1. Memory Size In evaluation with an evaluation product, note the difference between the evaluation chip and the chip actually used. The following items must be taken into consideration. - The MB90V670 does not have an internal ROM, however, operations equivalent to chips with an internal ROM can be evaluated by using a dedicated development tool, enabling selection of ROM size by settings of the development tool. - In the MB90V670, images from FF4400H to FFFFFFH are mapped to bank 00, and FE0000H to FF3FFFH to mapped to bank FE and FF only. (This setting can be changed by configuring the development tool.) - In the MB90678/MB90P678, images from FF4000H to FFFFFFH are mapped to bank 00, and FF0000H to FF3FFFH to bank FF only. #### 2. Mask Options Functions selected by optional settings and methods for setting the options are dependent on the product types. Refer to " Mask Options" for detailed information. Note that mask option is fixed in MB90V670 series. #### **■ PIN ASSIGNMENT** ### **■ PIN DESCRIPTION** | | Pin | no. | | | Circuit | | |------------------------|----------------------|------------------------|-------------------------|-----------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP<br>-80*1 | QFP<br>-80*2 | LQFP<br>-100*3 | QFP<br>-100*4 | Pin name | type | Function | | 62 | 64 | 80 | 82 | X0 | Α | Crystal oscillator pins | | 63 | 65 | 81 | 83 | X1 | (Oscillation) | | | 39 to 41 | 41 to 43 | 47 to 49 | 49 to 51 | MD0 to<br>MD2 | F<br>(CMOS) | Input pins for selecting operation modes Connect directly to Vcc or Vss. | | 60 | 62 | 75 | 77 | RST | H<br>(CMOS/H) | External reset request input | | 42 | 44 | 50 | 52 | HST | G<br>(CMOS/H) | Hardware standby input pin | | 65 to 72 | 67 to 74 | 83 to 90 | 85 to 92 | P00 to P07 | B<br>(CMOS) | General-purpose I/O port This function is valid in the single-chip mode. | | | | | | AD00 to<br>AD07 | | I/O pins for the lower 8-bit of the external address data bus This function is valid in the mode where the external bus is valid. | | 73 to 78,<br>79,<br>80 | 75 to 80,<br>1,<br>2 | 91 to 96,<br>97,<br>98 | 93 to 98,<br>99,<br>100 | P10 to P15,<br>P16,<br>P17 | B<br>(CMOS) | General-purpose I/O port This function is valid in the single-chip mode. | | | | | | AD08 to<br>AD13,<br>AD14,<br>AD15 | | I/O pins for the upper 8-bit of the external address data bus This function is valid in the mode where the external bus is valid. | | | | | | WIO to WI5,<br>WI6,<br>WI7 | | I/O pins for wake-up interrupts This function is valid in the single-chip mode. Because the input of the DTP/external interrupt circuit is used as required when the DTP/external interrupt circuit is enabled, and it is necessary to stop outputs by other functions unless such outputs are made intentionally. | | 1,<br>2,<br>3,<br>4 | 3,<br>4,<br>5,<br>6 | 99,<br>100,<br>1,<br>2 | 1,<br>2,<br>3,<br>4 | P20,<br>P21,<br>P22,<br>P23 | B<br>(CMOS) | General-purpose I/O port This function becomes valid in the single-chip mode or the external address output control register is set to select a port. | | | | | | A16,<br>A17,<br>A18,<br>A19 | | Output pins for the external address bus of A16 to A19 This function is valid in the mode where the external bus is valid and the upper address control register is set to select an address. | \*1: FPT-80P-M05 \*2: FPT-80P-M06 \*3: FPT-100P-M05 \*4: FPT-100P-M06 | | Pin | no. | | | Oimevit. | | |---------------|--------------|----------------|---------------|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP<br>-80*1 | QFP<br>-80*2 | LQFP<br>-100*3 | QFP<br>-100*4 | Pin name | Circuit<br>type | Function | | 5,<br>6 | 7,<br>8 | 3,<br>4 | 5,<br>6 | P24,<br>P25 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | | | | | TINO,<br>TIN1 | | Event input pins of 16-bit reload timer 0 and 1 Because this input is used as required when the 16-bit reload timer is performing input operations, and it is necessary to stop outputs by other functions unless such outputs are made intentionally. | | 7,<br>8 | 9,<br>10 | 5,<br>6 | 7,<br>8 | P26,<br>P27 | E<br>(CMOS/H) | General-purpose I/O port This function is valid when outputs from 16-bit reload timer 0 and 1 are disabled. | | | | | | TOT0,<br>TOT1 | | Output pins for 16-bit reload timer 0 and 1 This function is valid when output from 16-bit reload timer 0 and 1 are enabled. | | 10 | 12 | 7 | 9 | P30 | B<br>(CMOS) | General-purpose I/O port This function is valid in the single-chip mode. | | | | | | ALE | | Address latch enable output pin This function is valid in the mode where the external bus is valid. | | 11 | 13 | 8 | 10 | P31 | B<br>(CMOS) | General-purpose I/O port This function is valid in the single-chip mode. | | | | | | RD | | Read strobe output pin for the data bus This function is valid in the mode where the external bus is valid. | | 12 | 14 | 10 | 12 | P32 | B<br>(CMOS) | General-purpose I/O port This function is valid in the single-chip mode or WRL/WR pin output is disabled. | | | | | | WRL | | Write strobe output pin for the data bus | | | | | | WR | | This function is valid when WRL/WR pin output is enabled in the mode where external bus is valid. WRL is used for holding the lower 8-bit for write strobe in 16-bit access operations, while WR is used for holding 8-bit data for write strobe in 8-bit access operations. | | 13 | 15 | 11 | 13 | P33 | B<br>(CMOS) | General-purpose I/O port This function is valid in the single-chip mode, in the external bus 8-bit mode, or WRH pin output is disabled. | | | | | | WRH | | Write strobe output pin for the upper 8-bit of the data bus This function is valid when the external bus 16-bit mode is selected in the mode where the external bus is valid, and WRH output pin is enabled. | \*1: FPT-80P-M05 \*2: FPT-80P-M06 \*3: FPT-100P-M05 \*4: FPT-100P-M06 | | Pin | no. | | | Circuit | | | | | | |---------------|--------------|----------------|---------------|----------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|-------------|-------------------------------------------------------------------------------------------------------------| | LQFP<br>-80*1 | QFP<br>-80*2 | LQFP<br>-100*3 | QFP<br>-100*4 | Pin name | Circuit<br>type | Function | | | | | | 14 | 16 | 12 | 12 14 | P34 | P34 B (CMOS) | General-purpose I/O port This function is valid when both the single-chip mode and the hold function are disabled. | | | | | | | | | | HRQ | | Hold request input pin This function is valid in the mode where the external bus is valid or when the hold function is enabled. | | | | | | 15 | 17 | 13 | 15 | P35 | B<br>(CMOS) | General-purpose I/O port This function is valid when both the single-chip mode and the hold function are disabled. | | | | | | | | | | HAK | | Hold acknowledge output pin This function is valid in the mode where the external bus is valid or when the hold function is enabled. | | | | | | 16 | 18 | 14 | 16 | P36 | B<br>(CMOS) | General-purpose I/O port This function is valid when both the single-chip mode and the external ready function are disabled. | | | | | | | | | | RDY | | Ready input pin This function is valid when the external ready function is enabled in the mode where the external bus is valid. | | | | | | 17 | 19 | 15 | 15 | 15 | 15 | 15 | 17 | P37 | B<br>(CMOS) | General-purpose I/O port This function is valid in the single-chip mode or when the CLK output is disabled. | | | | | | | CLK output pin This function is valid when CLK output is disabled in the mode where the external bus is valid. | | | | | | | 18 | 20 | 16 | 18 | P40 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | | | | | | | | | SIN0 | | Serial data input pin of UART0 Because this input is used as required when UART0 is performing input operations, and it is necessary to stop outputs by other functions unless such outputs are made intentionally. | | | | | | 19 | 21 | 17 | 19 | P41 | E<br>(CMOS/H) | General-purpose I/O port This function is valid when serial data output from UART0 is disabled. | | | | | | | | | | SOT0 | | Serial data output pin of UART0 This function is valid when serial data output from UART0 is enabled. | | | | | \*1: FPT-80P-M05 (Continued) \*2: FPT-80P-M06 \*3: FPT-100P-M05 \*4: FPT-100P-M06 | | Pin | no. | | | Circuit | | | |---------------|--------------|----------------|---------------|----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | LQFP<br>-80*1 | QFP<br>-80*2 | LQFP<br>-100*3 | QFP<br>-100*4 | Pin name | Circuit<br>type | Function | | | 20 | 22 | 18 | 20 | P42 | E<br>(CMOS/H) | General-purpose I/O port This function is valid when clock output from UART0 is disabled. | | | | | | | SCK0 | | Clock I/O pin of UART0 This function is valid when clock output from UART0 is enabled. Because this input is used as required when UART0 is performing input operations, and it is necessary to stop outputs by other functions unless such outputs are made intentionally. | | | 21 | 23 | 19 | 21 | P43 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | | | | | | SIN1 | | Serial data input pin of UART1 (SCI) Because this input is used as required when UART1 (SCI) is performing input operations, and it is necessary to stop outputs by other functions unless such outputs are made intentionally. | | | 22 | 24 | 20 | 22 | P44 | E<br>(CMOS/H) | General-purpose I/O port This function is valid when serial data output from UART1 (SCI) is disabled. | | | | | | | SOT1 | | Serial data output pin of UART1 (SCI) This function is valid when serial data output from UART1 (SCI) is enabled. | | | 23 | 25 | 25 | 22 | 24 | P45 | E<br>(CMOS/H) | General-purpose I/O port This function is valid when clock output from UART1 (SCI) is disabled. | | | | | | SCK1 | | Clock I/O pin of UART1 (SCI) This function is valid when clock output from UART1 (SCI) is enabled. Because this input is used as required when UART1 (SCI) is performing input operations, and it is necessary to stop outputs by other functions unless such outputs are made intentionally. | | | 24 | 26 | 23 | 25 | P46 | E<br>(CMOS/H) | General-purpose I/O port This function is valid when waveform output from 8/16-bit PPG timer 0 is disabled. | | | | | | | PPG0 | | Output pin of 8/16-bit PPG timer 0 This function is valid when waveform output from 8/16-bit PPG timer 0 is enabled. | | \*1: FPT-80P-M05 (Continued) \*2: FPT-80P-M06 \*3: FPT-100P-M05 \*4: FPT-100P-M06 | | Pin | no. | | | Circuit | | |--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP<br>-80*1 | QFP<br>-80*2 | LQFP<br>-100*3 | QFP<br>-100*4 | Pin name | Circuit<br>type | Function | | 25 | 27 | 24 | 26 | P47 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | | | | | ATG | | Trigger input pin of the 8/10-bit A/D converter Because this input is used as requited when the 8/10-bit A/D converter is performing input operations, and it is necessary to stop outputs by other functions unless such outputs are made intentionally. | | 30,<br>31,<br>33,<br>34,<br>35 to 38 | 32,<br>33,<br>35,<br>36,<br>37 to 40 | 36,<br>37,<br>38,<br>39,<br>41 to 44 | 38,<br>39,<br>40,<br>41,<br>43 to 46 | P50,<br>P51,<br>P52,<br>P53,<br>P54 to P57 | C<br>(CMOS/H) | I/O port of an open-drain type The input function is valid when the analog input enable register is set to select a port. | | | | | | AN0,<br>AN1,<br>AN2,<br>AN3,<br>AN4 to AN7 | | Analog input pins of the 8/10-bit A/D converter This function is valid when the analog input enable register is set to select AD. | | 43 to 46 | 45 to 48 | 51 to 54 | 53 to 56 | P60 to P63 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | | | | | INT0 to INT3 | | Request input pins of the DTP/external interrupt circuit Because this input is used as required when the DTP/external interrupt circuit is performing input operations, and it is necessary to stop outputs from other functions unless such outputs are made intentionally. | | 47 to 50 | 49 to 52 | 55 to 58 | 57 to 60 | P64 to P67 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | | | | | ASR0 to<br>ASR3 | | Sample data input pins for ICU0 to ICU3 Because this input is used as required when the input capture (ICU) is performing input operations, and it is necessary to stop outputs from other functions unless such outputs are made intentionally. | | 51 to 58 | 53 to 60 | 59 to 66 | 61 to 68 | P70 to P77 | E<br>(CMOS/H) | General-purpose I/O port This function is valid when waveform output from the output compare (OCU) is disabled. | | | | | | DOT0 to<br>DOT7 | | Waveform output pins of OCU0 and OCU1 This function is valid when waveform output from the output compare (OCU) is enabled and output from the port is selected. | \*1: FPT-80P-M05 (Continued) \*2: FPT-80P-M06 \*3: FPT-100P-M05 \*4: FPT-100P-M06 | | Pin | no. | | | Circuit | | |-----------------|------------------|-----------------|------------------|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP<br>-80*1 | QFP<br>-80*2 | LQFP<br>-100*3 | QFP<br>-100*4 | Pin name | type | Function | | 59 | 61 | 25 | 27 | P80 | E<br>(CMOS/H) | General-purpose I/O port This function is valid when waveform output from 8/16-bit PPG timer 1 is disabled. | | | | | | PPG1 | | Output pin of 8/16-bit PPG timer 1 This function is valid when waveform output from 8/16-bit PPG timer 1 is enabled. | | _ | _ | 26 to 31 | 28 to 33 | P81 to P86 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | | | 45 | 47 | P90 | D<br>(NMOS/H) | I/O port of an open-drain type This function is always valid. | | _ | _ | | | SDA | | I/O pin of the I <sup>2</sup> C interface This function is valid when operation of the I <sup>2</sup> C interface is enabled. Hold the port output in the high-impedance status (PDR = 1) when the I <sup>2</sup> C interface is in operation. | | | | 46 | 48 | P91 | D<br>(NMOS/H) | I/O port of an open-drain type This function is always valid. | | _ | _ | | | SCL | | Clock I/O pin of the I <sup>2</sup> C interface This function is valid when operation of the I <sup>2</sup> C interface is enabled. Hold the port output in the high-impedance status (PDR = 1) when the I <sup>2</sup> C interface is in operation. | | _ | _ | 67 to 74 | 69 to 76 | PA0 to PA7 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | _ | _ | 76 to 78 | 78 to 80 | PB0 to PB2 | E<br>(CMOS/H) | General-purpose I/O port This function is always valid. | | 64 | 66 | 21,<br>82 | 23,<br>84 | Vcc | Power supply | Power supply to the digital circuit | | 9,<br>32,<br>61 | 11,<br>34,<br>63 | 9,<br>40,<br>79 | 11,<br>42,<br>81 | Vss | Power supply | Ground level of the digital circuit | | 26 | 28 | 32 | 34 | AVcc | Power supply | Power supply to the analog circuit Make sure to turn on/turn off this power supply with a voltage exceeding AVcc applied to Vcc. | | 27 | 29 | 33 | 35 | AVRH | Power supply | Reference voltage input to the analog circuit Make sure to turn on/turn off this power supply with a voltage exceeding AVRH applied to AVcc. | | 28 | 30 | 34 | 36 | AVRL | Power supply | Reference voltage input to the analog circuit | | 29 | 31 | 35 | 37 | AVss | Power supply | Ground level of the analog circuit | <sup>\*1:</sup> FPT-80P-M05 <sup>\*2:</sup> FPT-80P-M06 <sup>\*3:</sup> FPT-100P-M05 <sup>\*4:</sup> FPT-100P-M06 ### ■ I/O CIRCUIT TYPE | Туре | Circuit | Remarks | |------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A | X1 P-ch N-ch X0 Standby control signal | <ul> <li>External clock frequency 3 MHz to 32 MHz</li> <li>Oscillation feedback resistor approx.<br/>1MΩ</li> </ul> | | В | P-ch Digital output N-ch Digital output Digital input Standby control signal | <ul> <li>CMOS level input/output<br/>(with standby control)</li> <li>Pull-up option selectable<br/>(with standby control)</li> <li>No pull-up resistor in the MB90V670</li> </ul> | | С | Digital output A/D input Digital input A/D disable | N-ch open-drain output CMOS level hystheresis input (with A/D control) | | D | Digital output N-ch Digital output Digital input Standby control signal | NMOS open-drain output CMOS level hysteresis input (with standby control) | #### HANDLING DEVICES #### 1. Make Sure that the Voltage not Exceed the Maximum Rating (to Avoid a Latch-up). In CMOS ICs, a latch-up phenomenon is caused when an voltage exceeding Vcc or an voltage below Vss is applied to input or output pins or a voltage exceeding the rating is applied across Vcc and Vss. When a latch-up is caused, the power supply current may be dramatically increased causing resultant thermal break-down of devices. To avoid the latch-up, make sure that the voltage not exceed the maximum rating. In turning on/turning off the analog power supply, make sure the analog power voltage (AVcc, AVRH) and analog input voltages not exceed the digital voltage (Vcc). #### 2. Connection of Unused Pins Leaving unused pins open may result in abnormal operations. Clamp the pin level by connecting it to a pull-up or a pull-down resistor. #### 3. Notes on Using External Clock In using the external clock, drive X0 pin only and leave X1 pin unconnected. #### 4. Power Supply Pins In products with multiple $V_{CC}$ or $V_{SS}$ pins, the pins of a same potential are internally connected in the device to avoid abnormal operations including latch-up. However, connect the pins external power and ground lines to lower the electro-magnetic emission level and abnormal operation of strobe signals caused by the rise in the ground level, and to conform to the total current rating. Make sure to connect Vcc and Vss pins via lowest impedance to power lines. It is recommended to provide a bypass capacitor of around 0.1 μF between Vcc and Vss pin near the device. #### 5. Crystal Oscillator Circuit Noises around X0 or X1 pins may be possible causes of abnormal operations. Make sure to provide bypass capacitors via shortest distance from X0, X1 pins, crystal oscillator (or ceramic resonator) and ground lines, and make sure, to the utmost effort, that lines of oscillation circuit not cross the lines of other circuits. It is highly recommended to provide a printed circuit board art work surrounding X0 and X1 pins with an grand area for stabilizing the operation. #### 6. Turning-on Sequence of Power Supply to A/D Converter and Analog Inputs Make sure to turn on the A/D converter power supply (AVcc, AVRH, AVRL) and analog inputs (AN0 to AN7) after turning-on the digital power supply (Vcc). Turn-off the digital power after turning off the A/D converter supply and analog inputs. In this case, make sure that the voltage not exceed AVRH or AVcc (turning on/off the analog and digital power supplies simultaneously is acceptable). #### 7. Connection of Unused Pins of A/D Converter Connect unused pins of A/D converter to AVcc = Vcc, AVss = AVRH = Vss. #### 8. "MOV @AL, AH", "MOVW @AL, AH" Instructions When the above instruction is performed to I/O space, an unnecessary writing operation (#FF, #FFFF) may be performed in the internal bus. Use the compiler function for inserting an NOP instruction before the above instructions to avoid the writing operation. Accessing RAM space with the above instruction does not cause any problem. #### 9. Initialization In the device, there are internal registers which is initialized only by a power-on reset. To initialize these registers, turning on the power again. #### ■ PROGRAMMING TO THE ONE-TIME PROM ON THE MB90P673/P678 The MB90P673 and MB90P678 has a PROM mode for emulation operation of the MBM27C1000/1000A, to which writing codes by a general-purpose ROM writer can be done via a dedicated adapter. Please note that the device is not compatible with the electronic signature (device ID code) mode. #### 1. Writing Sequence The memory map for the PROM mode is shown as follows. Write option data to the option setting area according by referring to "7. PROM Option Bit Map". | Туре | Address*1 | Address*2 | Number of bytes | |----------|-----------|---------------------|-----------------| | MB90P673 | 14000н | FF4000 <sub>H</sub> | 48 Kbytes | | MB90P678 | 10000н | FF0000H | 64 Kbytes | Note: The ROM image size for bank 00 is 48 Kbytes (ROM image for between FF4000H to FFFFFFH). Write data to the one-time PROM microcontrollers according to the following sequence. - (1) Set the PROM programer to select the MBM27C1000/1000A. - (2) Load the program data to the ROM programer address \*1 to 1FFFFH. To select a PROM option, load the option data from 00000H to 0002CH referring to "7. PROM Option Bit Map". - (3) Set the chip to the adapter socket and load the socket to the ROM programer. Make sure that the device and adapter socket are properly oriented. - (4) Program from 00000н to 1FFFFн. Notes: • In mask-ROM products, there is no PROM mode and it is impossible to read data by a ROM programer. Contact sales personnel when purchasing a ROM programer. #### 2. Program Mode In the MB90P673/P678, all the bits are set to "1" upon shipping from FUJITSU or erasing operation. To write data, set desired bit selectively to "0". However it is impossible to write electronically to the bits. #### 3. Recommended Screening Conditions High-temperature aging is recommended as the pre-assembly screening precedure for a product with a blanked One-time PROM microcomputer program. #### 4. Programming Yield All bits cannnot be programmed at Fujitsu shipping test to a blanked One-time PROM microcomputer, due to its nature. For this reason, a programming yield of 100% cannnot be assured at all times. #### 5. EPROM Programmer Socket Adapter and Recommended Programmer Manufacturer | Part r | 10. | | MB90P673PF | MB90P673PFV | MB90P678PF | MB90P678PFV | |--------------------|--------------------------------------------|-----------------------|------------------------|------------------------|-------------------------|-------------| | Packa | age | | QFP-80 | LQFP-80 | QFP-100 | LQFP-100 | | | oatible socket adapter<br>layato Co., Ltd. | ROM-80QF-<br>32DP-16L | ROM-80SQF-<br>32DP-16L | ROM-100QF-<br>32DP-16L | ROM-100SQF-<br>32DP-16L | | | turer | | 1890A | _ | _ | _ | Recommended | | nanufa | Minato Electronics Inc. | 1891 | _ | _ | _ | Recommended | | nmer | | 1930 | _ | _ | _ | Recommended | | _ (t) | | UNISITE | _ | _ | _ | Recommended | | Data I/O Co., Ltd. | Data I/O Co., Ltd. | 3900 | _ | _ | _ | Recommended | | | 2900 | _ | _ | _ | Recommended | | Inquiry: San Hayato Co., Ltd.: TEL: (81)-3-3986-0403 FAX: (81)-3-5396-9106 Minato Electronics Inc.: TEL: USA (1)-916-348-6066 JAPAN (81)-45-591-5611 Data I/O Co., Ltd.: TEL: USA/ASIA (1)-206-881-6444 EUROPE (49)-8-985-8580 ### 6. Pin Assignment for EPROM Mode • MBM27C1000/1000A pin compatible | MBM27C1 | 1000/1000A | MB90P673 | /MB90P678 | |---------|-----------------|---------------------------|-----------| | Pin no. | Pin name | Pin no. | Pin name | | 1 | V <sub>PP</sub> | | MD2 | | 2 | OE | | P32 | | 3 | A15 | | P17 | | 4 | A12 | | P14 | | 5 | A07 | | P27 | | 6 | A06 | nts. | P26 | | 7 | A05 | ıme | P25 | | 8 | A04 | sigr | P24 | | 9 | A03 | Refer to pin assignments. | P23 | | 10 | A02 | iid o | P22 | | 11 | A01 | fer t | P21 | | 12 | A00 | Re | P20 | | 13 | D00 | | P00 | | 14 | D01 | | P01 | | 15 | D02 | | P02 | | 16 | GND | | Vss | | MBM27C | 1000/1000A | MB90P673 | B/MB90P678 | |---------|------------|---------------------------|------------| | Pin no. | Pin name | Pin no. | Pin name | | 32 | Vcc | | Vcc | | 31 | PGM | | P33 | | 30 | N.C. | | _ | | 29 | A14 | | P16 | | 28 | A13 | | P15 | | 27 | A08 | nts. | P10 | | 26 | A09 | me | P11 | | 25 | A11 | sign | P13 | | 24 | A16 | Refer to pin assignments. | P30 | | 23 | A10 | iid o | P12 | | 22 | CE | fer t | P31 | | 21 | D07 | Re | P07 | | 20 | D06 | | P06 | | 19 | D05 | | P05 | | 18 | D04 | | P04 | | 17 | D03 | | P03 | # • Pin assignments for products not compatible with MBM27C1000/1000A ### • Power supply, GND connected pin | Pin no. | Pin name | processing | |--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | | MD0<br>MD1<br>X0 | Connect a pull-up resistor of 4.7 kΩ. | | ents. | X1 | OPEN | | Refer to pin assignments | AVcc<br>AVRH<br>P37<br>P40 to P47<br>P50 to P57<br>P60 to P67<br>P70 to P77<br>P80 to P86<br>P90<br>P91<br>PA0 to PA7<br>PB0 to PB2 | Connect a pull-up resistor having a resistance of approximately 1 MΩ to each pin. | | Туре | Pin no. | Pin name | |--------------|---------------------------|--------------------------------------------------------| | Power supply | Refer to pin assignments. | HST<br>Vcc | | GND | Refer to pin assignments. | P34<br>P35<br><u>P36</u><br>RST<br>AVRL<br>AVss<br>Vss | Note: Only MB90675 series has P81 to P86, P90, P91, PA0 to PA7, PB0 to PB2 pins. ### 7. PROM Option Bit Map | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |---------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-------------------------------------|-----------------------------------|-------------------------------------|-----------------------------------| | 00000н | Vacancy | RST<br>Pull-up<br>1: No<br>0: Yes | Vacancy | MD1<br>Pull-up<br>1: No<br>0: Yes | MD1<br>Pull-down<br>1: No<br>0: Yes | MD0<br>Pull-up<br>1: No<br>0: Yes | MD0<br>Pull-down<br>1: No<br>0: Yes | Vacancy | | 00004н | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | | | Pull-up | | 1: No | | 0: Yes | 00008н | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | | Pull-up | | 1: No | | 0: Yes | 0000Сн | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | | Pull-up | | 1: No | | 0: Yes | 00010н | P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | | | Pull-up | | 1: No | | 0: Yes | 00014н | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | | Pull-up | | 1: No | | 0: Yes | 0001Сн | P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | | | Pull-up | | 1: No | | 0: Yes | 00020н | P77 | P76 | P75 | P74 | P73 | P72 | P71 | P70 | | | Pull-up | | 1: No | | 0: Yes | 00024н | Vacancy | P86<br>Pull-up<br>1: No<br>0: Yes | P85<br>Pull-up<br>1: No<br>0: Yes | P84<br>Pull-up<br>1: No<br>0: Yes | P83<br>Pull-up<br>1: No<br>0: Yes | P82<br>Pull-up<br>1: No<br>0: Yes | P81<br>Pull-up<br>1: No<br>0: Yes | P80<br>Pull-up<br>1: No<br>0: Yes | | 00028н | PA5<br>Pull-up<br>1: No<br>0: Yes | PA4<br>Pull-up<br>1: No<br>0: Yes | PA3<br>Pull-up<br>1: No<br>0: Yes | PA2<br>Pull-up<br>1: No<br>0: Yes | PA1<br>Pull-up<br>1: No<br>0: Yes | PA0<br>Pull-up<br>1: No<br>0: Yes | Vacancy | Vacancy | | 0002Сн | Vacancy | Vacancy | Vacancy | PB2<br>Pull-up<br>1: No<br>0: Yes | PB1<br>Pull-up<br>1: No<br>0: Yes | PB0<br>Pull-up<br>1: No<br>0: Yes | PA7<br>Pull-up<br>1: No<br>0: Yes | PA6<br>Pull-up<br>1: No<br>0: Yes | Notes: • Data "1" must be programed to the reserved bits and address other than listed above. <sup>•</sup> Only MB90P678 has pull-up options for P81 to P86, PA0 to PA7, and PB0 to PB2 pins. <sup>•</sup> Data "1" must be programed for the MB90P673. #### **■ BLOCK DIAGRAM** #### **■ MEMORY MAP** | Part number | Address #1*2 | Address #2*2 | Address #3*2 | |-------------|--------------|--------------|--------------| | MB90671 | FFC000H | 00С000н | 000380н | | MB90672 | FF8000н | 008000н | 000780н | | MB90673 | FF4000н | 004000н | 000900н | | MB90T673 | _ | _ | 000900н | | MB90P673 | FF4000н | 004000н | 000900н | | MB90676 | FF8000н | 008000н | 000780н | | MB90677 | FF4000н | 004000н | 000900н | | MB90678 | FF0000H | 004000н | 000D00н | | MB90T678 | _ | _ | 000D00н | | MB90P678 | FF0000H | 004000н | 000D00н | : Internal access memory : Enternal access memory \*1: The same external memory is accessed for bank 0F, 1F, 2F through FF. \*2: Addresses #1, #2 and #3 are unique to the product type. Notes: • The ROM data of bank FF is reflected in the upper address of bank 00, realizing effective use of the C compiler small model. The lower 16-bit of bank FF and the lower 16-bit of bank 00 is assigned to the same address, enabling reference of the table on the ROM without stating "far". However, the ROM area of the MB90678/P678 exceeds 48 Kbytes, and for this reason, the image from FF4000H to FFFFFFH is reflected on bank 00 and image from FF0000H to FF3FFFH bank FF only. - In the MB90670/675 series, the upper 4-bit of the address are not output to the external bus. For this reason, the maximum area accessible is 1 Mbyte. The same address is accessed through different banks in different images. - For example, accessing "A00000H" and "B00000H" accesses the same address on the external bus. - To prevent the memory or I/O from being accessed through images, and the data from being destroyed, it is recommended to limit number of banks to a maximum of 16 so that the banks are mapped without interfering each other. Caution must be also taken when masking the upper address with the external address output control register (HACR). #### ■ F<sup>2</sup>MC-16L CPU PROGRAMMING MODEL #### (1) Dedicated Registers ### (2) General-purpose Registers #### (3) Processor Status (PS) ### ■ I/O MAP | Address | Abbreviated register name | Register name | Read/<br>write | Resource<br>name | Initial value | |--------------------------|---------------------------|-----------------------------------|-------------------|----------------------|---------------| | 000000н | PDR0 | Port 0 data register | R/W | Port 0 | XXXXXXXX | | 000001н | PDR1 | Port 1 data register | R/W | Port 1 | XXXXXXXX | | 000002н | PDR2 | Port 2 data register | R/W | Port 2 | XXXXXXXX | | 000003н | PDR3 | Port 3 data register | R/W | Port 3 | XXXXXXXX | | 000004н | PDR4 | Port 4 data register | R/W | Port 4 | XXXXXXXX | | 000005н | PDR5 | Port 5 data register | R/W | Port 5 | 11111111в | | 000006н | PDR6 | Port 6 data register | R/W | Port 6 | XXXXXXXX | | 000007н | PDR7 | Port 7 data register | R | Port 7 | XXXXXXXX | | 000008н | PDR8 | Port 8 data register | R/W | Port 8*5 | -XXXXXXXB | | 000009н | PDR9 | Port 9 data register | R/W | Port 9*5 | <b>11</b> в | | 00000Ан | PDRA | Port A data register | R/W | Port A*5 | XXXXXXXX | | 00000Вн | PDRB | Port B data register | R/W | Port B*5 | XXX в | | 00000Сн<br>to<br>00000Ен | | (Vacano | cy)* <sup>3</sup> | | | | 00000Fн | EIFR | Wake-up interrupt flag register | R/W | Wake-up<br>interrupt | Ов | | 000010н | DDR0 | Port 0 data direction register | R/W | Port 0 | 00000000в | | 000011н | DDR1 | Port 1 data direction register | R/W | Port 1 | 00000000в | | 000012н | DDR2 | Port 2 data direction register | R/W | Port 2 | 00000000в | | 000013н | DDR3 | Port 3 data direction register | R/W | Port 3 | 00000000в | | 000014н | DDR4 | Port 4 data direction register | R/W | Port 4 | 00000000в | | 000015н | ADER | Analog input enable register | R/W | Port 5, analog input | 11111111в | | 000016н | DDR6 | Port 6 data direction register | R/W | Port 6 | 00000000в | | 000017н | DDR7 | Port 7 data direction register | R/W | Port 7 | 00000000в | | 000018н | DDR8 | Port 8 data direction register | R/W | Port 8*5 | -0000000в | | 000019н | | (Vacano | cy)*3 | | | | 00001Ан | DDRA | Port A data direction register | R/W | Port A*5 | 00000000в | | 00001Вн | DDRB | Port B data direction register | R/W | Port B*5 | 0 0 0 в | | 00001Сн<br>to<br>00001Ен | (Vacancy)*3 | | | | | | 00001Fн | EICR | Wake-up interrupt enable register | W | Wake-up<br>interrupt | 00000000в | | Address | Abbreviated register name | Register name | Read/<br>write | Resource name | Initial value | |--------------------|---------------------------|------------------------------------------------------|----------------|--------------------------------|-------------------| | 000020н | UMC0 | Mode control register 0 | R/W! | | 00000100в | | 000021н | USR0 | Status register 0 | R/W! | | 00010000в | | 000022н | UIDR0/<br>UODR0 | Input data register 0/<br>output data register 0 | R/W | UART0 | XXXXXXXX | | 000023н | URD0 | Rate and data register 0 | R/W | | 00000000 | | 000024н | SMR1 | Mode register 1 | R/W | | 00000000 | | 000025н | SCR1 | Control register 1 | R/W! | UART1 | 00000100в | | 000026н | SIDR1/<br>SODR1 | Input data register 1/ output data register 1 | R/W | (SCI) | XXXXXXXX | | 000027н | SSR1 | Status register 1 | R/W! | | 00001-00в | | 000028н | ENIR | DTP/interrupt enable register | R/W | | 0 0 0 0 в | | 000029н | EIRR | DTP/interrupt factor register | R/W | DTP/external interrupt circuit | <b></b> 0000в | | 00002Ан | ELVR | Request level setting register | R/W | , | 00000000 | | 00002Вн | | (Vaca | ncy)*3 | | | | 00002Сн | ADCS | A/D convertor control status | R/W! | | 00000000 | | 00002Dн | ADCS | register | K/VV! | 8/10-bit A/D<br>converter | 00000000 | | 00002Ен | ADCR | A/D convertor data register | R/W!*4 | | XXXXXXX | | 00002Fн | ADCK | A/D convertor data register | K/VV! | | 000000ХХв | | 000030н | PPGC0 | PPG0 operating mode control register | R/W! | 8/16-bit PPG<br>timer 0 | 0 – 0 0 0 0 0 1 в | | 000031н | PPGC1 | PPG1 operating mode control register | R/W! | 8/16-bit PPG<br>timer 1 | 0 0 0 0 0 0 0 0 в | | 000032н<br>000033н | | (Vaca | ncy)*3 | | | | 000033н | PRLL0 | | R/W | 0/40111500 | ХХХХХХХ | | 000034н | PRLH0 | PPG0 reload register | R/W | 8/16-bit PPG<br>timer 0 | XXXXXXXX | | 000035н | PRLL1 | | R/W | 0/40111 550 | XXXXXXXXB | | 000030н | PRLH1 | PPG1 reload register | R/W | 8/16-bit PPG<br>timer 1 | XXXXXXXX | | 000037н | FINLITI | | 17/ VV | | 00000000 | | 000039н | TMCSR0 | Timer control status register 0 | R/W! | | ООООВ | | 000039н | TMD0/ | 40.1% | | 16-bit reload<br>timer 0 | XXXXXXXX | | 00003Ан | TMR0/<br>TMRLR0 | 16-bit timer register 0/<br>16-bit reload register 0 | R/W | | XXXXXXXXB | | 00003Вн<br>00003Сн | | | | | 00000000 | | 00003Cн<br>00003Dн | TMCSR1 | Timer control status register 1 | R/W! | 4017 | ООООВ | | 00003Бн | T. 10 ( ) | 40 120 (2000) | | 16-bit reload<br>timer 1 | XXXXXXXX B | | 00003Eн<br>00003Fн | TMR1/<br>TMRLR1 | 16-bit timer register 1/<br>16-bit reload register 1 | R/W | | XXXXXXXXB | | UUUUSFH | | | | | (Continued | | Address | Abbreviated register name | Register name | Read/<br>write | Resource name | Initial value | |--------------------------|---------------------------|---------------------------------------------|----------------|------------------------------|--------------------| | 000040н | IBSR | I <sup>2</sup> C bus status register | R | | 00000000в | | 000041н | IBCR | I <sup>2</sup> C bus control register | R/W | | 00000000в | | 000042н | ICCR | I <sup>2</sup> C bus clock control register | R/W | I <sup>2</sup> C interface*6 | —— <b>ОХХХХХ</b> В | | 000043н | IADR | I <sup>2</sup> C bus address register | R/W | | <b>-ХХХХХХ</b> В | | 000044н | IDAR | I <sup>2</sup> C bus data register | R/W | | XXXXXXXX | | 000045н<br>to<br>00004Fн | | | | | | | 000050н | TCCR | Free-run timer control register | R/W! | 24-bit free-run | 11000000в | | 000051н | TCCK | Free-ruit timer control register | IX/VV: | timer | <b>111111</b> в | | 000052н | ICC | ICU control register | R/W | Input capture | 00000000в | | 000053н | 100 | 100 control register | 10,00 | (ICU) | 00000000в | | 000054н | TCRL | Free-run timer lower data register | R | | 00000000 | | 000055н | TORL | Tree run timer lower data register | 1 | 24-bit free-run<br>timer | 00000000в | | 000056н | TCRH | Free-run timer upper data register | R | | 00000000в | | 000057н | 10111 | Tree run timer apper data register | | | 00000000в | | 000058н | CCR00 | OCU control register 00 | R/W | | 11110000в | | 000059н | | o o o o o o o o o o o o o o o o o o o | , | Output compare (OCU) | <b></b> 0 0 0 0 в | | 00005Ан | CCR01 | OCU control register 01 | R/W | (unit 0) | 0 0 0 0 в | | 00005Вн | | | , | | 00000000в | | 00005Сн | CCR10 | OCU control register 10 | R/W | | 11110000в | | 00005Dн | | o o o o o o o o o o o o o o o o o o o | , | Output compare (OCU) | <b></b> 0 0 0 0 в | | 00005Ен | CCR11 | OCU control register 11 | R/W | (unit 1) | <b></b> 0000в | | 00005Fн | | | | | 00000000в | | 000060н | ICDR0L | ICU lower data register 0 | R | | XXXXXXX | | 000061н | | 3 | | | XXXXXXX | | 000062н | ICDR0H | ICU upper data register 0 | R | | XXXXXXX | | 000063н | | | | | 00000000в | | 000064н | ICDR1L | ICU lower data register 1 | R | Input capture | XXXXXXX | | 000065н | | - 3 | | (ICU) | XXXXXXX | | 000066н | ICDR1H | ICU upper data register 1 | R | | XXXXXXX | | 000067н | | 3.5.5. | - | | 00000000в | | 000068н | ICDR2L | ICU lower data register 2 | R | | XXXXXXX | | 000069н | | | - | | ХХХХХХХ | | Address | Abbreviated register name | Register name | Read/<br>write | Resource name | Initial value | |---------|---------------------------|----------------------------|----------------|-------------------------------------|---------------| | 00006Ан | ICDR2H | ICI Luppor data register 2 | R | | XXXXXXXX | | 00006Вн | ICDRZH | ICU upper data register 2 | K | | 00000000 | | 00006Сн | ICDR3L | ICU lower data register 3 | R | Input capture | XXXXXXXX | | 00006Dн | ICDR3L | 100 lower data register 5 | K | (ICU) | XXXXXXX | | 00006Ен | ICDR3H | ICU upper data register 3 | R | | XXXXXXXX | | 00006Fн | ICDRSH | 100 upper data register 5 | K | | 00000000 | | 000070н | CPR00L | OCU compare lower data | R/W | | 00000000 | | 000071н | CFROOL | register 0 | IN/VV | | 00000000в | | 000072н | CPR00H | OCU compare upper data | R/W | | 00000000 | | 000073н | CFROOT | register 0 | IN/VV | | 00000000 | | 000074н | CPR01L | OCU compare lower data | R/W | | 00000000в | | 000075н | CFRUIL | register 1 | IN/VV | | 00000000 | | 000076н | CPR01H | OCU compare upper data | R/W | Output compare<br>(OCU)<br>(unit 0) | 00000000 | | 000077н | CFROITI | register 1 | IX/ V V | | 00000000 | | 000078н | CPR02L | OCU compare lower data | R/W | | 00000000 | | 000079н | CFRUZE | register 2 | IN/VV | | 00000000 | | 00007Ан | CPR02H | OCU compare upper data | R/W | | 00000000 | | 00007Вн | CFROZII | register 2 | I V/ V V | | 00000000 | | 00007Сн | CPR03L | OCU compare lower data | R/W | | 00000000в | | 00007Dн | CFROSE | register 3 | IN/VV | | 00000000в | | 00007Ен | CPR03H | OCU compare upper data | R/W | | 00000000 | | 00007Fн | OI ROSII | register 3 | 17/ / / | | 00000000в | | 000080н | CPR04L | OCU compare lower data | R/W | | 00000000в | | 000081н | OF ROAL | register 4 | I V/ V V | | 00000000 | | 000082н | CPR04H | OCU compare upper data | R/W | | 00000000в | | 000083н | CFR04H | register 4 | IN/VV | | 00000000в | | 000084н | CPR05L | OCU compare lower data | R/W | | 00000000 | | 000085н | CPRUSL | register 5 | R/VV | Output compare | 00000000 | | 000086н | CPR05H | OCU compare upper data | R/W | (OCU)<br>(unit 1) | 00000000 | | 000087н | CERUSH | register 5 | Ft/ V V | , , | 00000000 | | 000088н | CPR06L | OCU compare lower data | R/W | | 00000000 | | 000089н | CFRUEL | register 6 | FK/VV | | 00000000 | | 00008Ан | CPR06H | OCU compare upper data | R/W | | 00000000 | | 00008Вн | OF KUUTI | register 6 | Γ\/ V V | | 00000000в | | Address | Abbreviated register name | Register name | Read/<br>write | Resource name | Initial value | | | | | |--------------------------|---------------------------|------------------------------------------------------------|----------------|----------------------------------------------|-------------------|--|--|--|--| | 00008Сн | CPR07L | OCU compare lower data register 7 | R/W | Output compare<br>(OCU)<br>(unit 1) | 00000000 | | | | | | 00008Dн | | | | | 00000000 | | | | | | 00008Ен | CPR07H | OCU compare upper data register 7 | R/W | | 00000000 | | | | | | 00008Fн | | | | | 00000000 | | | | | | 000090н<br>to<br>00009Ен | | (System reservation area)*1 | | | | | | | | | 00009Fн | DIRR | Delayed interrupt factor generation/ cancellation register | R/W | Delayed<br>interrupt<br>generation<br>module | Ов | | | | | | 0000А0н | LPMCR | Low-power consumption mode control register | R/W! | Low-power consumption (stand-by) mode | 00011000в | | | | | | 0000А1н | CKSCR | Clock selection register | R/W! | Low-power consumption (stand-by) mode | 11111100в | | | | | | 0000A2н<br>to<br>0000A4н | (Vacancy)*³ | | | | | | | | | | 0000А5н | ARSR | Automatic ready function select register | W | External bus pin | 0 0 1 1 — — 0 0 в | | | | | | 0000А6н | HACR | Upper address control register | W | External bus pin | <b></b> 0000в | | | | | | 0000А7н | EPCR | Bus control signal select register | W | External bus pin | 0000*00-в | | | | | | 0000А8н | WDTC | Watchdog timer control register | R/W! | Watchdog timer | ХХХХХ111в | | | | | | 0000А9н | TBTC | Timebase timer control register | R/W! | Timebase timer | 1 — — О О 1 О О в | | | | | | 0000AAн<br>to<br>0000AFн | (Vacancy)*³ | | | | | | | | | | 0000В0н | ICR00 | Interrupt control register 00 | R/W! | Interrupt<br>controller | 00000111в | | | | | | 0000В1н | ICR01 | Interrupt control register 01 | R/W! | | 00000111в | | | | | | 0000В2н | ICR02 | Interrupt control register 02 | R/W! | | 00000111в | | | | | | 0000ВЗн | ICR03 | Interrupt control register 03 | R/W! | | 00000111в | | | | | | 0000В4н | ICR04 | Interrupt control register 04 | R/W! | | 00000111в | | | | | | 0000В5н | ICR05 | Interrupt control register 05 | R/W! | | 00000111в | | | | | | 0000В6н | ICR06 | Interrupt control register 06 | R/W! | | 00000111в | | | | | | 0000В7н | ICR07 | Interrupt control register 07 | R/W! | | 00000111в | | | | | | 0000В8н | ICR08 | Interrupt control register 08 | R/W! | | 00000111в | | | | | | 0000В9н | ICR09 | Interrupt control register 09 | R/W! | | 00000111в | | | | | | Address | Abbreviated register name | Register name | Read/<br>write | Resource<br>name | Initial value | | | |--------------------------|---------------------------|-------------------------------|----------------|-------------------------|---------------|--|--| | 0000ВАн | ICR10 | Interrupt control register 10 | R/W! | Interrupt<br>controller | 00000111в | | | | 0000ВВн | ICR11 | Interrupt control register 11 | R/W! | | 00000111в | | | | 0000ВСн | ICR12 | Interrupt control register 12 | R/W! | | 00000111в | | | | 0000ВDн | ICR13 | Interrupt control register 13 | R/W! | | 00000111в | | | | 0000ВЕн | ICR14 | Interrupt control register 14 | R/W! | | 00000111в | | | | 0000ВFн | ICR15 | Interrupt control register 15 | R/W! | | 00000111в | | | | 0000С0н<br>to<br>0000FFн | (External area)*2 | | | | | | | Descriptions for read/write R/W: Readable and writable R: Read only W: Write only R/W!: Bits for reading operation only or writing operation only are included. Refer to the register lists for specific resource for detailed information. #### Descriptions for initial value - 0: The initial value of this bit is "0". - 1: The initial value of this bit is "1". - \* : The initial value of this bit is "1" or "0" (decided by levels on pins of MD0 through MD2). - X: The initial value of this bit is indeterminate. - : This bit is not used. The initial value is indeterminate. - \*1: Access prohibited. - \*2: This area is the only external access area having an address of 0000FF<sub>H</sub> or lower. An access operation to this area is handled as that to external I/O area. - \*3: The area corresponding to the "(Vacancy)" on the I/O map is reserved, and accessing operation to this area is handled as that to internal area. No access signal to external devices are generated. - \*4: Only bit 15 is writable. Reading bit 10 through bit 15 returns "0" as a reading result. - \*5: In the MB90670 series, P81 through P86, P90, P91, PA0 through PA7, PB0 through PB2 are not present. For this reason, bits corresponding to these pins are not used. - \*6: The MB90670 series does not have the I<sup>2</sup>C interface. For this reason, this area is "(Vacancy)" in the MB90670 series. Note: For bits that is only allowed to program, the initial value set by the reset operation is listed as an initial value. Note that the values are different from reading results. For LPMCR/CKSCR/WDTC, there are cases where initialization is performed or not performed, depending on the types of the reset. However initial value for resets that initializes the value are listed. ### ■ INTERRUPT FACTORS, INTERRUPT VECTORS, INTERRUPT CONTROL REGISTER | Indonesia | El <sup>2</sup> OS | Ir | terrup | t vector | Interrupt co | Dui a ::!4: :#4 | | |----------------------------------------------|--------------------|------|--------|---------------------|--------------|-----------------|------------| | Interrupt source | support | Nun | nber | Address | ICR | Address | Priority*4 | | Reset | × | # 08 | 08н | FFFFDCH | _ | _ | High | | INT9 instruction | × | # 09 | 09н | FFFFD8 <sub>H</sub> | _ | _ | <b>A</b> | | Exception | × | # 10 | ОАн | FFFFD4 <sub>H</sub> | _ | _ | | | DTP/external interrupt circuit<br>Channel 0 | $\triangle$ | # 11 | 0Вн | FFFFD0 <sub>H</sub> | ICR00 | 0000В0н*2 | | | DTP/external interrupt circuit<br>Channel 1 | $\triangle$ | # 12 | 0Сн | FFFFCCH | - ICKUU | ООООВОН - | | | DTP/external interrupt circuit<br>Channel 2 | $\triangle$ | # 13 | 0Дн | FFFFC8 <sub>H</sub> | ICR01 | 0000004*2 | | | DTP/external interrupt circuit<br>Channel 3 | $\triangle$ | # 14 | 0Ен | FFFFC4 <sub>H</sub> | ICRUI | 0000В1н*2 | | | Output compare Channel 0 | $\triangle$ | # 15 | 0Fн | FFFFC0 <sub>H</sub> | ICDOS | 000000 *2 | | | Output compare Channel 1 | $\triangle$ | # 16 | 10н | FFFFBCH | UCR02 | 0000В2н*2 | | | Output compare Channel 2 | $\triangle$ | # 17 | 11н | FFFFB8 <sub>H</sub> | 10000 | 000000 #2 | | | Output compare Channel 3 | $\triangle$ | # 18 | 12н | FFFFB4 <sub>H</sub> | ICR03 | 0000ВЗн*2 | | | Output compare Channel 4 | $\triangle$ | # 19 | 13н | FFFFB0 <sub>H</sub> | 10004 | 22227 4 #2 | | | Output compare Channel 5 | $\triangle$ | # 20 | 14н | FFFFACH | ICR04 | 0000В4н*2 | | | Output compare Channel 6 | $\triangle$ | # 21 | 15н | FFFFA8 <sub>H</sub> | 1000 | 0000D = #0 | | | Output compare Channel 7 | $\triangle$ | # 22 | 16н | FFFFA4 <sub>H</sub> | ICR05 | 0000В5н*2 | | | 24-bit free-run timer Overflow | $\triangle$ | # 23 | 17н | FFFFA0 <sub>H</sub> | | | | | 24-bit free-run timer Intermediate bit | $\triangle$ | # 24 | 18н | FFFF9C <sub>H</sub> | ICR06 | 0000В6н*2 | | | Input capture Channel 0 | $\triangle$ | # 25 | 19н | FFFF98 <sub>H</sub> | 10007 | 000007 #0 | | | Input capture Channel 1 | $\triangle$ | # 26 | 1Ан | FFFF94 <sub>H</sub> | ICR07 | 0000В7н*2 | | | Input capture Channel 2 | $\triangle$ | # 27 | 1Вн | FFFF90 <sub>H</sub> | 10000 | 000000 #3 | | | Input capture Channel 3 | $\triangle$ | # 28 | 1Сн | FFFF8C <sub>H</sub> | ICR08 | 0000В8н*2 | | | 16-bit reload timer/<br>8/16-bit PPG timer 0 | $\triangle$ | # 29 | 1Dн | FFFF88 <sub>H</sub> | ICDOO | 000000 *2 *2 | | | 16-bit reload timer/<br>8/16-bit PPG timer 1 | $\triangle$ | # 30 | 1Ен | FFFF84 <sub>H</sub> | - ICR09 | 0000В9н*2, *3 | | | 8/10-bit A/D converter measurement complete | 0 | # 31 | 1Fн | FFFF80 <sub>H</sub> | ICR10 | 0000ВАн | | | Wake-up interrupt | × | # 33 | 21н | FFFF78 <sub>H</sub> | ICR11 | 0000BBH*2 | | | Timebase timer interval interrupt | × | # 34 | 22н | FFFF74 <sub>H</sub> | IOIXII | OOODDH - | Low | (Continued) #### (Continued) | Interrupt source | El <sup>2</sup> OS | In | terrup | tvector | Interrupt<br>regi | Priority*4 | | |-------------------------------------|--------------------|--------|--------|---------------------|-------------------|------------|----------| | · | support | Number | | Address | ICR | Address | | | UART1 (SCI) transmission complete | $\triangle$ | # 35 | 23н | FFFF70H | ICR12 | 0000BCн*2 | High | | UART0 transmission complete | $\triangle$ | # 36 | 24н | FFFF6C <sub>H</sub> | | | <b>A</b> | | UART1 (SCI) reception complete | 0 | # 37 | 25н | FFFF68 <sub>H</sub> | ICR13 | 0000BDн*² | | | I <sup>2</sup> C interface*1 | × | # 38 | 26н | FFFF64⊦ | IOIXIO | ООООВЫН | | | UART0 reception complete | 0 | # 39 | 27н | FFFF60 <sub>H</sub> | ICR14 | 0000ВЕн | <b> </b> | | Delayed interrupt generation module | × | # 42 | 2Ан | FFFF54 <sub>H</sub> | ICR15 | 0000ВFн | Low | O: Can be used × : Can not be used ○ : Can be used. With El<sup>2</sup>OS stop function. △ : Can be used if interrupt request using ICR are not commonly used. - \*1: In MB90670 series, this interrupt vector is not used because the series does not have the I<sup>2</sup>C interface. - \*2: Interrupt levels for peripherals that commonly use the ICR register are in the same level. - When the extended intelligent I/O service (EI<sup>2</sup>OS) is specified in a peripheral device commonly using the ICR register, only one of the functions can be used. - When the extended intelligent I/O service (EI<sup>2</sup>OS) is specified for one of the peripheral functions, interrupts can not be used on the other function. - \*3: Only 16-bit reload timer conforms to the extended intelligent I/O service (El<sup>2</sup>OS). Because the 8/16-bit PPG timer does not conform to the extended intelligent I/O service (El<sup>2</sup>OS), disable interrupts of the 8/16-bit PPG timer when using the extended intelligent I/O service (El<sup>2</sup>OS) in the 16-bit reload timer. - \*4: The level shows priority of same level of interrupt invoked simultaneously. #### **■ PERIPHERALS** #### 1. I/O Port #### (1) Input/output Port Port 0 to 4, 6, 8, A, and B are general-purpose I/O ports having a combined function as an external bus pin and a resource input. The input output ports function as general-purpose I/O port only in the single-chip mode. In the external bus mode, the ports are configured as external bus pins, and part of pins for port 3 can be configured as general-purpose I/O port by setting the bus control signal select register (ECSR). Each pin corresponding to upper 4-bit of the port 2 can be switched between a resource and a port bitwise. Only MB90675 series has port A and port B. #### · Operation as output port The pin is configured as an output port by setting the corresponding bit of the DDR register to "1". Writing data to PDR register when the port is configured as output, the data is retained in the output latch in the PDR and directly output to the pin. The value of the pin (the same value retained in the output latch of PDR) can be read out by reading the PDR register. Note: When a read-modify-write instruction (e.g. bit set instruction) is performed to the port data register, the destination bit of the operation is set to the specified value, not affecting the bits configured by the DDR register for output, however, values of bits configured by the DDR register as inputs are changed because input values to the pins are written into the output latch. To avoid this situation, configure the pins by the DDR register as output after writing output data to the PDR register when configuring the bit used as input as outputs. ### Operation as input port The pin is configured as an input by setting the corresponding bit of the DDR register to "0". When the pin is configured as an input, the output buffer is turned-off and the pin is put into a high-impedance status. When a data is written into the PDR register, the data is retained in the output latch of the PDR, but pin outputs are unaffected. Reading the PDR register reads out the pin level ("0" or "1"). ### (2) N-ch Open-drain Port Port 5 and port 9 are general-purpose I/O ports having a combined function as resource input/output. Each pin can be switched between resource and port bitwise. Only MB90675 series has port 9. #### · Operation as output port When a data is written into the PDR register, the data is latched to the output latch of PDR. When the output latch value is set to "0", the output transistor is turned on and the pin status is put into an "L" level output, while writing "1" turns off the transistor and put the pin in a high-impedance status. If the output pin is pulled-up, setting output latch value to "1" puts the pin in the pull-up status. Reading the PDR register returns the pin value (same as the output latch value in the PDR). Note: Execution of a read-modify-write instruction (e.g. bit set instruction) reads out the output latch value rather than the pin value, leaving output latch that is not manipulated unchanged. #### · Operation as input port Setting corresponding bit of the PDR register to "1" turns off the output transistor and the pin is put into a high-impedance status. Reading the PDR register returns the pin level ("0" or "1"). #### (3) Output Port Port 7 is a general-purpose output port having a combined function as an output compare (OCU) output. Note that only OCU output can be output when the pin is configured as an output, and it is not used for outputting given data by writing to the data register. Each pin can be switched between an output compare output and a port bitwise. Operation as output port (operation of OCU output) Setting the corresponding bit of the DDR register to "1" configures the pin as an output port. In this case, lower 4-bit of CCR01 and CCR register are output. When configured as an output, the output buffer is turned on and data retained in the output latch in the PDR of the output compare is output to the pin. Writing data to DOT bit of the OCU control register (CCR01, CCR11) corresponding to each pin writes data in synchronization to a match operation of the output compare and output to the pin. Reading the PDR register returns the pin level (same as the output latch value of the PDR). When output of output compare is enabled, an output value from the output compare can be read out. · Operation as input port Setting corresponding bit of the DDR register to "0" configures the pin as input port. When the pin is configured as an input port, the output buffer is turned off and the pin is put into a high-impedance status. Reading the PDR register returns the pin level ("0" or "1"). ### (4) Register Configuration | Address | bit 15 · · · · · · | · · · · · bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | |--------------|--------------------|-----------------|--------|----------------------|----------|---------|--------------|----------|---------|-------------|--------------------------------| | 00000н | (PDR | 11) | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | Port 0 data register (PDR0) | | | i | | R/W | | Address | bit 15 bit | 14 bit 13 | bit 12 | 2 bit 1 | 1 bit 10 | ) bit 9 | bit 8 | bit 7. | | · · · bit 0 | Dort 1 data registes | | 000001н | P17 P1 | 6 P15 | P14 | P13 | P12 | P11 | P10 | | (PDR0) | | Port 1 data register (PDR1) | | | R/W R/ | W R/W | R/W | R/W | R/W | / R/W | R/W | | | | | | Address | bit 15 | bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Dort O data registes | | 000002н | (PDR | | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | Port 2 data register<br>(PDR2) | | | | | R/W | | Address | bit 15 bit | 14 bit 13 | bit 12 | bit 1 | 1 bit 10 | 0 bit 9 | bit 8 | bit 7 | | ··· bit 0 | Dort 2 data register | | 000003н | P37 P3 | 86 P35 | P34 | P33 | P32 | P31 | P30 | | (PDR2) | | Port 3 data register (PDR3) | | | R/W R/ | W R/W | R/W | R/W | R/W | R/W | R/W | | | | | | Address | bit 15 · · · · · | bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Deat A data as at at a | | 000004н | (PDR | 5) | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | Port 4 data register (PDR4) | | | | | R/W | | Address | bit 15 bit | 14 bit 13 | bit 12 | 2 bit 1 | 1 bit 10 | ) bit 9 | bit 8 | bit 7· | | · · · bit 0 | Dowl 5 data was state | | 000005н | P57 P5 | 66 P55 | P54 | P53 | P52 | P51 | P50 | | (PDR4) | | Port 5 data register (PDR5) | | | R/W R/ | | R/W | R/W | R/W | / R/W | R/W | | | | | | Address | bit 15 · · · · · · | bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Port 6 data register | | 000006н | (PDR | (7) | P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | (PDR6) | | | | | R/W | | Address | bit 15 bit | 14 bit 13 | bit 12 | 2 bit 1 | 1 bit 10 | ) bit 9 | bit 8 | bit 7. | | · · · bit 0 | Port 7 data register | | 000007н | P77 P7 | 76 P75 | P74 | P73 | P72 | | P70 | | (PDR6) | | (PDR7) | | | R/W R/ | | R/W | R/W | R/W | / R/W | R/W | | | | | | | bit 15 · · · · · · | · · · · · bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Port 8 data register | | н800000 | (PDR | 9) | _ | P86 | P85 | P84 | P83 | P82 | P81 | P80 | (PDR8) | | | | | R/W | | Address | bit 15 bit | 14 bit 13 | | 2 bit 1 <sup>2</sup> | 1 bit 10 | | bit 8<br>P90 | bit 7· | (5556) | | Port 9 data register | | 000009н | | - - | | | | P91 | | <b>-</b> | (PDR8) | | (PDR9) | | ۸ ما ما ۲۰۰۰ | R/W R/ | | R/W | R/W | | | | | Lie 4 | h:4 0 | | | | bit 15 · · · · · · | | | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Port A data registe | | 00000Ан | (PDR | B) | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | (PDRA) | | | 19.4- | | R/W | | Address | bit 15 bit | 14 bit 13 | bit 12 | 2 bit 1 <sup>2</sup> | | | bit 8 | bit 7⋅ | (555.4) | | Port B data registe | | 00000Вн | 1 - 1 - | - — | 1 — | - | PB2 | PB1 | PB0 | | (PDRA) | ) | (PDRB) | (Continued) ### (Continued) | ddress bit | t-15 | | · ·bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | |------------|-------------|---------|----------|--------|--------|----------|---------|-------|----------|--------|-------------|------------------------------------------------| | 00010н | (1 | DDR1) | | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | Port 0 data direction regis (DDR0) | | •• | | | | R/W | | ddress _ | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | 1 bit 10 | ) bit 9 | bit 8 | bit 7. | | bit 0 | Dant 4 data disastian nasia | | 00011н | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | (DDR0) | ) | Port 1 data direction regis<br>(DDR1) | | _ | R/W | | | | | ddress bit | t 15 | | · ·bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | 00012н | ( | DDR3) | | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | Port 2 data direction regis (DDR2) | | | | | | R/W , , | | ddress _ | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | 1 bit 10 | ) bit 9 | bit 8 | bit 7 | | · · · bit 0 | | | 00013н | P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | | (DDR2) | ) | Port 3 data direction regis (DDR3) | | _ | R/W <b>-</b> | | | | | ddress bit | t 15 · · · | | ··bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | 00014н | (, | ADER) | | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | Port 4 data direction regis (DDR4) | | ٠. | | | | R/W (551(1) | | ddress | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | 1 bit 10 | ) bit 9 | bit 8 | bit 7. | | bit 0 | | | 00015н | P57 | P56 | P55 | P54 | P53 | P52 | P51 | P50 | Ī | (DDR4) | | Analog input enable regis (ADER) | | L | R/W <b>⊥</b> | | | (//32/1/) | | ddress bit | t 15 · · · | | ··bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | 00016н | ( | DDR7) | | P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | Port 6 data direction regis (DDR6) | | ٠. | | | | R/W (22.10) | | ddress | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | 1 bit 10 | ) bit 9 | bit 8 | bit 7 | | · · · bit 0 | | | 00017н | P77 | P76 | P75 | P74 | P73 | P72 | P71 | P70 | | (DDR6) | | Port 7 data direction regis (DDR7) | | _ | R/W <b>-</b> | | | (55.11) | | ddress bit | t 15 · · · | | ··bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | | | acancy) | | _ | P86 | P85 | P84 | P83 | P82 | P81 | P80 | Port 8 data direction regis (DDR8) | | ξ. | | | | R/W (DDNO) | | ddress bit | t 15 · · · | | ··bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | 0001Ан | ( | DDRB) | Ī | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | Port A data direction regis | | | | | ∟ | R/W (DDIA) | | ddress | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | | | bit 8 | | | | | | 0001Вн | _ | _ | _ | _ | _ | PB2 | PB1 | PB0 | 7 | (DDRA | ) | Port B data direction regis | | L | R/M | R/W | R/W | R/M | R/M | R/M | R/M | R/M | <b>_</b> | | | | | lote: Onl | R/W ly MB90 | | R/W | R/W | R/W | R/W | R/W | R/W | and PB | | :<br>: | Port B data dire<br>(DDRB)<br>d MB90670 series | ### 2. Timebase Timer The timebase timer is a 18-bit free-run counter (timebase counter) for counting up in synchronization to the internal count clock (divided-by-2 of oscillation) with an interval timer function for selecting an interval time from four types of 2<sup>12</sup>/HCLK, 2<sup>14</sup>/HCLK, 2<sup>16</sup>/HCLK, and 2<sup>19</sup>/HCLK. The timebase timer also has a function for supplying operating clocks for the timer output for the oscillation stabilization time or the watchdog timer etc. #### (1) Register Configuration ### 3. Watchdog Timer The watchdog timer is a 2-bit counter operating with an output of the timebase timer and resets the CPU when the counter is not cleared for a preset period of time. ### (1) Register Configuration #### 4. 8/16-bit PPG Timer The 8/16-bit PPG timer is 2-channel reload timer module for outputting pulse having given frequencies/duty ratios. The two modules performs the following operation by combining functions. - 8-bit PPG output 2-channel independent operation mode This is a mode for operating independent 2-channel 8-bit PPG timer, in which PPG0 and PPG1 pins correspond to outputs from PPG0 and PPG1 respectively. - 16-bit PPG output operation mode In this mode, PPG0 and PPG1 are combined to be operated as a 1-channel 8/16-bit PPG timer operating as a 16-bit timer. Because PPG0 and PPG1 outputs are reversed by an underflow from PPG1 outputting the same output pulses from PPG0 and PPG1 pins. - 8 + 8-bit PPG output operation mode In this mode, PPG0 is operated as an 8-bit prescaler, in which an underflow output of PPG0 is used as a clock source for PPG1. A toggle output of PPG0 and PPG output of PPG1 are output from PPG0 and PPG1 respectively. The module can also be used as a D/A converter with an external add-on circuit. #### (1) Register Configuration ### (2) Block Diagram • Block diagram of 8/16-bit PPG timer 0 ### Block diagram of 8/16-bit PPG timer 1 #### 5. 16-bit Reload Timer The 16-bit reload timer has an internal clock mode for counting down in synchronization to three types of internal clocks and an event count mode for counting down detecting a given edge of the pulse input to the external bus pin, and either of the two functions can be selectively used. For this timer, an "underflow" is defined as the counter value of "0000H" to "FFFFH". According to this definition, an underflow occurs after [reload register setting value + 1] counts. In operating the counter, the reload mode for repeating counting operation after reloading a counter setting value after an underflow or the one-shot mode for stopping the counting operation after an underflow can be selectively used. Because the timer can generate an interrupt upon an underflow, the timer conforms to the extended intelligent I/O service (EI<sup>2</sup>OS). The MB90670/675 series has 2 channels of 16-bit reload timers. #### (1) Register Configuration #### 6. 24-bit Free-run Timer The 24-bit free-run timer is a 24-bit up counter for counting up in synchronization to divided-by-3 or divided-by-4 of the machine clock, in which an interrupt factor can be selected from the overflow interrupt and four types of timer intermediate bit interrupt to be operated as an interval timer. The free-run timer can be used to generating reference timing signals for the input capture (ICU) and output compare (OCU). #### (1) Register Configuration ### 7. Input Capture (ICU) The input capture (ICU) generates an interrupt request to the CPU simultaneously with a storing operation of current counter value of the 24-bit free-run timer to the ICU data register (ICDR) upon an input of a trigger edge to the external pin. There are four sets (four channels) of the input capture external pins and ICU data registers (ICDR), enabling measurements of maximum of four events. - The input capture has four sets of external input pins (ASR0 to ASR3) and ICU registers (ICDR), enabling measurements of maximum of four events. - A trigger edge direction can be selected from rising/falling/both edges. - The input capture can be set to generate an interrupt request at the storage timing of the counter value of the 24-bit free-run timer to the ICU data register (ICDR). - The input compare conforms to the extended intelligent I/O service (EI<sup>2</sup>OS). - The input capture function is suited for measurements of intervals (frequencies) and pulse-widths. #### (1) Register Configuration ### 8. Output Compare (OCU) The output compare (OCU) is two sets of compare units consisting of four-channel OCU compare data registers, a comparator and a control register. An interrupt request can be generated for each channel upon a match detection by performing time-division comparison between the OCU compare data register setting value and the counter value of the 24-bit free-run timer. The DOT pin can be used as a waveform output pin for reversing output upon a match detection or a general-purpose output port for directly outputting the setting value of the DOT bit. ### (1) Register Configuration (Continued) #### (Continued) ### (2) Block Diagram of Output Compare (OCU) • Overall block diagram ### • Block diagram of unit 0 ### • Block diagram of unit 1 ### 9. I<sup>2</sup>C Interface (Included Only in MB90675 Series) The I<sup>2</sup>C interface is a serial I/O port supporting Inter IC BUS operating as master/slave devices on I<sup>2</sup>C bus and has the following features. - Master/slave transmission/reception - Arbitration function - · Clock synchronization function - Slave address/general call address detection function - Transmission direction detection function - Repeated generation function start condition and detection function - Bus error detection function #### (1) Register Configuration • I2C bus status register (IBSR) | Address bit 15 · · · · · · bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | |----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------| | 000040н (IBCR) | ВВ | RSC | AL | LRB | TRX | AAS | GCA | FBT | 00000000в | | | R | R | R | R | R | R | R | R | • | • I<sup>2</sup>C bus control register (IBCR) | Address | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | bit 10 | bit 9 | bit 8 | bit 7 · · · · · · · bit 0 | Initial value | |---------|--------|--------|--------|--------|--------|--------|-------|-------|---------------------------|---------------| | 000041н | BER | BEIE | scc | MSS | ACK | GCAA | INTE | INT | (IBSR) | 0000000В | | | R/W | | • I<sup>2</sup>C bus clock control register (ICCR) | Address | bit 15 · | · · · · · · · · · bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | |---------|----------|-------------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------| | 000042н | | (IADR) | _ | _ | EN | CS4 | CS3 | CS2 | CS1 | CS0 | 0XXXXXB | | | | | | | R/W | R/W | R/W | R/W | R/W | R/W | | • I<sup>2</sup>C address register (IADR) | | bit | 15 · · · · · bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | |-------------------|-----|--------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------| | 000044н<br>(IDAR) | | (Reserved area) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXXB | | | | | R/W | R/W: Readable and writable R : Read only — : Uunsed X : Indeterminate #### 10. UART0 UART0 is a general-purpose serial data communication interface for performing synchronous or asynchronous communication (start-stop synchronization system). In addition to the normal duplex communication function (normal mode), UART0 has a master/slave type communication function (multi-processor mode). - Data buffer: Full-duplex double buffer - Transfer mode: Clock synchronized (with start and stop bit) Clock asynchronized (start-stop synchronization system) • Baud rate: With dedicated baud rate generator, selectable from 12 types External clock input possible Internal clock (a clock supplied from 16-bit reload timer can be used.) - Data length: 7 bits to 9 bits selective (with a parity bit) - 6 bits to 8 bits selective (without a parity bit) - Signal format: NRZ (Non Return to Zero) system - Reception error detection: Framing error Overrun error Parity error (not available in multi-processor mode) • Interrupt request: Receive interrupt (reception complete, receive error detection) Receive interrupt (transmission complete) Transmit/receive conforms to extended intelligent I/O service (EI2OS) · Master/slave type communication function (multi-processor mode): 1 (master) to n (slave) communication possible | (1) Register Config | uration . | | | | | | | | | | | |--------------------------------------------------------|------------------|----------|----------|----------|--------|-------|-------|--------|--------|-----------|---------------| | <ul> <li>Status register 0 (L</li> </ul> | JSR0) | | | | | | | | | | | | Address | bit 15 bit 14 | bit 13 | 3 bit 12 | 2 bit 11 | bit 10 | bit 9 | bit 8 | bit 7 | | ····bit 0 | Initial value | | 000021н | RDRF ORFE | PE | TDRI | E RIE | TIE | RBF | TBF | | (UMC0 | )) | 00100000в | | | R/W R/W | R/W | R/W | R/W | R/W | R/W | / R/W | | | | | | <ul> <li>Mode control regist</li> </ul> | ter 0 (UMC0) | | | | | | | | | | | | Address | bit 15 | ···bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | | 000020н | (USR0) | | PEN | SBL | MC1 | MC0 | SMDE | RFC | SCKE | SOE | 00000100в | | Rate and data regineral | ster 0 (URD0) | | R/W | | Address | bit 15 bit 14 | bit 13 | 3 bit 12 | 2 bit 11 | bit 10 | bit 9 | bit 8 | bit 7· | | ····bit 0 | Initial value | | 000023н | BCH RC3 | RC2 | RC1 | RC0 | всно | Р | D8 | (UI | DR0/UO | DR0) | 00000000в | | | R/W R/W | R/W | R/W | R/W | R/W | R/W | / R/W | | | | | | <ul> <li>Input data register</li> </ul> | 0 (UIDR0) | | | | | | | | | | | | Address | bit 15···· bit 9 | bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | | 000022н | (URD0) | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX8 | | | | R | R | R | R | R | R | R | R | R | | | <ul> <li>Output data registe</li> </ul> | er 0 (UODR) | | | | | | | | | | | | Address | bit 15···· bit 9 | bit 8 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | | 000022н | (URD0) | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | | DAM | | W | W | W | W | W | W | W | W | W | | | R/W : Reada<br>R : Read o<br>W : Write o<br>X : Indete | only | | | | | | | | | | | ### 11. UART1 (SCI) UART1 (SCI) is a general-purpose serial data communication interface for performing synchronous or asynchronous communication (start-stop synchronization system). In addition to the normal duplex communication function (normal mode), UART1 has a master-slave type communication function (multiprocessor mode). - Data buffer: Full-duplex double buffer - Transfer mode: Clock synchronized (no start or stop bit) Clock asynchronized (start-stop synchronization system) • Baud rate: With dedicated baud rate generator, selectable from 8 types External clock input possible Internal clock (a internal clock supplied from 16-bit reload timer can be used.) • Data length: 7 bits (for asynchronous normal mode only) 8 bits - Signal format: NRZ (Non Return to Zero) system - Reception error detection: Framing error Overrun error Parity error (not available in multi-processor mode) • Interrupt request: Receive interrupt (receptioncomplete, receive error detection) Receive interrupt (transmission complete) Transmit/receive conforms to extended intelligent I/O service (EI2OS) Master/slave type communication function (multi-processor mode):1 (master) to n (slave) communication possible (supported only for master station) ### (1) Register Configuration | Control register 1 (S | CR1) | | | | | | | | | | |-------------------------|------------------------------------------------------------------------|----------|---------|---------|---------|---------|---------|-------|-----------|---------------| | Address | bit 15 bit 14 bit | 13 bit 1 | 2 bit 1 | 1 bit 1 | 0 bit 9 | ) bit 8 | 3 bit 7 | | ··· bit 0 | Initial value | | 000025н | PEN P S | BL CL | A/D | RE | CRXE | TXE | Ē | (SMR | 1) | 00000100в | | Mode register 1 (SM | | /W R/V | V R/W | V R/V | V R/W | / R/W | 1 | | | | | Address | bit 15·····bit | 8 bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | | 000024н | (SCR1) | MD1 | MD0 | CS2 | CS1 | CS0 | всн | SCKE | SOE | 00000000в | | Status register 1 (SS | SR1) | R/W | | Address | bit 15 bit 14 bit | 13 bit 1 | 2 bit 1 | 1 bit 1 | 0 bit 9 | 9 bit 8 | 3 bit 7 | | bit 0 | Initial value | | 000027н | | RE RDR | | E — | RIE | TIE | (SIE | R1/SC | DR1) | 00001-00в | | Input data register 1 | | R R | R | _ | R/W | / R/W | 1 | | | | | Address | bit 15·····bit | 8 bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | | 000026н | (SSR1) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXXB | | Output data register | 1 (SODR1) | R | R | R | R | R | R | R | R | | | Address | bit 15·····bit | 8 bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Initial value | | 000026н | (SSR1) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | | | | W | W | W | W | W | W | W | W | | | R : F<br>W : \<br>— : U | Readable and writ<br>Read only<br>Write only<br>Jnused<br>ndeterminate | able | | | | | | | | | ### 12. DTP/External Interrupt Circuit The DTP (Data Transfer Peripheral)/external interrupt circuit is located between peripheral equipment connected externally and the F<sup>2</sup>MC-16L CPU and transmits interrupt requests or data transfer requests generated by peripheral equipment to the CPU, generates external interrupt request and starts the extended intelligent I/O service (EI<sup>2</sup>OS). ### (1) Register Configuration ### 13. Wake-up Interrupt Wake-up interrupts transmits interrupt request ("L" level) generated by peripheral device located between external peripheral devices and the F<sup>2</sup>MC-16L CPU to the CPU and invokes interrupt processing. The interrupt does not conform to the extended intelligent I/O service (El<sup>2</sup>OS). ### (1) Register Configuration ### 14. Delayed Interrupt Generation Module The delayed interrupt generation module generates interrupts for switching tasks for development on a real-time operating system (REALOS software). The module can be used to generate hardware interrupt requests to the CPU with software and cancel the interrupt requests. This module does not conform to the extended intelligent I/O service (El<sup>2</sup>OS). #### (1) Register Configuration #### 15. 8/10-bit A/D Converter The 8/10-bit A/D converter has a function of converting analog voltage input to the analog input pins (input voltage) to digital values (A/D conversion) and has the following features. - Minimum conversion time: 6.13 μs (at machine clock of 16 MHz, including sampling time) - Minimum sampling time: 3.75 µs (at machine clock of 16 MHz) - Conversion method: RC successive approximation method with a sample and hold circuit. - Resolution: 10-bit or 8-bit selective - Analog input pins: Selectable from eight channels by software One-shot conversion mode:Stops conversion after completing a conversion for a stopped channel (one channel only) or for successive channels (maximum of eight channels can be specified) Continuous conversion mode:Continues conversions for a specified channel (one channel only) or for successive channels (maximum of eight channels can be specified) Stop conversion mode: Stops conversion after completing a conversion for one channel and wait for the next activation. - Interrupt requests can be generated and the extended intelligent I/O service (EI2OS) can be started after the end of A/D conversion. - When interrupts are enabled, there is no loss of data even in continuous operations because the conversion data protection function is in effect. - Starting factors for conversion: Selected from software activation, 16-bit reload timer 1 output (rising edge), and external trigger (falling edge). #### (1) Register Configuration #### 16. Low-power Consumption (Standby) Mode The F<sup>2</sup>MC-16L has the following CPU operating mode configured by selection of an operating clock and clock operation control. #### Clock mode PLL clock mode: A mode in which the CPU and peripheral equipment are driven by PLL-multiplied oscillation clock (HCLK). Main clock mode: A mode in which the CPU and peripheral equipment are driven by divided-by-2 of the oscillation clock (HCLK). The PLL multiplication circuits stops in the mainclock mode. #### • CPU intermittent operation mode The CPU intermittent operation mode is a mode for reducing power consumption by operating the CPU intermittently while external bus and peripheral functions are operated at a high-speed. #### • Hardware stand-by mode The hardware standby mode is a mode for reducing power consumption by stopping clock supply (sleep mode) to the CPU by the low-power consumption control circuit, stopping clock supplies to the CPU and peripheral functions (timebase timer mode), and stopping oscillation clock (stop mode, hardware standby mode). Of these modes, modes other than the PLL clock mode are power consumption modes. #### (1) Register Configuration #### (2) Block Diagram #### **■ ELECTRICAL CHARACTERISTICS** #### 1. Absolute Maximum Ratings (AVss = Vss = 0.0 V) | Barrantan | Ok. al | Va | lue | | D a ma a mla a | |----------------------------------------|----------------|-------------|-----------|------|----------------| | Parameter | Symbol | Min. | Max. | Unit | Remarks | | | Vcc | Vss-0.3 | Vss+ 7.0 | V | | | Power supply voltage | AVcc | Vss - 0.3 | Vss+ 7.0 | V | *1 | | | AVRH,<br>AVRL | Vss-0.3 | Vss + 7.0 | V | *1 | | Input voltage | Vı | Vss - 0.3 | Vcc + 0.3 | V | *2 | | Output voltage | Vo | Vss-0.3 | Vcc + 0.3 | V | *2 | | "L" level maximum output current | lol | | 15 | mA | *3 | | "L" level average output current | lolav | | 4 | mA | *4 | | "L" level total maximum output current | ΣΙοι | | 100 | mA | | | "L" level total average output current | $\Sigma$ lolav | | 50 | mA | *5 | | "H" level maximum output current | <b>І</b> он | | -15 | mA | *3 | | "H" level average output current | <b>I</b> онаv | | -4 | mA | *4 | | "H" level total maximum output current | ΣІон | | -100 | mA | | | "H" level total average output current | $\Sigma$ lohav | | -50 | mA | *5 | | Power consumption | PD | | 400 | mW | | | Operating temperature | TA | -40 | +85 | °C | | | Storage temperature | Tstg | <b>–</b> 55 | +150 | °C | | <sup>\*1:</sup> AVcc, AVRH, and AVRL shall never exceed Vcc. AVRL shall never exceed AVRH. WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. <sup>\*2:</sup> V<sub>I</sub> and V<sub>O</sub> shall never exceed V<sub>CC</sub> + 0.3 V. <sup>\*3:</sup> The maximum output current is a peak value for a corresponding pin. <sup>\*4:</sup> Average output current is an average current value observed for a 100 ms period for a corresponding pin. <sup>\*5:</sup> Total average current is an average current value observed for a 100 ms period for all corresponding pins. #### 2. Recommended Operating Conditions (AVss = Vss = 0.0 V) | Daramatar | Symbol | Value | | Unit | Remarks | | | |-----------------------|--------|-------|------|------|----------------------------------------------|--|--| | Parameter | Symbol | Min. | Max. | Unit | Remarks | | | | | Vcc | 2.7 | 5.5 | V | Normal operation | | | | Power supply voltage | Vcc | 2.0 | 5.5 | V | Retains status at the time of operation stop | | | | Operating temperature | TA | -40 | +85 | °C | | | | WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. #### 3. DC Characteristics $(AVcc = Vcc = 2.7 \text{ V to } 5.5 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Danamatan | 0 | , | O a m aliti a m | , | Value | · · · · · · · · · · · · · · · · · · · | | Domarks | |--------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------|-------|---------------------------------------|------|-------------------| | Parameter | Symbol | Pin name | Condition | Min. | Тур. | Max. | Unit | Remarks | | | ViH | Pins other than V <sub>IHS</sub> and V <sub>IHM</sub> | | 0.7 Vcc | _ | Vcc + 0.3 | V | | | "H" level | Vihs | Hysteresis input pins<br>P24 to P27, P40 to P47,<br>P60 to P67, P70 to P77,<br>P80, HST, RST | | 0.8 Vcc | _ | Vcc + 0.3 | V | MB90670<br>series | | input<br>voltage<br>V <sub>IHS</sub> | Vihs | Hysteresis input pins<br>P24 to P27, P40 to P47,<br>P60 to P67, P70 to P77,<br>P80 to P86, HST, RST,<br>P90, P91, PA0 to PA7,<br>PB0 to PB2 | | 0.8 Vcc | _ | Vcc + 0.3 | V | MB90675<br>series | | | Vінм | MD pin input | | Vcc - 0.3 | | Vcc + 0.3 | V | | | | VIL | Pins other than VILS and VILM | | Vss - 0.3 | _ | 0.3 Vcc | V | | | "L" level | VILS | Hysteresis input pins<br>P24 to P27, P40 to P47,<br>P60 to P67, P70 to P77,<br>P80, HST, RST | | Vss - 0.3 | _ | 0.2 Vcc | V | MB90670<br>series | | input<br>voltage | VILS | Hysteresis input pins<br>P24 to P27, P40 to P47,<br>P60 to P67, P70 to P77,<br>P80 to P86, HST, RST,<br>P90, P91, PA0 to PA7,<br>PB0 to PB2 | | Vss - 0.3 | _ | 0.2 Vcc | V | MB90675<br>series | | | VILM | MD pin input | | Vss - 0.3 | _ | Vss + 0.3 | V | | | "H" level | Vон | Other than P50 to P57 | $V_{CC} = 4.5 \text{ V}$<br>IOH = -4.0 mA | Vcc - 0.5 | _ | _ | V | | | output<br>voltage | Vон | Other than P50 to P57 | $V_{CC} = 2.7 \text{ V}$<br>$I_{OH} = -1.6 \text{ mA}$ | Vcc- 0.3 | _ | _ | V | | | "L" level | Vol | All output pins | Vcc = 4.5 V<br>loL = 4.0 mA | _ | _ | 0.4 | V | | | voltage | Vol | All output pins | Vcc = 2.7 V<br>loL = 2.0 mA | _ | _ | 0.4 | V | | | Open-drain<br>output<br>leakage<br>current | Ileak | P50 to P57, P90,<br>P91 <sup>-1</sup> | _ | _ | 0.1 | 10 | μΑ | | | Input<br>leakage<br>current | lı. | Other than P50 to<br>P57, P90 and P91 | Vcc = 5.5 V<br>Vss < Vı < Vcc | -10 | _ | 10 | μΑ | | | Pull-up | R | _ | Vcc = 5.0 V | 25 | 45 | 100 | kΩ | | | resistance | R | _ | Vcc = 3.0 V | 40 | 95 | 200 | kΩ | | (Continued) (Continued) $(AVcc = Vcc = 2.7 \text{ V to } 5.5 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Parameter | Symbol | Pin name | Condition | | Value | | Unit | Remarks | |----------------------|--------|------------------------------------|----------------------------------------------------|------|-------|------|-------|------------------------------------------------------| | rarameter | Symbol | riii name | Condition | Min. | Тур. | Max. | Ullit | Remarks | | Pull-down | R | _ | Vcc = 5.0 V | 25 | 50 | 200 | kΩ | | | resistance | R | _ | Vcc = 3.0 V | 40 | 100 | 400 | kΩ | | | | Icc | _ | Internal<br>operation at<br>16 MHz<br>Vcc at 5.0 V | _ | 50 | 70 | mA | Normal operation*2 | | | Iccs | _ | Internal<br>operation at<br>16 MHz<br>Vcc at 5.0 V | _ | 10 | 30 | mA | In sleep<br>mode*2 | | Power supply current | Icc | _ | Internal<br>operation at<br>8 MHz<br>Vcc at 3.0 V | _ | 12 | 20 | mA | Normal operation*2 | | | Iccs | _ | Internal<br>operation at<br>8 MHz<br>Vcc at 3.0 V | _ | 2.5 | 10 | mA | In sleep<br>mode*2 | | Ic | Іссн | _ | T <sub>A</sub> = +25°C | _ | 0.1 | 10 | μΑ | In stop<br>mode and<br>hardware<br>standby<br>mode*2 | | Input capacitance | CIN | Other than AVcc,<br>AVss, Vcc, Vss | _ | _ | 10 | _ | pF | | <sup>\*1:</sup> Only MB90675 series has P90 and P91 pins. <sup>\*2:</sup> The current value is preliminary value and may be subject to change for enhanced characteristics without previous notice. #### 4. AC Characteristics #### (1) Reset Input Timing, Hardware Standby Input Timing $(AVcc = Vcc = 2.7 \text{ V to } 5.5 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Doromotor | Symbol | Din nama | Pin name Condition | | lue | Unit | Remarks | |-----------------------------|---------------|--------------|--------------------|---------|------|-------|---------| | Parameter | Symbol | riii iiaiiie | Condition | Min. | Max. | Offic | Remarks | | Reset input time | <b>t</b> rstl | RST | | 16 tcp* | _ | ns | | | Hardware standby input time | <b>t</b> HSTL | HST | | 16 tcp* | _ | ns | | \*: For tcp (internal operating clock cycle time), refer to "(3) Clock Timings." #### Measurement conditions for AC ratings #### (2) Specification for Power-on Reset $(AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Banamatan | Symbol Pin name | Condition | Value | | Unit | Domeste | | |---------------------------|-----------------|-----------|-----------|------|------|---------|----------------------------| | Parameter | | rin name | Condition | Min. | Max. | Ullit | Remarks | | Power supply rising time | <b>t</b> R | Vcc | | _ | 30 | ms | * | | Power supply cut-off time | toff | Vcc | <u> </u> | 1 | _ | ms | Due to repeated operations | <sup>\*:</sup> Vcc must be kept lower than 0.2 V before power-on. Notes: • The above ratings are values for causing a power-on reset. - When HST is set to "L" level, apply power according to this table to cause a power-on reset irrespective of whether or not a power-on reset is required. - For built-in resources in the device, re-apply power to the resources to cause a power-on reset. - There are internal registers which can be initialized only by a power-on reset. Apply power according to this rating to ensure initialization of the registers. #### (3) Clock Timing • Operation at 5.0 V $\pm$ 10% $(AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Parameter | Symbol Pin name | | Condition | | Value | | Unit | Remarks | |-------------------------------------|-----------------|--------------|-----------|-------|-------|------|------|--------------------------------------| | Parameter | Syllibol | riii iiaiiie | Condition | Min. | Тур. | Max. | Unit | Remarks | | Clock frequency | Fc | X0, X1 | | 3 | _ | 32 | MHz | | | Clock cycle time | <b>t</b> c | X0, X1 | | 31.25 | _ | 333 | ns | | | Input clock pulse width | Pwh,<br>PwL | X0 | | 10 | ı | ı | ns | Recommended duty ratio of 30% to 70% | | Input clock rising/falling time | tcr,<br>tcr | X0 | _ | _ | _ | 5 | ns | | | Internal operating clock frequency | <b>f</b> CP | _ | | 1.5 | | 16 | MHz | | | Internal operating clock cycle time | <b>t</b> CP | _ | | 62.5 | _ | 666 | ns | | | Frequency fluctuation rate locked | $\Delta f$ | P37/CLK | | _ | _ | 3 | % | * | \* : The frequency fluctuation rate is the maximum deviation rate of the preset center frequency when the multiplied PLL signal is locked. The PLL frequency deviation changes periodically from the preset frequency "(about $CLK \times (1CYC \text{ to } 50 \text{ CYC})$ ", thus minimizing the chance of worst values to be repeated (errors are minimal and negligible for pulses with long intervals). • Operation at Vcc = 2.7 V (minimum value) $(AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | | | | | | | | • , • | / | |-------------------------------------|--------------------------------------|--------------|-------------|------|-------|------|-------|--------------------------------------| | Parameter | Symbol Pin nar | Pin name | e Condition | | Value | | Unit | Remarks | | Farameter | Symbol | riii iiaiiie | Condition | Min. | Тур. | Max. | Oiiit | Remarks | | Clock frequency | Fc | X0, X1 | | 3 | _ | 16 | MHz | | | Clock cycle time | tc | X0, X1 | | 62.5 | _ | 333 | ns | | | Input clock pulse width | P <sub>WH</sub> ,<br>P <sub>WL</sub> | X0 | | 20 | _ | _ | ns | Recommended duty ratio of 30% to 70% | | Input clock rising/falling time | tcr,<br>tcr | X0 | _ | _ | _ | 5 | ns | | | Internal operating clock frequency | <b>f</b> CP | _ | | 1.5 | _ | 8 | MHz | | | Internal operating clock cycle time | <b>t</b> CP | _ | | 125 | _ | 666 | ns | | | Frequency fluctuation rate locked | Δf | P37/CLK | | _ | | 3 | % | * | \* : The frequency fluctuation rate is the maximum deviation rate of the preset center frequency when the multiplied PLL signal is locked. The PLL frequency deviation changes periodically from the preset frequency "(about CLK $\times$ (1CYC to 50 CYC)", thus minimizing the chance of worst values to be repeated (errors are minimal and negligible for pulses with long intervals). The AC ratings are measured for the following measurement reference voltages. #### (4) Recommended Resonator Manufacturers • Sample application of piezoelectric resonator (FAR family) | FAR part number<br>(built-in capacitor type) | Frequency<br>(MHz) | Dumping resistor | Initial deviation<br>of FAR<br>frequency<br>(T <sub>A</sub> = +25°C) | Temperature characteristics of FAR frequency (T <sub>A</sub> = -20°C to +60°C) | Loading capacitors*2 | |----------------------------------------------|--------------------|------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------| | FAR-C4□C-2000-□20 | 2.00 | 510 Ω | ±0.5% | ±0.5% | Built-in | | FAR-C4□A-4000-□01 | 4.00 | _ | ±0.5% | ±0.5% | Built-in | | FAR-C4□B-4000-□02 | 4.00 | _ | ±0.5% | ±0.5% | Built-in | | FAR-C4□B-4000-□00 | 4.00 | _ | ±0.5% | ±0.5% | Built-in | | FAR-C4□B-8000-□02 | 8.00 | _ | ±0.5% | ±0.5% | Built-in | | FAR-C4□B-12000-□02 | 12.00 | _ | ±0.5% | ±0.5% | Built-in | | FAR-C4□B-16000-□02 | 16.00 | _ | ±0.5% | ±0.5% | Built-in | | FAR-C4 B-20000-L14B | 20.00 | _ | ±0.5% | ±0.5% | Built-in | | FAR-C4□B-24000-L14A | 24.00 | _ | ±0.5% | ±0.5% | Built-in | Inquiry: FUJITSU LIMITED #### • Sample application of ceramic resonator #### • Mask ROM product | Resonator<br>manufacturer | Resonator | Frequency<br>(MHz) | C <sub>1</sub> (pF) | C <sub>2</sub> (pF) | R | |---------------------------|---------------|--------------------|---------------------|---------------------|--------------| | | KBR-2.0MS | 2.00 | 150 | 150 | Not required | | | PBRC-2.00A | 2.00 | 150 | 150 | Not required | | | KBR-4.0MSA | 4.00 | 33 | 33 | 680 Ω | | | KBR-4.0MKS | 4.00 | Built-in | Built-in | 680 Ω | | | PBRC4.00A | 4.00 | 33 | 33 | 680 Ω | | | PBRC4.00B | 4.00 | Built-in | Built-in | 680 Ω | | | KBR-6.0MSA | 6.00 | 33 | 33 | Not required | | 17 | KBR-6.0MKS | 6.00 | Built-in | Built-in | Not required | | Kyocera<br>Corporation | PBRC6.00A | 6.00 | 33 | 33 | Not required | | Corporation | PBRC6.00B | 6.00 | Built-in | Built-in | Not required | | | KBR-8.0M | 8.00 | 33 | 33 | 560 Ω | | | PBRC8.00A | 8.00 | 33 | 33 | Not required | | | PBRC8.00B | 8.00 | Built-in | Built-in | Not required | | | KBR-10.0M | 10.00 | 33 | 33 | 330 Ω | | | PBRC10.00B | 10.00 | Built-in | Built-in | 680 Ω | | | KBR-12.0M | 12.00 | 33 | 33 | 330 Ω | | | PBRC-12.00B | 12.00 | Built-in | Built-in | 680 Ω | | | CSA2.00MG040 | 2.00 | 100 | 100 | Not required | | | CST2.00MG040 | 2.00 | Built-in | Built-in | Not required | | | CSA4.00MG040 | 4.00 | 100 | 100 | Not required | | Murata | CST4.00MGW040 | 4.00 | Built-in | Built-in | Not required | | Mfg. Co., Ltd. | CSA6.00MG | 6.00 | 30 | 30 | Not required | | | CST6.00MGW | 6.00 | Built-in | Built-in | Not required | | | CSA8.00MTZ | 8.00 | 30 | 30 | Not required | | | CST8.00MTW | 8.00 | Built-in | Built-in | Not required | (Continued) #### (Continued) | Resonator manufacturer | Resonator | Frequency<br>(MHz) | C <sub>1</sub> (pF) | C <sub>2</sub> (pF) | R | |--------------------------|----------------|--------------------|---------------------|---------------------|--------------| | | CSA10.0MTZ | 10.00 | 30 | 30 | Not required | | | CST10.0MTW | 10.00 | Built-in | Built-in | Not required | | | CSA12.0MTZ | 12.00 | 30 | 30 | Not required | | | CST12.0MTW | 12.00 | Built-in | Built-in | Not required | | NA | CSA16.00MXZ040 | 16.00 | 15 | 15 | Not required | | Murata<br>Mfg. Co., Ltd. | CST16.00MXW0C3 | 16.00 | Built-in | Built-in | Not required | | living. Co., Ltd. | CSA20.00MXZ040 | 20.00 | 10 | 10 | Not required | | | CSA24.00MXZ040 | 24.00 | 5 | 5 | Not required | | | CST24.00MXW0H1 | 24.00 | Built-in | Built-in | Not required | | | CSA32.00MXZ040 | 32.00 | 5 | 5 | Not required | | | CST32.00MXW040 | 32.00 | Built-in | Built-in | Not required | | TDK Corporation | FCR4.0MC5 | 4.00 | Built-in | Built-in | Not required | #### • One-time product | Resonator manufacturer | Resonator | Frequency<br>(MHz) | C <sub>1</sub> (pF) | C <sub>2</sub> (pF) | R | |--------------------------|----------------|--------------------|---------------------|---------------------|--------------| | | CSTCS4.00MG0C5 | 4.0 | Built-in | Built-in | Not required | | | CST8.00MTW | 8.00 | Built-in | Built-in | Not required | | Murata<br>Mfg. Co., Ltd. | CSACS8.00MT | 8.00 | 30 | 30 | Not required | | lving. Oo., Ltd. | CSA10.0MTZ | 10.00 | 30 | 30 | Not required | | | CST10.0MTW | 10.00 | Built-in | Built-in | Not required | | TDK Corporation | FCR4.0MC5 | 4.00 | Built-in | Built-in | Not required | Inquiry: Kyocera Corporation AVX Corporation North American Sales Headquarters: TEL 1-803-448-9411 • AVX Limited European Sales Headquarters: TEL 44-1252-770000 • AVX/Kyocera H.K. Ltd. Asian Sales Headquarters: TEL 852-363-3303 Murata Mfg. Co., Ltd. - Murata Electronics North America, Inc.: TEL 1-404-436-1300 - Murata Europe Management GmbH: TEL 49-911-66870 - Murata Electronics Singapore (Pte.) Ltd.: TEL 65-758-4233 **TDK Corporation** • TDK Corporation of America Chicago Regional Office: TEL 1-708-803-6100 • TDK Electronics Europe GmbH Components Division: TEL 49-2102-9450 - TDK Singapore (PTE) Ltd.: TEL 65-273-5022 - TDK Hongkong Co., Ltd.: TEL 852-736-2238 - Korea Branch, TDK Corporation: TEL 82-2-554-6633 #### (5) Clock Output Timing (AVcc = Vcc = $5.0 \text{ V} \pm 10\%$ , AVss = Vss = 0.0 V, TA = $-40^{\circ}$ C to $+85^{\circ}$ C) | Parameter | Parameter Symbol Pin | | Pin name Condition | | Value | | | |-----------------------------------|----------------------|--------------|--------------------|---------------|---------------|-------|---------| | Parameter | Syllibol | Fili liaille | Condition | Min. | Max. | Ollic | Remarks | | Cycle time | tcyc | CLK | | 1 tcp* | _ | ns | | | $CLK \uparrow \to CLK \downarrow$ | <b>t</b> chcL | CLK | _ | 1 tcp*/2 - 20 | 1 tcp*/2 + 20 | ns | | <sup>\*:</sup> For tcp (internal operating clock cycle time), refer to "(3) Clock Timing". #### (6) Bus Read Timing $(AVcc = Vcc = 2.7 \text{ V to } 5.5 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Daramatar | Symbol | ol Pin name | Condition | Va | lue | I Imit | Remarks | |---------------------------------------------------------------------------|---------------|--------------------|-------------------------------------------------------|---------------|---------------|--------|---------| | Parameter | Syllibol | Pili liallie | Condition | Min. | Max. | Unit | Remarks | | ALE pulse width | <b>t</b> lhll | ALE | $Vcc = 5.0 V \pm 10\%$ | 1 tcp*/2 - 20 | _ | ns | | | tunu | | ALE | $Vcc = 3.0 V \pm 10\%$ | 1 tcp*/2 - 35 | _ | ns | | | Effective address $\rightarrow$ | tavll | AD15 to AD00 | $Vcc = 5.0 V \pm 10\%$ | 1 tcp*/2 - 25 | _ | ns | | | ALE ↓ time | tavll | AD15 to AD00 | 015 to AD00 $Vcc = 3.0 V \pm 10\%$ 1 tcp <sup>3</sup> | | _ | ns | | | ALE $\downarrow \rightarrow$ address effective time | <b>t</b> LLAX | AD15 to AD00 | | 1 tcp*/2 - 15 | _ | ns | | | | tavrl | AD15 to AD00 | _ | 1 tcp* - 15 | _ | ns | | | Effective address $\rightarrow$ | tandy | AD15 to AD00 | $Vcc = 5.0 V \pm 10\%$ | _ | 5 tcp*/2 - 60 | ns | | | read data time | tandy | AD15 to AD00 | $Vcc = 3.0 V \pm 10\%$ | _ | 5 tcp*/2 - 80 | ns | | | RD pulse width | <b>t</b> rlrh | RD | _ | 3 tcp*/2 - 20 | _ | ns | | | $\overline{RD} \downarrow \rightarrow read data time$ | <b>t</b> RLDV | AD15 to AD00 | $Vcc = 5.0 V \pm 10\%$ | _ | 3 tcp*/2 - 60 | ns | | | ND → Teau data time | trldv | AD15 to AD00 | $Vcc = 3.0 V \pm 10\%$ | _ | 3 tcp*/2 - 80 | ns | | | $\overline{RD} \uparrow \to data \; hold \; time$ | <b>t</b> RHDX | AD15 to AD00 | | 0 | _ | ns | | | $\overline{RD} \uparrow \to ALE \uparrow time$ | <b>t</b> RHLH | RD, ALE | | 1 tcp*/2 - 15 | _ | ns | | | $\overline{\text{RD}} \uparrow \rightarrow \text{address}$ disappear time | <b>t</b> RHAX | RD,<br>A19 to A16 | _ | 1 tcp*/2 - 10 | _ | ns | | | Effective address → CLK ↑ time | tavch | CLK,<br>A19 to A16 | | 1 tcp*/2 - 20 | _ | ns | | | $\overline{RD} \downarrow \to CLK \uparrow time$ | <b>t</b> RLCH | RD, CLK | | 1 tcp*/2 - 20 | _ | ns | | <sup>\*:</sup> For top (internal operating clock cycle time), refer to "(3) Clock Timing". #### (7) Bus Write Timing $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Daramatar | Symbol | Pin name | Condition | Val | lue | l lm¦4 | Remarks | |-----------------------------------------------------------------|----------|--------------|------------------|---------------|------|--------|---------| | Parameter | Syllibol | Pili lialile | Condition | Min. | Max. | Unit | Remarks | | | tavwl | A19 to A00 | | 1 tcp - 15 | _ | ns | | | WR pulse width | twlwh | WR | _ | 3 tcp*/2 - 20 | | ns | | | Write data $\rightarrow \overline{WR} \uparrow time$ | tovwh | AD15 to AD00 | | 3 tcp*/2 - 20 | _ | ns | | | $\overline{\rm WR} \uparrow \rightarrow {\rm data\ hold\ time}$ | twhdx | AD15 to AD00 | Vcc = 5.0 V ±10% | 20 | _ | ns | | | WK 1 → data noid time | twhdx | AD15 to AD00 | Vcc = 3.0 V ±10% | 30 | | ns | | | WR ↑ → address<br>disappear time | twhax | A19 to A00 | | 1 tcp*/2 - 10 | _ | ns | | | $\overline{WR} \uparrow \to ALE \uparrow time$ | twhlh | WRL, ALE | <del></del> | 1 tcp*/2 - 15 | _ | ns | | | $\overline{WR} \downarrow \to CLK \uparrow time$ | twlch | WRH, CLK | | 1 tcp*/2 - 20 | _ | ns | | \*: For top (internal operating clock cycle time), refer to "(3) Clock Timing". #### (8) Ready Input Timing (AVcc = Vcc = 2.7 V to 5.5 V, AVss = Vss = 0.0 V, $T_A = -40$ °C to +85°C) | Parameter Symbol | | Pin name Condition | | Va | lue | Unit | Remarks | |------------------|---------------|--------------------|------------------------|------|------|-------|------------| | | | Fill Hallie | Condition | Min. | Max. | Oilit | Neillai KS | | RDY setup time | tryhs | RDY | $Vcc = 5.0 V \pm 10\%$ | 45 | _ | ns | | | KDI Setup time | tryhs | RDY | Vcc = 3.0 V ±10% | 70 | _ | ns | | | RDY hold time | <b>t</b> RYHH | RDY | _ | 0 | _ | ns | | Note: Use the auto-ready function when the setup time for the rising of the RDY signal is not sufficient. #### (9) Hold Timing $(AVcc = Vcc = 2.7 \text{ V to } 5.5 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Doromotor | Symbol | Pin name | Condition | Va | lue | Unit | Remarks | |----------------------------------------------------------------------------------------|---------------|--------------|-----------|--------|----------------|-------|---------| | Parameter | Syllibol | Pili liaille | Condition | | Max. | Ullit | Remarks | | $\frac{\text{Pins in floating status} \rightarrow}{\text{HAK}} \downarrow \text{time}$ | txhal | HAK | _ | 30 | 1 <b>t</b> cp* | ns | | | $\overline{HAK} \uparrow \to pin \ valid \ time$ | <b>t</b> HAHV | HAK | | 1 tcp* | 2 tcp* | ns | | <sup>\*:</sup> For tcp (internal operating clock cycle time), refer to "(3) Clock Timing". Note: More than 1 machine cycle is needed before HAK changes after HRQ pin is fetched. #### (10) UARTO Timing $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, TA = -40°C to +85°C)$ | Parameter | Symbol | Pin name | Condition | Va | lue | Unit | Remarks | | |------------------------------------------------|----------------------------|--------------|--------------------------------|--------|------|-------|------------------------------------------|--| | Farameter | Syllibol | Fili Ilaille | Condition | Min. | Max. | Ollit | Remarks | | | Serial clock cycle time | tscyc | _ | _ | 8 tcp* | _ | ns | | | | $SCK \downarrow \to SOT$ delay | <b>t</b> sLOV | _ | $Vcc = 5.0 V \pm 10\%$ | - 80 | 80 | ns | Internal shift | | | time | <b>t</b> sLOV | _ | Vcc = 3.0 V ±10% | - 120 | 120 | ns | clock mode | | | Valid SIN → SCK ↑ | <b>t</b> ivsH | _ | Vcc = 5.0 V ±10% | 100 | _ | ns | C <sub>L</sub> = 80 pF | | | Valid SIN → SCR 1 | <b>t</b> ivsH | _ | $Vcc = 3.0 V \pm 10\%$ | 200 | _ | ns | + 1 TTL for an output pin | | | $SCK \uparrow \rightarrow valid SIN hold time$ | <b>t</b> shix | _ | | 1 tcp* | _ | ns | σαιραί μπ | | | Serial clock "H" pulse width | tshsl | _ | <u> </u> | 4 tcp* | _ | ns | | | | Serial clock "L" pulse width | <b>t</b> slsh | _ | | 4 tcp* | _ | ns | External shift | | | $SCK \downarrow \to SOT$ delay | <b>t</b> sLOV | _ | Vcc = 5.0 V ±10% | | 150 | ns | clock mode | | | time | tslov | _ | Vcc = 3.0 V ±10% | _ | 200 | ns | C <sub>L</sub> = 80 pF<br>+ 1 TTL for an | | | Valid SIN → SCK ↑ | /olid SIN → SCIC ↑ tivsH - | | Vcc = 5.0 V ±10% | 60 | _ | ns | output pin | | | Valid SIN → SCR 1 | <b>t</b> ivsH | _ | Vcc = 3.0 V ±10% | 120 | _ | ns | | | | $SCK \uparrow \rightarrow valid SIN hold$ | <b>t</b> shix | _ | $Vcc = 5.0 \text{ V} \pm 10\%$ | 60 | _ | ns | | | | time | <b>t</b> shix | _ | $Vcc = 3.0 \text{ V} \pm 10\%$ | 120 | _ | ns | | | <sup>\*:</sup> For top (internal operating clock cycle time), refer to "(3) Clock Timing". Notes: • These are AC ratings in the CLK synchronous mode. $<sup>\</sup>bullet$ $C_{\mathsf{L}}$ is the load capacitor connected to pins while testing. #### (11) UART1 Timing $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Parameter | Symbol | Pin name | Condition | Va | lue | Unit | Remarks | | |------------------------------------------------|----------------------------|--------------|--------------------------------|--------|------|-------|------------------------------------------|--| | Farameter | Syllibol | Fili Ilaille | Condition | Min. | Max. | Ollit | Remarks | | | Serial clock cycle time | tscyc | _ | _ | 8 tcp* | _ | ns | | | | $SCK \downarrow \to SOT$ delay | <b>t</b> sLOV | _ | $Vcc = 5.0 V \pm 10\%$ | - 80 | 80 | ns | Internal shift | | | time | <b>t</b> sLOV | _ | Vcc = 3.0 V ±10% | - 120 | 120 | ns | clock mode | | | Valid SIN → SCK ↑ | <b>t</b> ivsH | _ | Vcc = 5.0 V ±10% | 100 | _ | ns | C <sub>L</sub> = 80 pF | | | Valid SIN → SCR 1 | <b>t</b> ivsH | _ | $Vcc = 3.0 V \pm 10\%$ | 200 | _ | ns | + 1 TTL for an output pin | | | $SCK \uparrow \rightarrow valid SIN hold time$ | <b>t</b> shix | _ | | 1 tcp* | _ | ns | σαιραί μπ | | | Serial clock "H" pulse width | tshsl | _ | <u> </u> | 4 tcp* | _ | ns | | | | Serial clock "L" pulse width | <b>t</b> slsh | _ | | 4 tcp* | _ | ns | External shift | | | $SCK \downarrow \to SOT$ delay | <b>t</b> sLOV | _ | Vcc = 5.0 V ±10% | | 150 | ns | clock mode | | | time | tslov | _ | Vcc = 3.0 V ±10% | _ | 200 | ns | C <sub>L</sub> = 80 pF<br>+ 1 TTL for an | | | Valid SIN → SCK ↑ | /olid SIN → SCIC ↑ tivsH - | | Vcc = 5.0 V ±10% | 60 | _ | ns | output pin | | | Valid SIN → SCR 1 | <b>t</b> ivsH | _ | Vcc = 3.0 V ±10% | 120 | _ | ns | | | | $SCK \uparrow \rightarrow valid SIN hold$ | <b>t</b> shix | _ | $Vcc = 5.0 V \pm 10\%$ | 60 | _ | ns | | | | time | <b>t</b> shix | _ | $Vcc = 3.0 \text{ V} \pm 10\%$ | 120 | _ | ns | | | <sup>\*:</sup> For top (internal operating clock cycle time), refer to "(3) Clock Timing". Notes: • These are AC ratings in the CLK synchronous mode. <sup>•</sup> C<sub>L</sub> is the load capacitor connected to pins while testing. #### (12) Timer Input Timing $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Parameter | Symbol | Pin name Condition | | Va | lue | Unit | Remarks | | |-------------------|-----------------|--------------------|-----------|--------|------|-------|-------------|--| | raiailletei | Syllibol | i ili ilalile | Condition | Min. | Max. | Oilit | IXCIIIAI KS | | | Input pulse width | tтıwн,<br>tтıwL | TIN0, TON1 | _ | 4 tcp* | _ | ns | | | \*: For tcp (internal operating clock cycle time), refer to "(3) Clock Timing". #### (13) Timer Output Timing $(AVcc = Vcc = 2.7 \text{ V to } 5.5 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Parameter | Symbol | Pin name Condition | | Va | lue | Unit | Remarks | |--------------------------|-------------|--------------------|------------------------|------|------|-------|-------------| | Faiailletei | Syllibol | Fill liallie | Condition | Min. | Max. | Offic | IVEIIIAI KS | | $CLK \uparrow \to T_OUT$ | <b>t</b> TO | TOT0, TOT1 | $Vcc = 5.0 V \pm 10\%$ | 30 | _ | ns | | | transition time | <b>t</b> TO | TOT0, TOT1 | Vcc = 3.0 V ±10% | 80 | _ | ns | | #### (14) I<sup>2</sup>C Timing $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Doromotor | Symbol | Din nama | Condition | Va | lue | Unit | Remarks | |--------------------------------------------------------|----------------|----------|-----------|------|------|-------|-------------------------------------------------------------------| | Parameter | Symbol | Pin name | Condition | Min. | Max. | Ullit | Remarks | | SCL clock frequency | fscL | _ | | 0 | 100 | kHz | | | Bus free time between stop and start conditions | tBUS | _ | | 4.7 | _ | μs | | | Hold time<br>(re-transmission) start | thdsta | _ | | 4.0 | _ | μs | The first clock<br>pulse is<br>generated<br>after this<br>period. | | LOW status hold time of SCL clock | tLOW | _ | | 4.7 | _ | μs | | | HIGH status hold time of SCL clock | <b>t</b> HIGH | _ | _ | 4.0 | _ | μs | | | Setup time for conditions for starting re-transmission | <b>t</b> susta | _ | | 4.7 | _ | μs | | | Data hold time | <b>t</b> HDDAT | _ | | 0 | _ | μs | | | Data setup time | <b>t</b> SUDAT | _ | | 250 | _ | ns | | | Rising time of SDA and SCL signals | tR | | | _ | 1000 | ns | | | Falling time of SDA and SCL signals | t⊧ | _ | | _ | 300 | ns | | | Setup time for stop conditions | <b>t</b> susto | _ | | 4.0 | _ | μs | | Note: Only MB90675 series has I<sup>2</sup>C. #### 5. A/D Converter Electrical Characteristics (AVcc = Vcc = 2.7 V to 5.5 V, AVss = Vss = 0.0 V, 2.7 V $\leq$ AVRH - AVRL, TA = -40°C to +85°C) | Doromotor | | Pin name | Condition | | Value | | ĺ | |----------------------------------|------------------|---------------|------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|------| | Parameter | Symbol | Pin name | Condition | Min. | Тур. | Max. | Unit | | Resolution | _ | _ | | _ | _ | 10 | bit | | Total error | _ | _ | | _ | _ | ±3.0 | LSB | | Linearity error | _ | _ | | _ | _ | ±2.0 | LSB | | Differential linearity error | _ | _ | | _ | _ | ±1.5 | LSB | | Zero transition voltage | Vот | AN0 to<br>AN7 | | AVRL<br>- 1.5 LSB | AVRL<br>+ 0.5 LSB | AVRL<br>+ 2.5 LSB | mV | | Full-scale transition voltage | V <sub>FST</sub> | AN0 to<br>AN7 | | AVRH<br>-4.5 LSB | AVRH<br>- 1.5 LSB | AVRH<br>+ 0.5 LSB | mV | | Conversion time | _ | _ | $Vcc = 5.0 \text{ V} \pm 10\%$<br>at machine clock of 16 MHz | 6.125 | _ | _ | μs | | CONVOICION LINE | _ | _ | $Vcc = 3.0 \text{ V} \pm 10\%$<br>at machine clock of 8 MHz | 12.25 | _ | _ | μs | | Analog port input current | lain | AN0 to<br>AN7 | | | 0.1 | 10 | μΑ | | Analog input voltage | Vain | AN0 to<br>AN7 | | AVRL | _ | AVRH | V | | D. f | _ | AVRH | _ | AVRL<br>- 2.7 | _ | AVcc | V | | Reference voltage | _ | AVRL | | 0 | _ | AVRH<br>- 2.7 | V | | | IA | AVcc | | _ | 3 | _ | mΑ | | Power supply current | Іан | AVcc | Supply current<br>when CPU<br>stopped and A/D<br>converter not in<br>operation<br>(Vcc = AVcc =<br>AVRH = 5.0 V) | _ | _ | 5 | μΑ | | | IR | AVRH | _ | _ | 200 | _ | μΑ | | Reference voltage supply current | lгн | AVRH | Supply current<br>when CPU<br>stopped and A/D<br>converter not in<br>operation<br>(Vcc = AVcc =<br>AVRH = 5.0 V) | _ | _ | 5 | μΑ | | Offset between channels | _ | AN0 to<br>AN7 | _ | | _ | 4 | LSB | #### 6. A/D Converter Glossary Resolution: Analog changes that are identifiable with the A/D converter Linearity error: The deviation of the straight line connecting the zero transition point ("00 0000 0000" ↔ "00 0000 0001") with the full-scale transition point ("11 1111 1110" ↔ "11 1111 1111") from actual conversion characteristics Differential linearity error: The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value Total error: The total error is defined as a difference between the actual value and the theoretical value, which includes zero-transition error/full-scale transition error and linearity error. (Continued) #### (Continued) #### 7. Notes on Using A/D Converter Select the output impedance value for the external circuit of analog input according to the following conditions. Output impedance values of the external circuit of 7 k $\Omega$ or lower are recommended. When capacitors are connected to external pins, the capacitance of several thousand times the internal capacitor value is recommended to minimized the effect of voltage distribution between the external capacitor and internal capacitor. When the output impedance of the external circuit is too high, the sampling time for analog voltages may not be sufficient (sampling time = $3.75 \,\mu s$ @machine clock of $16 \,MHz$ ). #### Error The smaller the | AVRH – AVRL |, the greater the error would become relatively. #### **■ EXAMPLE CHARACTERISTICS** #### (1) "H" Level Output Voltage #### (2) "L" Level Output Voltage ## (CMOS Input) #### (3) "H" Level Input Voltage/"L" Level Input Voltage (4) "H" Level Input Voltage/"L" Level Input Voltage (Hysteresis Input) #### (5) Power Supply Current (fcp = Internal Operating Clock Frequency) #### (6) Pull-up Resistance ### ■ INSTRUCTIONS (340 INSTRUCTIONS) Table 1 Explanation of Items in Tables of Instructions | Item | Meaning | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mnemonic | Upper-case letters and symbols: Represented as they appear in assembler. Lower-case letters: Replaced when described in assembler. Numbers after lower-case letters: Indicate the bit width within the instruction. | | # | Indicates the number of bytes. | | ~ | Indicates the number of cycles. m: When branching n: When not branching See Table 4 for details about meanings of other letters in items. | | RG | Indicates the number of accesses to the register during execution of the instruction. It is used calculate a correction value for intermittent operation of CPU. | | В | Indicates the correction value for calculating the number of actual cycles during execution of the instruction. (Table 5) The number of actual cycles during execution of the instruction is the correction value summed with the value in the "~" column. | | Operation | Indicates the operation of instruction. | | LH | Indicates special operations involving the upper 8 bits of the lower 16 bits of the accumulator. Z: Transfers "0". X: Extends with a sign before transferring. -: Transfers nothing. | | АН | Indicates special operations involving the upper 16 bits in the accumulator. * : Transfers from AL to AH. - : No transfer. Z : Transfers 00н to AH. X : Transfers 00н or FFн to AH by signing and extending AL. | | I | Indicates the status of each of the following flags: I (interrupt enable), S (stack), T (sticky bit), | | S | N (negative), Z (zero), V (overflow), and C (carry). * : Changes due to execution of instruction. | | Т | - : No change. | | N | S: Set by execution of instruction. R: Reset by execution of instruction. | | Z | | | V | | | С | | | RMW | Indicates whether the instruction is a read-modify-write instruction. (a single instruction that reads data from memory, etc., processes the data, and then writes the result to memory.) * : Instruction is a read-modify-write instruction. - : Instruction is not a read-modify-write instruction. Note: A read-modify-write instruction cannot be used on addresses that have different meanings depending on whether they are read or written. | Table 2 Explanation of Symbols in Tables of Instructions | Symbol | Meaning | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | A | 32-bit accumulator The bit length varies according to the instruction. Byte: Lower 8 bits of AL Word: 16 bits of AL Long: 32 bits of AL:AH | | AH<br>AL | Upper 16 bits of A<br>Lower 16 bits of A | | SP | Stack pointer (USP or SSP) | | PC | Program counter | | PCB | Program bank register | | DTB | Data bank register | | ADB | Additional data bank register | | SSB | System stack bank register | | USB | User stack bank register | | SPB | Current stack bank register (SSB or USB) | | DPR | Direct page register | | brg1 | DTB, ADB, SSB, USB, DPR, PCB, SPB | | brg2 | DTB, ADB, SSB, USB, DPR, SPB | | Ri | R0, R1, R2, R3, R4, R5, R6, R7 | | RWi | RW0, RW1, RW2, RW3, RW4, RW5, RW6, RW7 | | RWj | RW0, RW1, RW2, RW3 | | RLi | RL0, RL1, RL2, RL3 | | dir | Compact direct addressing | | addr16<br>addr24<br>ad24 0 to 15<br>ad24 16 to 23 | Direct addressing Physical direct addressing Bit 0 to bit 15 of addr24 Bit 16 to bit 23 of addr24 | | io | I/O area (000000н to 0000FFн) | | imm4<br>imm8<br>imm16<br>imm32<br>ext (imm8) | 4-bit immediate data 8-bit immediate data 16-bit immediate data 32-bit immediate data 16-bit data signed and extended from 8-bit immediate data | | disp8<br>disp16 | 8-bit displacement<br>16-bit displacement | | bp | Bit offset | | vct4<br>vct8 | Vector number (0 to 15) Vector number (0 to 255) | | ( )b | Bit address | (Continued) #### (Continued) | Symbol | Meaning | |------------|-----------------------------------------------------------------------------| | rel | Branch specification relative to PC | | ear<br>eam | Effective addressing (codes 00 to 07) Effective addressing (codes 08 to 1F) | | rlst | Register list | Table 3 Effective Address Fields | Code | No | otation | | Address format | Number of bytes in address extension * | |----------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------| | 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | R1<br>R2<br>R3<br>R4<br>R5<br>R6 | RW0<br>RW1<br>RW2<br>RW3<br>RW4<br>RW5<br>RW6<br>RW7 | RL0<br>(RL0)<br>RL1<br>(RL1)<br>RL2<br>(RL2)<br>RL3<br>(RL3) | Register direct "ea" corresponds to byte, word, and long-word types, starting from the left | | | 08<br>09<br>0A<br>0B | @RW<br>@RW<br>@RW | 1<br>2 | | Register indirect | 0 | | 0C<br>0D<br>0E<br>0F | @RW<br>@RW<br>@RW<br>@RW | 1 +<br>2 + | | Register indirect with post-increment | 0 | | 10<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | @RW<br>@RW<br>@RW<br>@RW<br>@RW | 0 + dis<br>1 + dis<br>2 + dis<br>3 + dis<br>4 + dis<br>5 + dis<br>6 + dis<br>7 + dis | .p8<br>p8<br>p8<br>p8<br>p8<br>p8<br>p8 | Register indirect with 8-bit displacement | 1 | | 18<br>19<br>1A<br>1B | @RW0 + disp16<br>@RW1 + disp16<br>@RW2 + disp16<br>@RW3 + disp16 | | | Register indirect with 16-bit displacement | 2 | | 1C<br>1D<br>1E<br>1F | @RW0 + RW7<br>@RW1 + RW7<br>@PC + disp16<br>addr16 | | | Register indirect with index Register indirect with index PC indirect with 16-bit displacement Direct address | 0<br>0<br>2<br>2 | Note: The number of bytes in the address extension is indicated by the "+" symbol in the "#" (number of bytes) column in the tables of instructions. Table 4 Number of Execution Cycles for Each Type of Addressing | | | (a) | Number of register | | | | | | |----------------------|----------------------------------------------------|--------------------------------------------------------|--------------------------------------|--|--|--|--|--| | Code | Operand | Number of execution cycles for each type of addressing | accesses for each type of addressing | | | | | | | 00 to 07 | Ri<br>RWi<br>RLi | Listed in tables of instructions | Listed in tables of instructions | | | | | | | 08 to 0B | @RWj | 2 | 1 | | | | | | | 0C to 0F | @RWj + | 4 | 2 | | | | | | | 10 to 17 | @RWi + disp8 | 2 | 1 | | | | | | | 18 to 1B | @RWj + disp16 | 2 | 1 | | | | | | | 1C<br>1D<br>1E<br>1F | @RW0 + RW7<br>@RW1 + RW7<br>@PC + disp16<br>addr16 | 4<br>4<br>2<br>1 | 2<br>2<br>0<br>0 | | | | | | Note: "(a)" is used in the "~" (number of states) column and column B (correction value) in the tables of instructions. Table 5 Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles | | (b) l | oyte | (c) v | vord | (d) long | | | | |-------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------------|--|--| | Operand | Number of cycles | Number of access | Number of cycles | Number of access | Number of cycles | Number<br>of<br>access | | | | Internal register | +0 | 1 | +0 | 1 | +0 | 2 | | | | Internal memory even address<br>Internal memory odd address | +0<br>+0 | 1<br>1 | +0<br>+2 | 1<br>2 | +0<br>+4 | 2<br>4 | | | | Even address on external data bus (16 bits)<br>Odd address on external data bus (16 bits) | +1<br>+1 | 1 | +1<br>+4 | 1<br>2 | +2<br>+8 | 2<br>4 | | | | External data bus (8 bits) | +1 | 1 | +4 | 2 | +8 | 4 | | | Notes: • "(b)", "(c)", and "(d)" are used in the "~" (number of states) column and column B (correction value) in the tables of instructions. • When the external data bus is used, it is necessary to add in the number of wait cycles used for ready input and automatic ready. Table 6 Correction Values for Number of Cycles Used to Calculate Number of Program Fetch Cycles | Instruction | Byte boundary | Word boundary | |-----------------------------|---------------|---------------| | Internal memory | _ | +2 | | External data bus (16 bits) | _ | +3 | | External data bus (8 bits) | +3 | _ | Notes: • When the external data bus is used, it is necessary to add in the number of wait cycles used for ready input and automatic ready. • Because instruction execution is not slowed down by all program fetches in actuality, these correction values should be used for "worst case" calculations. Table 7 Transfer Instructions (Byte) [41 Instructions] | N | Inemonic | # | ~ | R<br>G | В | Operation | L<br>H | A | I | s | Т | N | z | V | С | RM<br>W | |------|---------------|----|--------|--------|--------|-----------------------------------|--------|---|---|---|---|---|---|---|---|---------| | MOV | A, dir | 2 | 3 | 0 | (b) | byte (A) ← (dir) | Z | * | _ | _ | _ | * | * | _ | _ | _ | | MOV | A, addr16 | 3 | 4 | 0 | (b) | byte (A) ← (addr16) | Ζ | * | _ | _ | _ | * | * | _ | _ | _ | | MOV | A, Ri | 1 | 2 | 1 | 0 | byte (A) $\leftarrow$ (Ri) | Ζ | * | _ | _ | _ | * | * | _ | _ | _ | | MOV | A, ear | 2 | 2 | 1 | 0 | byte (A) ← (ear) | Ζ | * | _ | _ | _ | * | * | _ | _ | _ | | MOV | A, eam | 2+ | 3+ (a) | 0 | (b) | byte (A) ← (eam) | Ζ | * | _ | _ | _ | * | * | _ | _ | _ | | MOV | A, io | 2 | 3 | 0 | (b) | byte (A) $\leftarrow$ (io) | Ζ | * | _ | - | _ | * | * | _ | _ | _ | | MOV | A, #imm8 | 2 | 2 | 0 | 0 | byte (A) ← imm8 | Ζ | * | _ | _ | _ | * | * | _ | _ | _ | | MOV | A, @A | 2 | 3 | 0 | (b) | byte $(A) \leftarrow ((A))$ | Ζ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | A, @RLi+disp8 | 3 | 10 | 2 | (b) | byte (A) ← | Ζ | * | _ | - | _ | * | * | _ | - | _ | | MOVN | A, #imm4 | 1 | 1 | 0 | 0 | ((RLi)+disp8)<br>byte (A) ← imm4 | Z | * | _ | - | _ | R | * | _ | _ | _ | | MOVX | A, dir | 2 | 3 | 0 | (b) | | Х | * | _ | _ | _ | * | * | _ | _ | _ | | | A, addr16 | 3 | 4 | 0 | (b) | byte (A) $\leftarrow$ (dir) | Х | * | _ | _ | _ | * | * | _ | _ | _ | | MOVX | A, Ri | 2 | 2 | 1 | `o´ | byte (A) ← (addr16) | Х | * | _ | _ | _ | * | * | _ | _ | _ | | MOVX | A, ear | 2 | 2 | 1 | 0 | byte $(A) \leftarrow (Ri)$ | Х | * | _ | _ | _ | * | * | _ | _ | _ | | MOVX | A, eam | 2+ | 3+ (a) | 0 | (b) | byte (A) ← (ear) | Χ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVX | A, io | 2 | 3 1 | 0 | (b) | byte (A) ← (eam) | Х | * | _ | _ | _ | * | * | _ | _ | _ | | MOVX | A, #imm8 | 2 | 2 | 0 | 0 | byte (A) $\leftarrow$ (io) | Х | * | _ | _ | _ | * | * | _ | _ | _ | | MOVX | A, @A | 2 | 3 | 0 | (b) | byte (A) ← imm8 | Х | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVX | A,@RWi+disp8 | 2 | 5 | 1 | (b) | byte $(A) \leftarrow ((A))$ | Х | * | _ | _ | _ | * | * | _ | _ | _ | | MOVX | A, @RLi+disp8 | 3 | 10 | 2 | (b) | byte (A) ←<br>((RWi)+disp8) | Χ | * | _ | - | _ | * | * | _ | - | _ | | MOV | dir, A | 2 | 3 | 0 | (b) | byte (A) ← | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | addr16, A | 3 | 4 | Ö | (b) | ((RLi)+disp8) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | Ri, A | 1 | 2 | 1 | 0 | ((: 12.) / 3.5p 5/ | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | ear, A | 2 | 2 | 1 | Ö | byte (dir) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | eam, A | 2+ | 3+ (a) | 0 | (b) | byte (addr16) ← (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | io, A | 2 | 3 | 0 | (b) | byte (Ri) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | @RLi+disp8, A | 3 | 10 | 2 | (b) | byte (ear) ← (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | Ri, ear | 2 | 3 | 2 | O´ | byte (eam) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | Ri, eam | 2+ | 4+ (a) | 1 | (b) | byte (io) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | ear, Ri | 2 | 4 | 2 | O´ | byte ((RLi) +disp8) ← | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | eam, Ri | 2+ | 5+ (a) | 1 | (b) | (Á) `` ´ | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | Ri, #imm8 | 2 | 2 ′ | 1 | O´ | byte (Ri) ← (ear) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | io, #imm8 | 3 | 5 | 0 | (b) | byte (Ri) ← (eam) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MOV | dir, #imm8 | 3 | 5 | 0 | (b) | byte (ear) ← (Ri) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MOV | ear, #imm8 | 3 | 2 | 1 | O | byte (eam) ← (Ri) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOV | eam, #imm8 | 3+ | 4+ (a) | 0 | (b) | byte (Ri) ← imm8 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MOV | @AL, AH | 2 | 3 ′ | 0 | (b) | byte (io) ← imm8 | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | /MOV | @A, T | | | | , , | byte (dir) ← imm8 | | | | | | | | | | | | | • | | | | | byte (ear) ← imm8 | | | | | | | | | | | | XCH | A, ear | 2 | 4 | 2 | 0 | byte (eam) ← imm8 | Ζ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | XCH | A, eam | 2+ | 5+ (a) | 0 | 2× (b) | byte $((A)) \leftarrow (AH)$ | Ζ | _ | _ | _ | _ | _ | _ | _ | _ | - | | XCH | Ri, ear | 2 | 7 ′ | 4 | 0 | , , , | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | | XCH | Ri, eam | 2+ | 9+ (a) | 2 | 2× (b) | | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | | | | | | | | byte (A) $\leftrightarrow$ (ear) | | | | | | | | | | | | | | | | | | byte (A) $\leftrightarrow$ (eam) | | | | | | | | | | | | | | | | | | byte (Ri) $\leftrightarrow$ (ear) | | | | | | | | | | | | | | | | | | byte (Ri) $\leftrightarrow$ (eam) | | | | | | | | | | | Note: For an explanation of "(a)" to "(d)", refer to Table 4, "Number of Execution Cycles for Each Type of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles." Table 8 Transfer Instructions (Word/Long Word) [38 Instructions] | Mnemonic | # | ~ | R<br>G | В | Operation | L | A | I | s | Т | N | Z | ٧ | С | RM<br>W | |----------------------|----|--------|--------|--------|---------------------------------------------------------------|---|---|---|-----|---|--------|----------|---|---|---------| | MOVW A, dir | 2 | 3 | 0 | (c) | word (A) $\leftarrow$ (dir) | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, addr16 | 3 | 4 | 0 | (c) | word (A) ← (addr16) | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, SP | 1 | 1 | 0 | 0 | word (A) $\leftarrow$ (SP) | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, RWi | 1 | 2 | 1 | 0 | word $(A) \leftarrow (RWi)$ | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, ear | 2 | 2 | 1 | 0 | word (A) ← (ear) | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, eam | 2+ | 3+ (a) | 0 | (c) | word (A) ← (eam) | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, io | 2 | 3 ′ | 0 | (c) | word $(A) \leftarrow (io)$ | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, @A | 2 | 3 | 0 | (c) | word $(A) \leftarrow ((A))$ | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, #imm16 | 3 | 2 | 0 | O | word $(A) \leftarrow imm16$ | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, @RWi+disp8 | 2 | 5 | 1 | (c) | word (A) $\leftarrow$ ((RWi) | _ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVW A, @RLi+disp8 | 3 | 10 | 2 | (c) | +disp8) | _ | * | _ | _ | _ | * | * | _ | _ | _ | | WOVW 71, GIVER GIOPO | | 10 | _ | (0) | word (A) $\leftarrow$ ((RLi) | | | | | | | | | | | | MOVW dir, A | 2 | 3 | 0 | (c) | +disp8) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW addr16, A | 3 | 4 | 0 | (c) | , | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW SP, A | 1 | 1 | 0 | )O´ | word (dir) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW RWi, A | 1 | 2 | 1 | 0 | word (addr16) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW ear, A | 2 | 2 | 1 | Ö | word (SP) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW eam, A | 2+ | 3+ (a) | 0 | (c) | word (RWi) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW io, A | 2 | 3 | Ö | (c) | word (ear) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW @RWi+disp8, A | 2 | 5 | 1 | (c) | word (ear) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW @RLi+disp8, A | 3 | 10 | 2 | (c) | word (io) $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW @RLIHGISPO, A | 2 | 3 | 2 | | word ((RWi) +disp8) $\leftarrow$ | | _ | _ | _ | | * | * | | _ | _ | | MOVW RWI, ear | 2+ | _ | 1 | (0) | | _ | | _ | _ | _ | * | * | _ | | _ | | | | 4+ (a) | | (c) | (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW ear, RWi | 2 | 4 | 2 | 0 | word ((RLi) +disp8) ← | _ | _ | _ | _ | _ | * | * | _ | - | _ | | MOVW eam, RWi | 2+ | 5+ (a) | 1 | (c) | (A) | _ | _ | _ | _ | - | * | * | _ | - | _ | | MOVW RWi, #imm16 | 3 | 2 | 1 | 0 | word (RWi) ← (ear) | _ | _ | _ | _ | _ | Î | ^ | _ | _ | _ | | MOVW io, #imm16 | 4 | 5 | 0 | (c) | word (RWi) ← (eam) | _ | _ | _ | _ | _ | -<br>* | <b>-</b> | _ | _ | _ | | MOVW ear, #imm16 | 4 | 2 | 1 | 0 | word (ear) ← (RWi) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVW eam, #imm16 | 4+ | 4+ (a) | 0 | (c) | word (eam) ← (RWi) | - | _ | _ | _ | _ | - | - | _ | _ | _ | | MOVW AL, AH | 2 | 3 | 0 | (c) | word (RWi) $\leftarrow$ imm16<br>word (io) $\leftarrow$ imm16 | _ | _ | _ | _ | _ | * | * | _ | | _ | | /MOVW @A, T | | 3 | U | (6) | word (io) ← iiiii116<br>word (ear) ← imm16 | _ | | | _ | | | | _ | _ | _ | | /IVIOV VV WA, I | | | | | | | | | | | | | | | | | VCLIM/ A com | 2 | 4 | 2 | _ | word (eam) ← imm16 | | | | | | | | | | | | XCHW A, ear | 2 | 4 | 2 | 0 | | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | | XCHW A, eam | 2+ | 5+ (a) | 0 | | word $((A)) \leftarrow (AH)$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | XCHW RWi, ear | 2 | 7 | 4 | 0 | | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | | XCHW RWi, eam | 2+ | 9+ (a) | 2 | 2× (c) | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | word (A) $\leftrightarrow$ (ear) | | | | | | | | | | | | | | | | | word (A) $\leftrightarrow$ (eam) | | | | | | | | | | | | | | | | | word (RWi) $\leftrightarrow$ (ear) | | | | | | | | | | | | | | | | | word (RWi) $\leftrightarrow$ (eam) | | | | | | | | | | | | MOVL A, ear | 2 | 4 | 2 | 0 | long (A) ← (ear) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVL A, eam | 2+ | 5+ (a) | 0 | (d) | $long(A) \leftarrow (eam)$ | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVL A, #imm32 | 5 | 3 | 0 | 0 | long (A) $\leftarrow$ imm32 | _ | _ | _ | l _ | _ | * | * | _ | _ | _ | | | | | 5 | | 10.19 (7.1) \ 11111102 | | | | | | | | | | | | MOVL ear, A | 2 | 4 | 2 | 0 | long (ear) ← (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | | MOVL eam, A | 2+ | 5+ (a) | 0 | (d) | long (eam) ← (A) | _ | _ | _ | _ | _ | * | * | _ | _ | _ | Note: For an explanation of "(a)" to "(d)", refer to Table 4, "Number of Execution Cycles for Each Type of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles." Table 9 Addition and Subtraction Instructions (Byte/Word/Long Word) [42 Instructions] | | | | ı | | | _ | | | | 1 | 1 | | _ | - | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---|---|------------------|------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-------------------------------------------| | Mnemonic | # | ~ | R<br>G | В | Operation | H | A | I | s | Т | N | Z | ٧ | С | RM<br>W | | ADD A,#imm8 ADD A, dir ADD A, ear ADD A, eam ADD ear, A ADD eam, A ADDC A ADDC A, eam ADDC A, eam ADDC A, eam ADDC A SUB A, dir SUB A, ear SUB A, ear SUB A, eam | 2<br>2<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+<br>1<br>2<br>2+<br>1<br>2<br>2+<br>1<br>2<br>2+<br>1<br>2<br>2+<br>1 | 2<br>5<br>3<br>4+ (a)<br>3<br>5+ (a)<br>2<br>3<br>4+ (a)<br>3<br>5+ (a)<br>2<br>3<br>4+ (a)<br>3<br>5+ (a)<br>2<br>3<br>5+ (a)<br>3 | 0<br>0<br>1<br>0<br>2<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0 | 0<br>(b)<br>0<br>(c)<br>0<br>2×(b)<br>0<br>(d)<br>0<br>(b)<br>0<br>0<br>2×(b)<br>0<br>0<br>(b)<br>0<br>0<br>(b)<br>0<br>0<br>(b)<br>0<br>0<br>(b)<br>0<br>0<br>(b)<br>0<br>0<br>0<br>(b)<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | byte (A) $\leftarrow$ (A) +imm8<br>byte (A) $\leftarrow$ (A) +(dir)<br>byte (A) $\leftarrow$ (A) +(ear)<br>byte (A) $\leftarrow$ (A) +(eam)<br>byte (ear) $\leftarrow$ (ear) + (A)<br>byte (eam) $\leftarrow$ (eam) + (A)<br>byte (A) $\leftarrow$ (AH) + (AL) + (C)<br>byte (A) $\leftarrow$ (A) + (ear) + (C)<br>byte (A) $\leftarrow$ (A) + (eam) + (C)<br>byte (A) $\leftarrow$ (A) + (eam) + (C)<br>(decimal)<br>byte (A) $\leftarrow$ (A) -imm8<br>byte (A) $\leftarrow$ (A) -imm8<br>byte (A) $\leftarrow$ (A) - (ear)<br>byte (A) $\leftarrow$ (A) - (ear)<br>byte (A) $\leftarrow$ (A) - (ear)<br>byte (ear) $\leftarrow$ (ear) - (A)<br>byte (ear) $\leftarrow$ (ear) - (A)<br>byte (A) $\leftarrow$ (AH) - (AL) - (C)<br>byte (A) $\leftarrow$ (A) - (earn) - (C)<br>byte (A) $\leftarrow$ (A) - (earn) - (C)<br>byte (A) $\leftarrow$ (AH) - (AL) - (C)<br>(decimal) | Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z Z | | | | | * * * * * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * * * * * | | | ADDW A ADDW A, ear ADDW A, eam ADDW A, #imm16 ADDW ear, A ADDW eam, A ADDCW A, ear ADDCW A, ear ADDCW A, ear SUBW A SUBW A, ear SUBW A, eam SUBW A, #imm16 SUBW ear, A | 1<br>2<br>2+<br>3<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+<br>3<br>2<br>2+<br>2<br>2+<br>3<br>2<br>2+<br>2<br>2+ | 2<br>3<br>4+ (a)<br>2<br>3<br>5+ (a)<br>3<br>4+ (a)<br>2<br>3<br>5+ (a)<br>3<br>4+ (a) | 0<br>1<br>0<br>0<br>2<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>2<br>0<br>1<br>0<br>0<br>0<br>1 | 0<br>0<br>(c)<br>0<br>0<br>2×(c)<br>0<br>(c)<br>0<br>0<br>2×(c)<br>0<br>(c) | word (A) $\leftarrow$ (AH) + (AL)<br>word (A) $\leftarrow$ (A) +(ear)<br>word (A) $\leftarrow$ (A) +(eam)<br>word (A) $\leftarrow$ (A) +(eam)<br>word (ear) $\leftarrow$ (ear) + (A)<br>word (eam) $\leftarrow$ (eam) + (A)<br>word (A) $\leftarrow$ (A) + (ear) + (C)<br>word (A) $\leftarrow$ (A) + (eam) + (C)<br>word (A) $\leftarrow$ (AH) - (AL)<br>word (A) $\leftarrow$ (AH) - (ear)<br>word (A) $\leftarrow$ (A) - (ear)<br>word (A) $\leftarrow$ (A) - (eam)<br>word (ear) $\leftarrow$ (ear) - (A)<br>word (eam) $\leftarrow$ (eam) - (A)<br>word (A) $\leftarrow$ (A) - (ear) - (C)<br>word (A) $\leftarrow$ (A) - (eam) - (C) | | | | | | * * * * * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * * * * * | * * * * * * * * * * * * * * * * * * * * | -<br>-<br>-<br>*<br>-<br>-<br>-<br>-<br>* | | ADDL A, ear<br>ADDL A, eam<br>ADDL A,<br>#imm32<br>SUBL A, ear<br>SUBL A, eam<br>SUBL A, | 2<br>2+<br>5<br>2<br>2+<br>5 | 6<br>7+ (a)<br>4<br>6<br>7+ (a)<br>4 | 2<br>0<br>0<br>2<br>0<br>0 | 0<br>(d)<br>0<br>0<br>(d)<br>0 | $\begin{array}{l} \text{long (A)} \leftarrow \text{(A)} + \text{(ear)} \\ \text{long (A)} \leftarrow \text{(A)} + \text{(eam)} \\ \text{long (A)} \leftarrow \text{(A)} + \text{imm32} \\ \text{long (A)} \leftarrow \text{(A)} - \text{(ear)} \\ \text{long (A)} \leftarrow \text{(A)} - \text{(eam)} \\ \text{long (A)} \leftarrow \text{(A)} - \text{imm32} \end{array}$ | _<br>_<br>_<br>_<br>_ | | | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | * * * * * * | * * * * * * | * * * * * * | * * * * * | -<br>-<br>-<br>-<br>- | Table 10 Increment and Decrement Instructions (Byte/Word/Long Word) [12 Instructions] | Mr | nemonic | # | ~ | R<br>G | В | Operation | L | A | I | s | Т | N | Z | ٧ | С | RM<br>W | |--------------|------------|---------|-------------|--------|-------------|----------------------------------------------------------------------|----------|--------|--------|--------|--------|---|---|---|----------|-------------------| | INC<br>INC | ear<br>eam | 2<br>2+ | 2<br>5+ (a) | 2 | 0<br>2× (b) | byte (ear) ← (ear) +1<br>byte (eam) ← (eam) +1 | _ | _ | _<br>_ | _ | _ | * | * | * | _ | <u> </u> | | DEC<br>DEC | ear<br>eam | 2<br>2+ | 3<br>5+ (a) | 2<br>0 | 0<br>2× (b) | byte (ear) ← (ear) −1<br>byte (eam) ← (eam) −1 | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _<br>_ | * | * | * | <u> </u> | <u> </u> | | INCW<br>INCW | ear<br>eam | 2<br>2+ | 3<br>5+ (a) | 2 | 0<br>2× (c) | word (ear) $\leftarrow$ (ear) +1 word (eam) $\leftarrow$ (eam) +1 | _ | _ | _ | _ | _ | * | * | * | - | -<br>* | | DECW<br>DECW | ear<br>eam | 2<br>2+ | 3<br>5+ (a) | 2 | 0<br>2× (c) | word (ear) $\leftarrow$ (ear) −1<br>word (eam) $\leftarrow$ (eam) −1 | _ | _ | _<br>_ | _ | _<br>_ | * | * | * | | _<br>* | | INCL<br>INCL | ear<br>eam | 2<br>2+ | 7<br>9+ (a) | 4<br>0 | 0<br>2× (d) | long (ear) ← (ear) +1<br>long (eam) ← (eam) +1 | _ | _ | _<br>_ | _ | _<br>_ | * | * | * | 1 1 | <del>-</del><br>* | | DECL<br>DECL | ear<br>eam | 2<br>2+ | 7<br>9+ (a) | 4<br>0 | 0<br>2× (d) | long (ear) ← (ear) -1<br>long (eam) ← (eam) -1 | <u>-</u> | _ | _<br>_ | _ | _<br>_ | * | * | * | _<br>_ | _<br>* | Note: For an explanation of "(a)" to "(d)", refer to Table 4, "Number of Execution Cycles for Each Type of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles." Table 11 Compare Instructions (Byte/Word/Long Word) [11 Instructions] | Mn | emonic | # | ~ | R<br>G | В | Operation | L<br>H | A | I | s | Т | N | Z | ٧ | С | RM<br>W | |-------------|-----------|----|--------|--------|-----|-----------------------------|--------|---|---|---|---|---|---|---|---|---------| | CMP | A | 1 | 1 | 0 | 0 | byte (AH) – (AL) | _ | _ | _ | _ | _ | * | * | * | * | _ | | CMP | A, ear | 2 | 2 | 1 | 0 | byte (A) ← (ear) | _ | _ | _ | _ | _ | * | * | * | * | _ | | CMP | A, eam | 2+ | 3+ (a) | 0 | (b) | byte (A) ← (eam) | _ | _ | _ | _ | _ | * | * | * | * | _ | | CMP | A, #imm8 | 2 | 2 | 0 | 0 | byte (A) ← imm8 | _ | _ | _ | _ | _ | * | * | * | * | - | | CMPW | Α | 1 | 1 | 0 | 0 | word (AH) – (AL) | _ | ١ | _ | - | _ | * | * | * | * | - | | CMPW | A, ear | 2 | 2 | 1 | 0 | word (A) ← (ear) | _ | _ | _ | _ | _ | * | * | * | * | _ | | <b>CMPW</b> | A, eam | 2+ | 3+ (a) | 0 | (c) | word (A) ← (eam) | _ | _ | _ | _ | _ | * | * | * | * | _ | | CMPW | A, #imm16 | 3 | 2 ′ | 0 | 0 | word (A) $\leftarrow$ imm16 | _ | _ | - | _ | _ | * | * | * | * | - | | CMPL | A, ear | 2 | 6 | 2 | 0 | word (A) ← (ear) | _ | 1 | _ | _ | _ | * | * | * | * | ١ | | CMPL | A, eam | 2+ | 7+ (a) | 0 | (d) | word (A) ← (eam) | _ | _ | _ | _ | _ | * | * | * | * | _ | | CMPL | A, #imm32 | 5 | 3 ′ | 0 | Ò | word $(A) \leftarrow imm32$ | _ | _ | _ | _ | _ | * | * | * | * | _ | Table 12 Multiplication and Division Instructions (Byte/Word/Long Word) [11 Instructions] | Mnem | onic | # | ~ | R<br>G | В | Operation | L<br>H | A<br>H | I | s | Т | N | Z | ٧ | С | RM<br>W | |---------------------|------|----|-----|--------|-----|-----------------------------------------------------------------------------------------|--------|--------|---|---|---|---|---|---|---|---------| | DIVU | Α | 1 | *1 | 0 | 0 | word (AH) /byte (AL) | _ | _ | _ | _ | _ | _ | _ | * | * | - | | DIVU<br>ear | A, | 2 | *2 | 1 | 0 | Quotient → byte (AL) Remainder → byte (AH) word (A)/byte (ear) | _ | ı | _ | _ | _ | _ | _ | * | * | - | | DI) // I | ۸ | 2+ | *3 | 0 | *6 | Quotient $\rightarrow$ byte (A) Remainder $\rightarrow$ | _ | - | _ | _ | _ | _ | _ | * | * | - | | DIVU<br>eam | Α, | 2 | *4 | 1 | 0 | byte (ear) word (A)/byte (eam) | _ | - | _ | _ | _ | _ | _ | * | * | - | | DIVUW<br>ear | A, | 2+ | *5 | 0 | *7 | Quotient → byte (A) Remainder → byte (eam) long (A)/word (ear) | _ | - | _ | _ | _ | _ | _ | * | * | - | | DIVUW | Α. | 1 | *8 | 0 | 0 | Quotient → word (A) Remainder → word (ear) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | eam | , | 2 | *9 | 1 | 0 | long (A)/word (eam) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | 2+ | *10 | 0 | (b) | Quotient $\rightarrow$ word (A) Remainder $\rightarrow$ word (eam) | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | | MULU | Α | 1 | *11 | 0 | 0 | , | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MULU | Α, | 2 | *12 | 1 | 0 | byte (AH) *byte (AL) $\rightarrow$ word (A) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | ear<br>MULU<br>eam | Α, | 2+ | *13 | 0 | (c) | byte (A) *byte (ear) $\rightarrow$ word (A) byte (A) *byte (eam) $\rightarrow$ word (A) | _ | ı | _ | _ | _ | _ | _ | _ | _ | - | | Juli | | | | | | word (AH) *word (AL) $\rightarrow$ long (A) | | | | | | | | | | | | MULUW<br>MULUW | | | | | | word (A) *word (ear) $\rightarrow$ long (A) word (A) *word (eam) $\rightarrow$ long (A) | | | | | | | | | | | | ear<br>MULUW<br>eam | / A, | | | | | | | | | | | | | | | | <sup>\*1: 3</sup> when the result is zero, 7 when an overflow occurs, and 15 normally. <sup>\*2: 4</sup> when the result is zero, 8 when an overflow occurs, and 16 normally. <sup>\*3: 6 + (</sup>a) when the result is zero, 9 + (a) when an overflow occurs, and 19 + (a) normally. <sup>\*4: 4</sup> when the result is zero, 7 when an overflow occurs, and 22 normally. <sup>\*5: 6 + (</sup>a) when the result is zero, 8 + (a) when an overflow occurs, and 26 + (a) normally. <sup>\*6: (</sup>b) when the result is zero or when an overflow occurs, and $2 \times$ (b) normally. <sup>\*7: (</sup>c) when the result is zero or when an overflow occurs, and $2 \times$ (c) normally. <sup>\*8: 3</sup> when byte (AH) is zero, and 7 when byte (AH) is not zero. <sup>\*9: 4</sup> when byte (ear) is zero, and 8 when byte (ear) is not zero. <sup>\*10:</sup> 5 + (a) when byte (eam) is zero, and 9 + (a) when byte (eam) is not 0. <sup>\*11: 3</sup> when word (AH) is zero, and 11 when word (AH) is not zero. <sup>\*12: 4</sup> when word (ear) is zero, and 12 when word (ear) is not zero. <sup>\*13: 5 + (</sup>a) when word (eam) is zero, and 13 + (a) when word (eam) is not zero. Table 13 Logical 1 Instructions (Byte/Word) [39 Instructions] | Mn | emonic | # | ~ | R<br>G | В | Operation | L<br>H | A | I | s | Т | N | Z | ٧ | С | RM<br>W | |----------------------------------------|--------------------------------------------------------|------------------------------|--------------------------------------|-----------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|------------------|------------------|------------------|-------------|-------------|----------------------------|------------------|----------------------------| | AND<br>AND<br>AND<br>AND<br>AND | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A | 2<br>2<br>2+<br>2<br>2+ | 2<br>3<br>4+ (a)<br>3<br>5+ (a) | 0<br>1<br>0<br>2<br>0 | 0<br>(b)<br>0<br>2× (b) | byte (A) $\leftarrow$ (A) and imm8<br>byte (A) $\leftarrow$ (A) and (ear)<br>byte (A) $\leftarrow$ (A) and (eam)<br>byte (ear) $\leftarrow$ (ear) and (A)<br>byte (eam) $\leftarrow$ (eam) and (A) | -<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>-<br>- | * * * * | * * * * | R<br>R<br>R<br>R | -<br>-<br>-<br>- | _<br>_<br>_<br>_<br>* | | OR<br>OR<br>OR<br>OR<br>OR | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A | 2<br>2+<br>2<br>2+ | 2<br>3<br>4+ (a)<br>3<br>5+ (a) | 0<br>1<br>0<br>2<br>0 | 0<br>(b)<br>0<br>2× (b) | byte (A) $\leftarrow$ (A) or imm8<br>byte (A) $\leftarrow$ (A) or (ear)<br>byte (A) $\leftarrow$ (A) or (eam)<br>byte (ear) $\leftarrow$ (ear) or (A)<br>byte (eam) $\leftarrow$ (eam) or (A) | _<br>_<br>_<br>_ | -<br>-<br>-<br>- | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | * * * * * | * * * * | R<br>R<br>R<br>R | _<br>_<br>_<br>_ | -<br>-<br>-<br>-<br>* | | XOR<br>XOR<br>XOR<br>XOR<br>XOR | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A | 2<br>2+<br>2<br>2+ | 2<br>3<br>4+ (a)<br>3<br>5+ (a) | 0<br>1<br>0<br>2<br>0 | 0<br>(b)<br>0<br>2× (b) | byte (A) $\leftarrow$ (A) xor imm8<br>byte (A) $\leftarrow$ (A) xor (ear)<br>byte (A) $\leftarrow$ (A) xor (eam)<br>byte (ear) $\leftarrow$ (ear) xor (A)<br>byte (eam) $\leftarrow$ (eam) xor (A) | _<br>_<br>_<br>_ | -<br>-<br>-<br>- | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | * * * * | * * * * | R<br>R<br>R<br>R | _<br>_<br>_<br>_ | -<br>-<br>-<br>-<br>* | | NOT<br>NOT<br>NOT | A<br>ear<br>eam | 1<br>2<br>2+ | 2<br>3<br>5+ (a) | 0<br>2<br>0 | 0<br>0<br>2× (b) | byte (A) ← not (A)<br>byte (ear) ← not (ear)<br>byte (eam) ← not (eam) | _<br>_<br>_ | _<br>_<br>_ | -<br>-<br>- | _<br>_<br>_ | _<br>_<br>_ | * * | * * | R<br>R<br>R | _<br>_<br>_ | _<br>_<br>* | | ANDW<br>ANDW<br>ANDW | A, #imm16<br>A, ear<br>A, eam | 1<br>3<br>2<br>2+<br>2<br>2+ | 2<br>2<br>3<br>4+ (a)<br>3<br>5+ (a) | 0<br>0<br>1<br>0<br>2 | 0<br>0<br>(c)<br>0<br>2×(c) | word (A) $\leftarrow$ (AH) and (A)<br>word (A) $\leftarrow$ (A) and imm16<br>word (A) $\leftarrow$ (A) and (ear)<br>word (A) $\leftarrow$ (A) and (eam)<br>word (ear) $\leftarrow$ (ear) and (A)<br>word (eam) $\leftarrow$ (eam) and (A) | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | -<br>-<br>-<br>- | -<br>-<br>-<br>- | | * * * * * * | * * * * * * | R<br>R<br>R<br>R<br>R<br>R | -<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>* | | ORW<br>ORW<br>ORW<br>ORW<br>ORW<br>ORW | A<br>A, #imm16<br>A, ear<br>A, eam<br>ear, A<br>eam, A | 1<br>3<br>2<br>2+<br>2<br>2+ | 2<br>2<br>3<br>4+ (a)<br>3<br>5+ (a) | 0<br>0<br>1<br>0<br>2 | 0<br>0<br>(c)<br>0<br>2×(c) | word (A) $\leftarrow$ (AH) or (A)<br>word (A) $\leftarrow$ (A) or imm16<br>word (A) $\leftarrow$ (A) or (ear)<br>word (A) $\leftarrow$ (A) or (eam)<br>word (ear) $\leftarrow$ (ear) or (A)<br>word (eam) $\leftarrow$ (eam) or (A) | _<br>_<br>_<br>_ | -<br>-<br>-<br>- | -<br>-<br>-<br>- | _<br>_<br>_<br>_ | | * * * * * * | * * * * * * | R<br>R<br>R<br>R<br>R<br>R | -<br>-<br>-<br>- | -<br>-<br>-<br>-<br>* | | XORW<br>XORW<br>XORW | A, #imm16<br>A, ear<br>A, eam | 1<br>3<br>2<br>2+<br>2<br>2+ | 2<br>2<br>3<br>4+ (a)<br>3<br>5+ (a) | 0<br>0<br>1<br>0<br>2 | 0<br>0<br>0<br>(c)<br>0<br>2×(c) | word (A) $\leftarrow$ (AH) xor (A)<br>word (A) $\leftarrow$ (A) xor imm16<br>word (A) $\leftarrow$ (A) xor (ear)<br>word (A) $\leftarrow$ (A) xor (eam)<br>word (ear) $\leftarrow$ (ear) xor (A)<br>word (eam) $\leftarrow$ (eam) xor (A) | | _<br>_<br>_<br>_<br>_ | -<br>-<br>-<br>- | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | * * * * * * | * * * * * * | R<br>R<br>R<br>R<br>R<br>R | -<br>-<br>-<br>- | -<br>-<br>-<br>-<br>* | | NOTW<br>NOTW<br>NOTW | ear | 1<br>2<br>2+ | 2<br>3<br>5+ (a) | 0<br>2<br>0 | 0<br>0<br>2× (c) | word (A) $\leftarrow$ not (A)<br>word (ear) $\leftarrow$ not (ear)<br>word (eam) $\leftarrow$ not (eam) | -<br>-<br>- | -<br>-<br>- | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | * * | * * | R<br>R<br>R | _<br>_<br>_ | -<br>-<br>* | Table 14 Logical 2 Instructions (Long Word) [6 Instructions] | Mn | emonic | # | ~ | R<br>G | В | Operation | L<br>H | A | I | s | Т | N | Z | ٧ | С | RM<br>W | |--------------|------------------|---------|-------------|--------|----------|-------------------------------------------------------------------------|--------|--------|--------|--------|--------|---|---|--------|--------|----------| | ANDL<br>ANDL | A, ear<br>A, eam | 2<br>2+ | 6<br>7+ (a) | 2 | 0<br>(d) | long (A) $\leftarrow$ (A) and (ear) long (A) $\leftarrow$ (A) and (eam) | _ | _ | _ | _ | _ | * | * | R<br>R | _ | _ | | ORL<br>ORL | A, ear<br>A, eam | 2<br>2+ | 6<br>7+ (a) | 2<br>0 | 0<br>(d) | long (A) $\leftarrow$ (A) or (ear) long (A) $\leftarrow$ (A) or (eam) | | _<br>_ | _<br>_ | _<br>_ | _ | * | * | R<br>R | _ | _<br> _ | | XORL<br>XORL | A, ea<br>A, eam | 2<br>2+ | 6<br>7+ (a) | 2 | 0<br>(d) | long (A) $\leftarrow$ (A) xor (ear) long (A) $\leftarrow$ (A) xor (eam) | 1 1 | _<br>_ | _<br>_ | _<br>_ | _<br>_ | * | * | R<br>R | _<br>_ | _<br> _ | Table 15 Sign Inversion Instructions (Byte/Word) [6 Instructions] | Mn | emonic | # | ~ | R<br>G | В | Operation | L<br>H | A<br>H | I | s | Т | N | Z | ٧ | С | RM<br>W | |--------------|------------|---------|-------------|--------|-------------|------------------------------------------------------------------------|--------|--------|-----|--------|--------|---|---|---|---|---------| | NEG | Α | 1 | 2 | 0 | 0 | byte (A) $\leftarrow$ 0 – (A) | Х | - | - | - | _ | * | * | * | * | - | | NEG<br>NEG | ear<br>eam | 2<br>2+ | 3<br>5+ (a) | 2<br>0 | 0<br>2× (b) | byte (ear) $\leftarrow$ 0 – (ear)<br>byte (eam) $\leftarrow$ 0 – (eam) | _<br>_ | - | _ | _ | _<br>_ | * | * | * | * | -<br>* | | NEGW | | 1 | 2 | 0 | 0 | word (A) $\leftarrow$ 0 – (A) | - | - | | - | - | * | * | * | * | - | | NEGW<br>NEGW | | 2<br>2+ | 3<br>5+ (a) | 2<br>0 | 0<br>2× (c) | word (ear) $\leftarrow$ 0 - (ear) word (eam) $\leftarrow$ 0 - (eam) | _ | 1 1 | 1 1 | _<br>_ | _<br>_ | * | * | * | * | * | Table 16 Normalize Instruction (Long Word) [1 Instruction] | Mnemonic | # | ~ | RG | В | Operation | LH | A | I | S | Т | N | Z | ٧ | С | RM<br>W | |------------|---|----|----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---|---|---|---|---|---|---|---------| | NRML A, R0 | 2 | *1 | 1 | 0 | $\begin{array}{l} \text{long (A)} \leftarrow \text{Shift until first} \\ \text{digit is "1"} \\ \text{byte (R0)} \leftarrow \text{Current shift} \\ \text{count} \end{array}$ | _ | - | - | 1 | 1 | - | * | 1 | _ | - | <sup>\*1: 4</sup> when the contents of the accumulator are all zeroes, 6 + (R0) in all other cases (shift count). Table 17 Shift Instructions (Byte/Word/Long Word) [18 Instructions] | Mnemonic | # | ~ | R<br>G | В | Operation | L | A | I | s | T | N | Z | ٧ | С | RM<br>W | |----------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------|---------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|--------|-------|---------|-------------|-------------|-------|-------------|-----------------------| | RORCA<br>ROLC A | 2<br>2 | 2<br>2 | 0 | 0 | byte (A) $\leftarrow$ Right rotation with carry byte (A) $\leftarrow$ Left rotation with carry | _<br>_ | _ | _<br>_ | _ | _<br>_ | * | * | | * | _<br>_ | | RORCear<br>RORCeam<br>ROLC ear<br>ROLC eam<br>ASR A, R0<br>LSR A, R0<br>LSL A, R0 | 2<br>2+<br>2<br>2+<br>2<br>2<br>2 | 3<br>5+<br>(a)<br>3<br>5+<br>(a)<br>*1<br>*1 | 2<br>0<br>2<br>0<br>1<br>1<br>1 | 0<br>2× (b)<br>0<br>2× (b)<br>0<br>0 | byte (ear) $\leftarrow$ Right rotation with carry byte (eam) $\leftarrow$ Right rotation with carry byte (ear) $\leftarrow$ Left rotation with carry byte (eam) $\leftarrow$ Left rotation with carry byte (A) $\leftarrow$ Arithmetic right barrel shift (A, R0) byte (A) $\leftarrow$ Logical right barrel shift (A, R0) byte (A) $\leftarrow$ Logical left barrel shift (A, R0) | | | | | * * _ | * * * * * * | * * * * * * | | * * * * * * | -<br>*<br>-<br>-<br>- | | ASRWA<br>LSRW A/SHRW<br>A<br>LSLW A/SHLW<br>A<br>ASRWA, R0<br>LSRW A, R0<br>LSLW A, R0 | 1<br>1<br>1<br>2<br>2<br>2 | 2<br>2<br>2<br>*1<br>*1<br>*1 | 0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>0<br>0 | word (A) $\leftarrow$ Arithmetic right shift (A, 1 bit) word (A) $\leftarrow$ Logical right shift (A, 1 bit) word (A) $\leftarrow$ Logical left shift (A, 1 bit) word (A) $\leftarrow$ Arithmetic right barrel shift (A, R0) word (A) $\leftarrow$ Logical right barrel shift (A, R0) word (A) $\leftarrow$ Logical left barrel shift (A, R0) | | | | | * * * - | * R * * * * | * * * * * * | | * * * * * * | -<br>-<br>-<br>- | | ASRL A, R0<br>LSRL A, R0<br>LSLL A, R0 | 2<br>2<br>2 | *2<br>*2<br>*2 | 1 1 1 | 0<br>0<br>0 | long (A) ← Arithmetic right shift (A, R0)<br>long (A) ← Logical right barrel shift<br>(A, R0)<br>long (A) ← Logical left barrel shift (A, R0) | 1 1 1 | _<br>_<br>_ | 1 1 1 | 1 1 1 | * * | * * * | * * | 1 1 1 | * * | _<br>_<br>_ | <sup>\*1: 6</sup> when R0 is 0, 5 + (R0) in all other cases. <sup>\*2: 6</sup> when R0 is 0, 6 + (R0) in all other cases. Table 18 Branch 1 Instructions [31 Instructions] | Mnen | monic | # | ~ | RG | В | Operation | L<br>H | A | I | s | Т | N | Z | V | С | RM<br>W | |---------|-----------|--------|---------|----|--------|-------------------------------------------------------------------------------|--------|---|---|---|---|---|---|---|---|---------| | BZ/BEQ | rel | 2 | *1 | 0 | 0 | Branch when (Z) = 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BNZ/BNE | E rel | 2 | *1 | 0 | 0 | Branch when $(Z) = 0$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BC/BLO | rel | 2 | *1 | 0 | 0 | Branch when $(C) = 1$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BNC/BH | S rel | 2 | *1 | 0 | 0 | Branch when $(C) = 0$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BN r | rel | 2 | *1 | 0 | 0 | Branch when $(N) = 1$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BP r | el | 2 | *1 | 0 | 0 | Branch when $(N) = 0$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BV r | el | 2 | *1 | 0 | 0 | Branch when $(V) = 1$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BNV r | rel | 2 | *1 | 0 | 0 | Branch when $(V) = 0$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BT r | rel | 2 | *1 | 0 | 0 | Branch when $(T) = 1$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BNT r | rel | 2 | *1 | 0 | 0 | Branch when $(T) = 0$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BLT r | rel | 2 | *1 | 0 | 0 | Branch when $(V)$ xor $(N) = 1$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | rel | 2 | *1 | 0 | Ö | Branch when $(V)$ xor $(N) = 0$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | rel | 2 | *1 | 0 | Ö | Branch when ((V) xor (N)) or | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | rel | 2 | *1 | 0 | 0 | (Z) = 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | rel | 2 | *1 | 0 | Ö | Branch when ((V) xor (N)) or | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | rel | 2 | *1 | 0 | Ö | (Z) = 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | el | 2 | *1 | 0 | Ö | Branch when (C) or $(Z) = 1$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | O. | _ | | | | Branch when (C) or $(Z) = 0$ | | | | | | | | | | | | JMP ( | @A | 1 | 2 | 0 | 0 | Branch unconditionally | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | addr16 | 3 | 3 | Ö | Ö | Dranon anoonalianany | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | @ear | 2 | 3 | 1 | Ö | word (PC) $\leftarrow$ (A) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | @eam | 2+ | 4+ (a) | Ö | (c) | word (PC) ← addr16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | @ear *3 | 2 | 5 5 | 2 | 0 | word (PC) $\leftarrow$ (ear) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | - | @eam *3 | 2+ | 6+ (a) | 0 | (d) | word (PC) $\leftarrow$ (ear) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | addr24 | 4 | 4 | 0 | 0 | word (PC) $\leftarrow$ (ear), (PCB) $\leftarrow$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | JIVIF F | auui 24 | 7 | 7 | U | | (ear +2) | | | | | | | | | | | | CALL ( | @ear *4 | 2 | 6 | 1 | (c) | word (PC) $\leftarrow$ (eam), (PCB) $\leftarrow$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | @eam *4 | 2+ | 7+ (a) | 0 | | (eam +2) | _ | _ | _ | _ | _ | _ | | | | _ | | | | 3 | 6 | 0 | (c) | word (PC) $\leftarrow$ ad24 0 to 15, | _ | _ | | | _ | _ | | _ | | _ | | | addr16 *5 | 3<br>1 | 7 | 0 | | $(PCB) \leftarrow ad24 \ 0 \ 0 \ 15$ , $(PCB) \leftarrow ad24 \ 16 \ to \ 23$ | _ | | _ | _ | _ | | _ | _ | _ | _ | | | #vct4 *5 | 2 | 10 | 2 | | word (PC) $\leftarrow$ (ear) | | | _ | _ | | _ | _ | _ | _ | _ | | CALLP ( | @ear *° | 2 | 10 | | 2× (C) | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | - +6 | ٥. | 11+ (a) | 0 | *2 | word (PC) ← (eam) | | | | | | | | | | | | CALLP ( | @eam *° | 2+ | 11+ (a) | U | | word (PC) ← addr16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | 1 | 10 | 0 | 0 /=\ | Vector call instruction | | | | | | | | | | | | CALLP a | addr24 */ | 4 | 10 | 0 | 2× (C) | word (PC) ← (ear) 0 to 15 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | (PCB) ← (ear) 16 to 23 | | | | | | | | | | | | | | | | | | word (PC) $\leftarrow$ (eam) 0 to 15 | | | | | | | | | | | | | | | | | | (PCB) ← (eam) 16 to 23 | | | | | | | | | | | | | | | | | | word (PC) $\leftarrow$ addr0 to 15, | | | | | | | | | | | | | | | | | | (PCB) ← addr16 to 23 | | | | | | | | | | | <sup>\*1: 4</sup> when branching, 3 when not branching. <sup>\*2: (</sup>b) + $3 \times$ (c) <sup>\*3:</sup> Read (word) branch address. <sup>\*4:</sup> W: Save (word) to stack; R: read (word) branch address. <sup>\*5:</sup> Save (word) to stack. <sup>\*6:</sup> W: Save (long word) to W stack; R: read (long word) R branch address. <sup>\*7:</sup> Save (long word) to stack. Table 19 Branch 2 Instructions [19 Instructions] | Mnemonic | # | ~ | RG | В | Operation | L | A | I | s | Т | N | Z | V | С | RM<br>W | |---------------------------------------|---------|----------|----|----------|-----------------------------------------------------------|---|---|--------|--------|---|---|---|---|---|---------| | CBNE A, #imm8, rel | 3 | *1 | 0 | 0 | Branch when byte (A) ≠ | _ | _ | _ | _ | _ | * | * | * | * | _ | | CWBNEA, #imm16, rel | 4 | *1 | 0 | 0 | imm8 | _ | _ | _ | _ | _ | * | * | * | * | - | | ODNE | | *2 | | | Branch when word (A) ≠ | | | | | | * | * | * | * | | | CBNE ear, #imm8, rel CBNE eam, #imm8, | 4<br>4+ | *3 | 1 | 0<br>(b) | imm16 | _ | _ | _ | _ | _ | * | * | * | * | - | | rel*9 | 5 | *4 | 1 | (b) | Branch when byte (ear) ≠ | _ | | | _ | _ | * | * | * | * | _ | | CWBNEear, #imm16, | 5+ | *3 | Ö | (c) | imm8 | _ | _ | _ | _ | _ | * | * | * | * | _ | | rel | | | | (-) | Branch when byte (eam) ≠ | | | | | | | | | | | | CWBNEeam, #imm16, | 3 | *5 | 2 | 0 | imm8 | _ | _ | _ | _ | _ | * | * | * | _ | - | | rel*9 | | | | | Branch when word (ear) ≠ | | | | | | _ | | | | | | | 3+ | *6 | 2 | 2× (b) | | _ | _ | _ | _ | _ | * | * | * | _ | * | | DBNZ ear, rel | | | | | Branch when word (eam) ≠ imm16 | | | | | | | | | | | | DBNZ eam, rel | 3 | *5 | 2 | 0 | | _ | _ | _ | _ | _ | * | * | * | _ | _ | | DDINZ Gaill, lei | J | | _ | | Branch when byte (ear) = | | | | | | | | | | | | | 3+ | *6 | 2 | 2× (c) | | _ | _ | _ | _ | _ | * | * | * | _ | * | | DWBNZ ear, rel | | | | . , | Branch when byte (eam) = | | | | | | | | | | | | | | | | | $(eam) - 1$ , and $(eam) \neq 0$ | | | | _ | | | | | | | | DWBNZ eam, rel | 2 | 20 | 0 | 8× (c) | | _ | _ | R | S | _ | _ | _ | _ | _ | - | | | 3 | 16<br>17 | 0 | | Branch when word (ear) = $(ear) - 1$ , and $(ear) \neq 0$ | _ | _ | R<br>R | S<br>S | _ | _ | _ | _ | - | _ | | INT #vct8 | 1 | 20 | 0 | | Branch when word (eam) = | _ | | R | S | _ | _ | | | _ | | | INT addr16 | 1 | 15 | 0 | | (eam) – 1, and (eam) $\neq$ 0 | | | * | * | * | * | * | * | * | _ | | INTP addr24 | | 10 | | | (carry - r, and (carry - c | | | | | | | | | | | | INT9 | 2 | 6 | 0 | (c) | Software interrupt | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | | RETI | | | | | Software interrupt | | | | | | | | | | | | | | | | | Software interrupt | | | | | | | | | | | | LINK #local8 | | _ | | (0) | Software interrupt | | | | | | | | | | | | | 1 | 5 | 0 | (c) | Return from interrupt | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | At constant entry, save old | | | | | | | | | | | | UNLINK | 1 | 4 | 0 | (c) | frame pointer to stack, set | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | 1 | 6 | 0 | (d) | new frame pointer, and | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | | | | | | | allocate local pointer area | | | | | | | | | | | | RET *7 | | | | | At constant entry, retrieve | | | | | | | | | | | | RETP *8 | | | | | old frame pointer from stack. | | | | | | | | | | | | | | | | | Return from subroutine | | | | | | | | | | | | | | | | | Return from subroutine | | | | | | | | | | | | | | | | | | | | | | | | | | | | <sup>\*1: 5</sup> when branching, 4 when not branching <sup>\*2: 13</sup> when branching, 12 when not branching <sup>\*3: 7 + (</sup>a) when branching, 6 + (a) when not branching <sup>\*4: 8</sup> when branching, 7 when not branching <sup>\*5: 7</sup> when branching, 6 when not branching <sup>\*6: 8 + (</sup>a) when branching, 7 + (a) when not branching <sup>\*7:</sup> Retrieve (word) from stack <sup>\*8:</sup> Retrieve (long word) from stack <sup>\*9:</sup> In the CBNE/CWBNE instruction, do not use the RWj+ addressing mode. Table 20 Other Control Instructions (Byte/Word/Long Word) [28 Instructions] | Mnemonic | # | ~ | RG | В | Operation | L<br>H | A<br>H | I | s | Т | N | Z | ٧ | С | RM<br>W | |-----------------------------------------|-----|---------|---------|-----------|--------------------------------------------------------|--------|--------|--------|--------|--------|---|--------|--------|--------|---------| | PUSHWA | 1 | 4 | 0 | (c) | word (SP) $\leftarrow$ (SP) $-2$ , ((SP)) $\leftarrow$ | _ | - | - | - | - | - | - | - | - | _ | | PUSHWAH | 1 | 4 | 0 | (c) | (A) | - | _ | - | _ | _ | - | _ | _ | _ | _ | | PUSHWPS | 1 | 4 | 0 | (c) | word (SP) $\leftarrow$ (SP) $-2$ , ((SP)) $\leftarrow$ | - | _ | - | - | _ | - | _ | _ | _ | - | | PUSHWrlst | 2 | *3 | *5 | *4 | (AH) | - | _ | - | _ | _ | - | _ | _ | _ | _ | | DODW A | | • | | ( ) | word (SP) $\leftarrow$ (SP) $-2$ , ((SP)) $\leftarrow$ | | * | | | | | | | | | | POPW A | 1 | 3 | 0 | (c) | (PS) | _ | • | _ | _ | _ | _ | _ | _ | _ | _ | | POPW AH | 1 | 3 | 0 | (c) | $(SP) \leftarrow (SP) -2n, ((SP)) \leftarrow$ | _ | _ | -<br>* | -<br>* | -<br>* | * | -<br>* | _<br>* | _<br>* | _ | | POPW PS<br>POPW rlst | 1 2 | 4<br>*2 | 0<br>*5 | (c)<br>*4 | (rlst) | _ | _ | | | | | | | | _ | | POPW list | | 2 | 3 | 4 | word (A) $\leftarrow$ ((SP)), (SP) $\leftarrow$ (SP) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | JCTX @A | 1 | 14 | 0 | 6× (c) | +2 | _ | _ | * | * | * | * | * | * | * | _ | | JOIN WA | ' | 14 | U | 6× (C) | word (AH) $\leftarrow$ ((SP)), (SP) $\leftarrow$ | | | | | | | | | | _ | | AND CCR, | 2 | 3 | 0 | 0 | (SP) +2 | _ | _ | * | * | * | * | * | * | * | _ | | #imm8 | 2 | 3 | 0 | 0 | word (PS) $\leftarrow$ ((SP)), (SP) $\leftarrow$ | _ | _ | * | * | * | * | * | * | * | _ | | OR CCR, | _ | 3 | U | | (SP) +2 | | | | | | | | | | | | #imm8 | 2 | 2 | 0 | 0 | $(rlst) \leftarrow ((SP)), (SP) \leftarrow (SP)$ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 2 | 2 | Ö | 0 | +2n | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MOV RP, #imm8 | - | _ | | | | | | | | | | | | | | | MOV ILM, #imm8 | 2 | 3 | 1 | 0 | Context switch instruction | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | , , | | 2+ (a) | 1 | 0 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MOVEA RWi, ear | 2 | 1 | 0 | 0 | byte (CCR) $\leftarrow$ (CCR) and imm8 | _ | * | _ | _ | _ | _ | _ | _ | _ | _ | | MOVEA RWi, eam | 2+ | 1+ (a) | 0 | 0 | byte $(CCR) \leftarrow (CCR)$ or imm8 | _ | * | _ | _ | _ | _ | _ | _ | _ | _ | | MOVEA A, ear | | , , | | | | | | | | | | | | | | | MOVEA A, eam | 2 | 3 | 0 | 0 | byte (RP) ←imm8 | _ | _ | - | _ | _ | - | _ | _ | _ | - | | | 3 | 3 | 0 | 0 | byte (ILM) ←imm8 | - | _ | - | _ | _ | - | _ | _ | _ | - | | ADDSP #imm8 | _ | | | | . (=,,,,,,, | _ | | | | | | | | | | | ADDSP #imm16 | 2 | *1 | 0 | 0 | word (RWi) ←ear | Z | * | _ | _ | _ | * | * | _ | _ | - | | MOV/ A book | 2 | 1 | 0 | 0 | word (RWi) ←eam | _ | _ | _ | _ | _ | • | | _ | _ | _ | | MOV A, brgl | 4 | | | _ | word(A) ←ear | | | | | | | | | | | | MOV brg2, A | 1 | 1 | 0 | 0 | word (A) ←eam | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | NOP | 1 | 1 | 0 | 0 | word (SP) $\leftarrow$ (SP) +ext (imm8) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | ADB | 1 | 1<br>1 | 0 | 0 | word (SP) $\leftarrow$ (SP) +imm16 | _ | _ | _ | _ | | | | | _ | _ | | DTB | 1 | 1 | 0 | 0 | word (Sr ) ← (Sr ) + iiiiii110 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | PCB | 1 | 1 | 0 | 0 | byte (A) $\leftarrow$ (brgl) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SPB | 1 | 1 | Ö | 0 | byte (brg2) $\leftarrow$ (A) | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | NCC | ' | ' | | | 2) to (2.92) to (2.9 | | | | | | | | | | | | CMR | | | | | No operation | | | | | | | | | | | | | | | | | Prefix code for accessing AD | | | | | | | | | | | | | | | | | space | | | | | | | | | | | | | | | | | Prefix code for accessing DT | | | | | | | | | | | | | | | | | space | | | | | | | | | | | | | | | | | Prefix code for accessing PC | | | | | | | | | | | | | | | | | space | | | | | | | | | | | | | | | | | Prefix code for accessing SP | | | | | | | | | | | | | | | | | space | | | | | | | | | | | | | | | | | Prefix code for no flag change | | | | | | | | | | | | | | | | | Prefix code for common | | | | | | | | | | | | | | | | | register bank | | | | | | | | | | | <sup>\*1:</sup> PCB, ADB, SSB, USB, and SPB: 1 state DTB, DPR : 2 states <sup>\*2:</sup> $7 + 3 \times (pop count) + 2 \times (last register number to be popped)$ , 7 when rlst = 0 (no transfer register) <sup>\*3: 29 + (</sup>push count) $-3 \times$ (last register number to be pushed), 8 when rlst = 0 (no transfer register) <sup>\*4:</sup> Pop count $\times$ (c), or push count $\times$ (c) Note: For an explanation of "(a)" to "(d)", refer to Table 4, "Number of Execution Cycles for Each Type of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles." Table 21 Bit Manipulation Instructions [21 Instructions] | Mnemonic | # | ~ | RG | В | Operation | L | A | I | s | Т | N | Z | ٧ | С | RM<br>W | |----------------------|---|----|----|---------|------------------------------------|---|---|---|---|---|---|---|---|---|---------| | MOVB A, dir:bp | 3 | 5 | 0 | (b) | byte (A) ← (dir:bp) b | Ζ | * | _ | _ | _ | * | * | _ | _ | _ | | MOVB A, | 4 | 5 | 0 | (b) | byte (A) ← (addr16:bp) b | Ζ | * | _ | _ | _ | * | * | _ | _ | - | | addr16:bp | 3 | 4 | 0 | (b) | byte (A) $\leftarrow$ (io:bp) b | Ζ | * | _ | _ | _ | * | * | _ | _ | - | | MOVB A, io:bp | | | | , , | | | | | | | | | | | | | · | 3 | 7 | 0 | 2× (b) | bit (dir:bp) b $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | * | | MOVB dir:bp, A | 4 | 7 | 0 | 2× (b) | bit (addr16:bp) b $\leftarrow$ (A) | _ | _ | _ | _ | _ | * | * | _ | _ | * | | MOVB addr16:bp,<br>A | 3 | 6 | 0 | 2× (b) | bit (io:bp) b $\leftarrow$ (A) | _ | _ | - | _ | _ | * | * | _ | - | * | | MOVB io:bp, A | 3 | 7 | 0 | 2× (b) | bit (dir:bp) b $\leftarrow$ 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | * | | 1, | 4 | 7 | 0 | | bit (addr16:bp) b ← 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | * | | SETB dir:bp | 3 | 7 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | * | | SETB addr16:bp | | | | (-) | | | | | | | | | | | | | SETB io:bp | 3 | 7 | 0 | 2× (b) | bit (dir:bp) b $\leftarrow$ 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | * | | | 4 | 7 | 0 | 2× (b) | bit (addr16:bp) b ← 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | * | | CLRB dir:bp | 3 | 7 | 0 | 2× (b) | bit (io:bp) b $\leftarrow$ 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | * | | CLRB addr16:bp | | | | (-) | | | | | | | | | | | | | CLRB io:bp | 4 | *1 | 0 | (b) | Branch when $(dir:bp) b = 0$ | _ | _ | _ | _ | _ | _ | * | _ | _ | _ | | | 5 | *1 | 0 | (b) | Branch when (addr16:bp) $b = 0$ | _ | _ | _ | _ | _ | _ | * | _ | _ | _ | | BBC dir:bp, rel | 4 | *2 | 0 | (b) | Branch when (io:bp) $b = 0$ | _ | _ | _ | _ | _ | _ | * | _ | _ | _ | | BBC addr16:bp, | | | | (-) | (11) | | | | | | | | | | | | rel | 4 | *1 | 0 | (b) | Branch when (dir:bp) b = 1 | _ | _ | _ | _ | _ | _ | * | _ | _ | _ | | BBC io:bp, rel | 5 | *1 | 0 | (b) | Branch when (addr16:bp) $b = 1$ | _ | _ | _ | _ | _ | _ | * | _ | _ | _ | | | 4 | *2 | 0 | (b) | Branch when (io:bp) $b = 1$ | _ | _ | _ | _ | _ | _ | * | _ | _ | _ | | BBS dir:bp, rel | • | | | (5) | [ | | | | | | | | | | | | BBS addr16:bp, | 5 | *3 | 0 | 2× (b) | Branch when (addr16:bp) $b = 1$ , | _ | _ | _ | _ | _ | _ | * | _ | _ | * | | rel | · | | | _ ( ( ) | bit = 1 | | | | | | | | | | | | BBS io:bp, rel | 3 | *4 | 0 | *5 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 10.0p, 10. | | | | | Wait until (io:bp) b = 1 | | | | | | | | | | | | SBBS addr16:bp, | 3 | *4 | 0 | *5 | (10.5p) 5 = 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | rel | O | | | | Wait until (io:bp) b = 0 | | | | | | | | | | | | | | | | | 17 an an an (10.5p) b = 0 | | | | | | | | | | | | WBTS io:bp | | | | | | | | | | | | | | | | | WBTC io:bp | | | | | | | | | | | | | | | | | 11210 10.00 | | | | | | | | | | | | | | | | <sup>\*1: 8</sup> when branching, 7 when not branching <sup>\*5:</sup> Pop count or push count. <sup>\*2: 7</sup> when branching, 6 when not branching <sup>\*3: 10</sup> when condition is satisfied, 9 when not satisfied <sup>\*4:</sup> Undefined count <sup>\*5:</sup> Until condition is satisfied Table 22 Accumulator Manipulation Instructions (Byte/Word) [6 Instructions] | Mnemonic | # | ~ | R<br>G | В | Operation | L | A | I | s | Т | N | Z | ٧ | С | RM<br>W | |-------------------|---|---|--------|---|-----------------------------------------------|---|---|---|---|---|---|---|---|---|---------| | SWAP | 1 | 3 | 0 | 0 | byte (A) 0 to $7 \leftrightarrow$ (A) 8 to 15 | _ | _ | _ | _ | _ | _ | _ | _ | 1 | - | | SWAPW/XCHW AL, AH | 1 | 2 | 0 | 0 | word $(AH) \leftrightarrow (AL)$ | _ | * | _ | _ | _ | _ | _ | _ | _ | _ | | EXT | 1 | 1 | 0 | 0 | byte sign extension | Χ | _ | _ | _ | _ | * | * | _ | _ | _ | | EXTW | 1 | 2 | 0 | 0 | word sign extension | _ | Χ | _ | _ | - | * | * | _ | _ | _ | | ZEXT | 1 | 1 | 0 | 0 | byte zero extension | Ζ | _ | _ | _ | _ | R | * | _ | _ | _ | | ZEXTW | 1 | 1 | 0 | 0 | word zero extension | _ | Z | 1 | _ | _ | R | * | _ | 1 | _ | Table 23 String Instructions [10 Instructions] | Mnemonic | # | ٧ | R<br>G | В | Operation | L | A | ı | S | Т | N | Z | ٧ | С | RM<br>W | |--------------|---|---------|--------|----|-----------------------------------------------|---|---|---|---|---|---|---|---|---|---------| | MOVS/MOVSI | 2 | *2 | *5 | *3 | Byte transfer @AH+ ← @AL+, counter | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MOVSD | 2 | *2 | *5 | *3 | = RW0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | | | | | | | Byte transfer $@AH-\leftarrow @AL-$ , counter | | | | | | | | | | | | SCEQ/SCEQI | 2 | *1 | *5 | *4 | = RW0 | _ | _ | _ | _ | _ | * | * | * | * | - | | SCEQD | 2 | *1 | *5 | *4 | D ( ) ( ) ( ) ( ) ( ) ( ) | _ | _ | _ | _ | _ | * | * | * | * | _ | | FISL/FILSI | 2 | 6m +6 | *5 | *3 | Byte retrieval (@AH+) – AL, counter = RW0 | | | | | | * | * | | | | | FISL/FILSI | _ | 0111 +0 | 5 | 3 | Byte retrieval (@AH–) – AL, counter = | _ | _ | _ | _ | _ | | | _ | _ | _ | | | | | | | RW0 | | | | | | | | | | | | | | | | | 1440 | | | | | | | | | | | | | | | | | Byte filling @AH+ ← AL, counter = | | | | | | | | | | | | | | | | | RW0 | | | | | | | | | | | | MOVSW/ | 2 | *2 | *8 | *6 | Word transfer @AH+ ← @AL+, counter | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MOVSWI | 2 | *2 | *8 | *6 | = RW0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MOVSWD | | | | | Word transfer @AH-← @AL-, counter | | | | | | | | | | | | | 2 | *1 | *8 | *7 | = RW0 | _ | _ | _ | _ | _ | * | * | * | * | _ | | SCWEQ/ | 2 | *1 | *8 | *7 | | _ | _ | _ | _ | _ | * | * | * | * | - | | SCWEQI | | | | | Word retrieval ( $@AH+$ ) – $AL$ , counter = | | | | | | | | | | | | SCWEQD | 2 | 6m +6 | *8 | *6 | 1700 | _ | _ | _ | _ | _ | * | * | _ | - | - | | | | | | | Word retrieval (@AH–) – AL, counter = | | | | | | | | | | | | FILSW/FILSWI | | | | | RW0 | | | | | | | | | | | | | | | | | Word filling @AH+ ← AL, counter = | | | | | | | | | | | | | | | | | RW0 | | | | | | | | | | | m: RW0 value (counter value) n: Loop count <sup>\*1: 5</sup> when RW0 is 0, 4 + 7 × (RW0) for count out, and $7 \times n + 5$ when match occurs <sup>\*2: 5</sup> when RW0 is 0, $4 + 8 \times (RW0)$ in any other case <sup>\*3: (</sup>b) $\times$ (RW0) + (b) $\times$ (RW0) when accessing different areas for the source and destination, calculate (b) separately for each. <sup>\*4: (</sup>b) $\times$ n <sup>\*5: 2 × (</sup>RW0) <sup>\*6: (</sup>c) $\times$ (RW0) + (c) $\times$ (RW0) when accessing different areas for the source and destination, calculate (c) separately for each. <sup>\*7: (</sup>c) $\times$ n <sup>\*8: 2 × (</sup>RW0) ### **■ MASK OPTIONS** ### • MB90670 series | No. | Part number | MB90671<br>MB90672<br>MB90673 | MB90P673 | MB90V670 | | | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------|--------------------------|--|--|--| | | Specifying procedure | Specify when ordering masking | Set with EPROM programmer | Setting not possible | | | | | 1 | Pull-up resistors<br>P00 to P07, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P47, P60 to P67,<br>P70 to P77, P80,<br>RST, MD1, MD0 | Specify by pin | Specify by pin | Without pull-up resistor | | | | | 2 | Pull-down resistors<br>MD1, MD0 | Specify by pin | Specify by pin | Without pull-up resistor | | | | ### • MB90675 series | No. | Part number | MB90676<br>MB90677<br>MB90678 | MB90V670 | | | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------|--------------------------|--|--|--| | | Specifying procedure | Specify when ordering masking | Set with EPROM programmer | Setting not possible | | | | | 1 | Pull-up resistors P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P60 to P67, P70 to P77, P80 to P86, P90, P91, PA0 to PA7, PB0 to PB2, RST, MD1, MD0 | Specify by pin | Specify by pin | Without pull-up resistor | | | | | 2 | Pull-down resistors<br>MD1, MD0 | Specify by pin | Specify by pin | Without pull-up resistor | | | | Notes: • The pull-up register configured as a port pin is switched-off in the stop mode and during the hardware standby. • In turning on power, option settings can not be made until clocks are supplied because 8 machine cycles are needed for option settings for the MB90P670/P675. ### **■** ORDERING INFORMATION | Part number | Package | Remarks | |----------------------------------------------------------------------|----------------------------------------|---------| | MB90671PFV<br>MB90672PFV<br>MB90673PFV<br>MB90T673PFV<br>MB90P673PFV | 80-pin Plastic LQFP<br>(FPT-80P-M05) | | | MB90671PF<br>MB90672PF<br>MB90673PF<br>MB90T673PF<br>MB90P673PF | 80-pin Plastic QFP<br>(FPT-80P-M06) | | | MB90676PFV<br>MB90677PFV<br>MB90678PFV<br>MB90T678PFV<br>MB90P678PFV | 100-pin Plastic LQFP<br>(FPT-100P-M05) | | | MB90676PF<br>MB90677PF<br>MB90678PF<br>MB90T678PF<br>MB90P678PF | 100-pin Plastic QFP<br>(FPT-100P-M06) | | ### **■ PACKAGE DIMENSIONS** ### **FUJITSU LIMITED** For further information please contact: #### Japan FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-8588, Japan Tel: 81(44) 754-3763 Fax: 81(44) 754-3329 http://www.fujitsu.co.jp/ #### North and South America FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, USA Tel: (408) 922-9000 Fax: (408) 922-9179 Customer Response Center Mon. - Fri.: 7 am - 5 pm (PST) Tel: (800) 866-8608 Fax: (408) 922-9179 http://www.fujitsumicro.com/ #### **Europe** FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 D-63303 Dreieich-Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122 http://www.fujitsu-ede.com/ #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE LTD #05-08, 151 Lorong Chuan New Tech Park Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220 http://www.fmap.com.sg/ F9811 © FUJITSU LIMITED Printed in Japan All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.