

# DS1220Y 16k Nonvolatile SRAM

#### www.dalsemi.com

### **FEATURES**

- 10 years minimum data retention in the absence of external power
- Data is automatically protected during power loss
- Directly replaces 2k x 8 volatile static RAM or EEPROM
- Unlimited write cycles
- Low-power CMOS
- JEDEC standard 24-pin DIP package
- Read and write access times as fast as 100 ns
- Full  $\pm 10\%$  operating range
- Optional industrial temperature range of -40°C to +85°C, designated IND

### **PIN ASSIGNMENT**

| A7    | <b>1</b> 1  | 24 ■            | VCC |
|-------|-------------|-----------------|-----|
| A6    | $\square_2$ | 23              | A8  |
| A5    | 3           | 22              | A9  |
| A4    | 4           | 21              | WE  |
| A3    | <b>1</b> 5  | 20 ■            | OE  |
| A2    | <b>6</b>    | 19              | A10 |
| A1    | 7           | 18              | CE  |
| A0    | ■8          | 17              | DQ7 |
| DQ0   | <b>■</b> 9  | <sub>16</sub> ■ | DQ6 |
| DQ1   | <b>1</b> 0  | 15              | DQ5 |
| DQ2   | <b>□</b> 11 | 14              | DQ4 |
| GND   | <b>□</b> 12 | 13              |     |
| CIVID | _           | 13 🗖            | DQ3 |

24-Pin ENCAPSULATED PACKAGE 720-mil EXTENDED

## PIN DESCRIPTION

 $\begin{array}{cccc} A0\text{-}A10 & - & \text{Address Inputs} \\ \hline DQ0\text{-}DQ7 & - & \text{Data In/Data Out} \\ \hline \overline{\text{CE}} & - & \text{Chip Enable} \\ \hline \overline{\text{WE}} & - & \text{Write Enable} \\ \hline \overline{\text{OE}} & - & \text{Output Enable} \\ \hline V_{CC} & - & \text{Power (+5V)} \\ \hline GND & - & \text{Ground} \\ \end{array}$ 

#### DESCRIPTION

The DS1220Y 16k Nonvolatile SRAM is a 16,384-bit, fully static, nonvolatile RAM organized as 2048 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly monitors  $V_{CC}$  for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. The NV SRAM can be used in place of existing  $2k \times 8$  SRAMs directly conforming to the popular bytewide 24-pin DIP standard. The DS1220Y also matches the pinout of the 2716 EPROM or the 2816 EEPROM, allowing direct substitution while enhancing performance. There is no limit on the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interfacing.

1 of 8 111899

#### **READ MODE**

The DS1220Y executes a read cycle whenever WE (Write Enable) is inactive (high) and CE (Chip Enable) and  $\overline{OE}$  (Output Enable) are active (low). The unique address specified by the 11 address inputs (A0-A10) defines which of the 2048 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within  $t_{ACC}$  (Access Time) after the last address input signal is stable, providing that  $\overline{CE}$  and  $\overline{OE}$  access times are also satisfied. If  $\overline{CE}$  and  $\overline{OE}$  access times are not satisfied, then data access must be measured from the later-occurring signal and the limiting parameter is either  $t_{CO}$  for  $\overline{CE}$  or  $t_{OE}$  for  $\overline{OE}$  rather than address access.

### **WRITE MODE**

The DS1220Y executes a write cycle whenever the WE and  $\overline{CE}$  signals are active (low) after address inputs are stable. The later-occurring falling edge of  $\overline{CE}$  or  $\overline{WE}$  will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of  $\overline{CE}$  or  $\overline{WE}$ . All address inputs must be kept valid throughout the write cycle.  $\overline{WE}$  must return to the high state for a minimum recovery time (t<sub>WR</sub>) before another cycle can be initiated. The  $\overline{OE}$  control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{CE}$  and  $\overline{OE}$  active) then  $\overline{WE}$  will disable the outputs in t<sub>ODW</sub> from its falling edge.

### **DATA RETENTION MODE**

The DS1220Y provides full-functional capability for  $V_{CC}$  greater than 4.5 volts and write protects at 4.25 nominal. Data is maintained in the absence of  $V_{CC}$  without any additional support circuitry. The DS1220Y constantly monitors  $V_{CC}$ . Should the supply voltage decay, the NV SRAM automatically write protects itself, all inputs become "don't care," and all outputs become high-impedance. As  $V_{CC}$  falls below approximately 3.0 volts, a power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when  $V_{CC}$  rises above approximately 3.0 volts, the power switching circuit connects external  $V_{CC}$  to RAM and disconnects the lithium energy source. Normal RAM operation can resume after  $V_{CC}$  exceeds 4.5 volts.

# **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground -0.3V to +7.0V

Operating Temperature 0°C to 70°C; -40°C to +85°C for IND parts Storage Temperature -40°C to +70°C; -40°C to +85°C for IND parts

Soldering Temperature 260°C for 10 seconds

\* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

### RECOMMENDED DC OPERATING CONDITIONS

(T<sub>A</sub>: See Note 10)

| PARAMETER            | SYMBOL            | MIN | TYP | MAX      | UNITS | NOTES |
|----------------------|-------------------|-----|-----|----------|-------|-------|
| Power Supply Voltage | $V_{CC}$          | 4.5 | 5.0 | 5.5      | V     |       |
| Input Logic 1        | $V_{\mathrm{IH}}$ | 2.2 |     | $V_{CC}$ | V     |       |
| Input Logic 0        | $V_{ m IL}$       | 0.0 |     | +0.8     | V     |       |

# **DC ELECTRICAL CHARACTERISTICS** $(T_A : See Note 10; V_{CC} = 5V \pm 10\%)$

|                                                            |                   |      | /\   |      | - 00 - | /     |
|------------------------------------------------------------|-------------------|------|------|------|--------|-------|
| PARAMETER                                                  | SYMBOL            | MIN  | TYP  | MAX  | UNITS  | NOTES |
| Input Leakage Current                                      | $I_{\mathrm{IL}}$ | -1.0 |      | +1.0 | μΑ     |       |
| I/O Leakage Current                                        | $I_{IO}$          | -1.0 |      | +1.0 | μΑ     |       |
| $\overline{\text{CE}} \ge V_{\text{IH}} \le V_{\text{CC}}$ |                   |      |      |      |        |       |
| Output Current @ 2.4V                                      | $I_{OH}$          | -1.0 |      |      | mA     |       |
| Output Current @ 0.4V                                      | $I_{OL}$          | 2.0  |      |      | mA     |       |
| Standby Current $\overline{CE} = 2.2V$                     | I <sub>CCS1</sub> |      | 3.0  | 7.0  | mA     |       |
| Standby Current $\overline{CE} = V_{CC} - 0.5V$            | I <sub>CCS2</sub> |      | 2.0  | 4.0  | mA     |       |
| Operating Current t <sub>CYC</sub> = 200ns                 | $I_{CCO1}$        |      |      | 75   | mA     |       |
| (Commercial)                                               |                   |      |      |      |        |       |
| Operating Current t <sub>CYC</sub> =200ns                  | $I_{CCO1}$        |      |      | 85   | mA     |       |
| (Industrial)                                               |                   |      |      |      |        |       |
| Write Protection Voltage                                   | $V_{TP}$          |      | 4.25 |      | V      |       |

# **CAPACITANCE** $(T_A = 25^{\circ}C)$

| PARAMETER                | SYMBOL    | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------|-----------|-----|-----|-----|-------|-------|
| Input Capacitance        | $C_{IN}$  |     | 5   | 10  | pF    |       |
| Input/Output Capacitance | $C_{I/O}$ |     | 5   | 12  | pF    |       |

# **AC ELECTRICAL CHARACTERISTICS** (T<sub>A</sub>: See Note 10: $V_{CC} = 5.0V \pm 10\%$ )

| AC ELECTRI                         | CAL               | JHAR                    | KACIE |             | 163 | (1)         | 4 . See I | NOIG    | IU, VCC | =5.0 v   | ± 10%)   |
|------------------------------------|-------------------|-------------------------|-------|-------------|-----|-------------|-----------|---------|---------|----------|----------|
| PARAMETER                          | SYM               | DS1220Y-100 DS1220Y-120 |       | DS1220Y-150 |     | DS1220Y-200 |           | UNITS   | NOTE    |          |          |
| PARAMETER                          | SYM               | MIN                     | MAX   | MIN         | MAX | MIN         | MAX       | MIN     | MAX     | UNIIS    | NOTE     |
| Read Cycle Time                    | t <sub>RC</sub>   | 100                     |       | 120         |     | 150         |           | 200     |         | ns       |          |
| Access Time                        | t <sub>ACC</sub>  |                         | 100   |             | 120 |             | 150       |         | 200     | ns       |          |
| OE to Output<br>Valid              | t <sub>OE</sub>   |                         | 50    |             | 60  |             | 70        |         | 100     | ns       |          |
| CE to Output<br>Valid              | t <sub>CO</sub>   |                         | 100   |             | 120 |             | 150       |         | 200     | ns       |          |
| OE or CE to Output Active          | t <sub>COE</sub>  | 5                       |       | 5           |     | 5           |           | 5       |         | ns       | 5        |
| Output High Z from Deslection      | t <sub>OD</sub>   |                         | 35    |             | 35  |             | 35        |         | 35      | ns       | 5        |
| Output Hold from<br>Address Change | t <sub>OH</sub>   | 5                       |       | 5           |     | 5           |           | 5       |         | ns       |          |
| Write Cycle Time                   | t <sub>WC</sub>   | 100                     |       | 120         |     | 150         |           | 200     |         | ns       |          |
| Write Pulse Width                  | $t_{\mathrm{WP}}$ | 75                      |       | 90          |     | 100         |           | 150     |         | ns       | 3        |
| Address Setup<br>Time              | t <sub>AW</sub>   | 0                       |       | 0           |     | 0           |           | 0       |         | ns       |          |
| Write Recovery<br>Time             | t <sub>WR1</sub>  | 0<br>10                 |       | 0<br>10     |     | 0<br>10     |           | 0<br>10 |         | ns<br>ns | 12<br>13 |
| Output High Z from $\overline{WE}$ | t <sub>ODW</sub>  |                         | 35    |             | 35  |             | 35        |         | 35      | ns       | 5        |
| Output Active from WE              | t <sub>OEW</sub>  | 5                       |       | 5           |     | 5           |           | 5       |         | ns       | 5        |
| Data Setup Time                    | $t_{\mathrm{DS}}$ | 40                      |       | 50          |     | 60          |           | 80      |         | ns       | 4        |
| Data Hold Time                     | t <sub>DH1</sub>  | 0<br>10                 |       | 0<br>10     |     | 0<br>10     |           | 0<br>10 |         | ns<br>ns | 12<br>13 |

# **READ CYCLE**



SEE NOTE 1

# **WRITE CYCLE 1**



SEE NOTES 2, 3, 4, 6, 7, 8 AND 12

# **WRITE CYCLE 2**



SEE NOTES 2, 3, 4, 6, 7, 8 AND 13

### POWER-DOWN/POWER-UP CONDITION



SEE NOTE 11

### POWER-DOWN/POWER-UP TIMING

| PARAMETER                                                   | SYMBOL           | MIN | MAX | UNITS | NOTES |
|-------------------------------------------------------------|------------------|-----|-----|-------|-------|
| $\overline{\text{CE}}$ at $V_{\text{IH}}$ before Power-Down | $t_{PD}$         | 0   |     | μs    | 11    |
| V <sub>CC</sub> Slew from V <sub>TP</sub> to 0V             | $t_{\mathrm{F}}$ | 100 |     | μs    |       |
| V <sub>CC</sub> Slew from 0V to V <sub>TP</sub>             | $t_R$            | 0   |     | μs    |       |
| CE at V <sub>IH</sub> after Power-Up                        | t <sub>REC</sub> |     | 2   | ms    |       |

 $(T_A = 25^{\circ}C)$ 

|                              |                   |     |     |       | (1A 28 C |
|------------------------------|-------------------|-----|-----|-------|----------|
| PARAMETER                    | SYMBOL            | MIN | MAX | UNITS | NOTES    |
| Expected Data Retention Time | $t_{\mathrm{DR}}$ | 10  |     | years | 9        |

#### **WARNING:**

Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode.

### **NOTES:**

- 1. WE is high for a read cycle.
- 2.  $\overline{OE} = V_{IH}$  or  $V_{IL}$ . If  $\overline{OE} = V_{IH}$  during a write cycle, the output buffers remain in a high impedance state.
- 3.  $t_{WP}$  is specified as the logical AND of  $\overline{CE}$  and  $\overline{WE}$ .  $t_{WP}$  is measured from the latter of  $\overline{CE}$  or  $\overline{WE}$  going low to the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- 4.  $t_{DS}$  are measured from the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- 5. These parameters are sampled with a 5 pF load and are not 100% tested.
- 6. If the  $\overline{\text{CE}}$  low transition occurs simultaneously with or later than the  $\overline{\text{WE}}$  low transition in write cycle 1, the output buffers remain in a high impedance state during this period.

- 7. If the  $\overline{\text{CE}}$  high transition occurs prior to or simultaneously with the  $\overline{\text{WE}}$  high transition, the output buffers remain in a high impedance state during this period.
- 8. If  $\overline{\text{WE}}$  is low or the  $\overline{\text{WE}}$  low transition occurs prior to or simultaneously with the  $\overline{\text{CE}}$  low transition, the output buffers remain in a high impedance state during this period.
- 9. Each DS1220Y is marked with a 4-digit date code AABB. AA designates the year of manufacture. BB designates the week of manufacture. The expected t<sub>DR</sub> is defined as starting at the date of manufacture.
- 10. All AC and DC electrical characteristics are valid over the full operating temperature range. For commercial products, this range is 0°C to 70°C. For industrial products (IND), this range is -40°C to +85°C.
- 11. In a power-down condition the voltage on any pin may not exceed the voltage of  $V_{CC}$ .
- 12.  $t_{WR1}$ ,  $t_{DH1}$  are measured from  $\overline{WE}$  going high.
- 13.  $t_{WR2}$ ,  $t_{DH2}$  are measured from  $\overline{CE}$  going high.
- 14. DS1220Y modules are recognized by Underwriters Laboratory (U.L.®) under file E99151 (R).

#### DC TEST CONDITIONS

Outputs open.

All voltages are referenced to ground.

### AC TEST CONDITIONS

Output Load: 100pF + 1TTL Gate

Input Pulse Levels: 0-3.0V

Timing Measurement Reference Levels

Input: 1.5V Output: 1.5V

Input Pulse Rise and Fall Times: 5ns

#### ORDERING INFORMATION



# **DS1220Y NONVOLATILE SRAM, 24-PIN 720-MIL EXTENDED MODULE**







