

# 2.5V/3.3V, 200 MHz Multi-Output Zero Delay Buffer

#### **Features**

- 2.5V or 3.3V operation
- Output frequency up to 200 MHz
- Supports PowerPC<sup>™</sup>, and Pentium® processors
- 21 clock outputs: drive up to 42 clock lines
- LVPECL or LVCMOS/LVTTL clock input
- Output-to-output Sskew < 150 ps
- Split 2.5V/3.3V outputs
- Spread spectrum compatible
- · Glitch-free output clocks transitioning
- Output disable control
- Pin-compatible with MPC9600
- Industrial temperature range: -40°C to +85°C
- 48-pin LQFP package

Table 1. Frequency Table<sup>[1]</sup>



Input frequency range: 16 MHz to 33 MHz (FB\_SEL = 1), or 25 MHz to 50 MHz (FB\_SEL = 0).

#### **Block Diagram**

### **Pin Configuration**





#### **Pin Definitions**

| Pin Name         | Pin No.                       | Pin<br>Type             | Pin Description                                                                                                                                                                                                                                        |
|------------------|-------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PECL_CLK         | 3                             | I, PD                   | PECL Clock Input.                                                                                                                                                                                                                                      |
| PECL_CLK#        | 4                             | I, PU                   | PECL Clock Input.                                                                                                                                                                                                                                      |
| TCLK             | 2                             | I, PD                   | External Reference/Test Clock Input.                                                                                                                                                                                                                   |
| QA(6:0)          | 38, 39, 40,<br>42, 43, 45, 46 | O<br>V <sub>DDA</sub>   | Clock Outputs. See Table 1 for frequency selections.                                                                                                                                                                                                   |
| QB(6:0)          | 26, 27, 28,<br>30, 31, 33, 34 | O<br>V <sub>DDB</sub>   | Clock Outputs. See Table 1 for frequency selections.                                                                                                                                                                                                   |
| QC(6:0)          | 15, 16, 18,<br>19, 21, 22, 23 | O<br>V <sub>DDC</sub>   | Clock Outputs. See Table 1 for frequency selections.                                                                                                                                                                                                   |
| FB_OUT           | 35                            | $_{\rm V_{DD}}^{\rm O}$ | <b>Feedback Clock Output</b> . Connect to FB_IN for normal operation. The divider ratio for this output is set by FB_SEL; see <i>Table 1</i> . A bypass delay capacitor at this output will control Input Reference/ Output Banks phase relationships. |
| SELA             | 9                             | I, PU                   | <b>Frequency Select Inputs.</b> These inputs select the divider ratio at QA(0:6) outputs. See <i>Table 1</i> .                                                                                                                                         |
| SELB             | 10                            | I, PU                   | <b>Frequency Select Inputs.</b> These inputs select the divider ratio at QB(0:6) outputs. See <i>Table 1</i> .                                                                                                                                         |
| SELC             | 11                            | I, PU                   | <b>Frequency Select Inputs.</b> These inputs select the divider ratio at QC(0:6) outputs. See <i>Table 1</i> .                                                                                                                                         |
| FB_SEL           | 7                             | I, PU                   | <b>Feedback Select Inputs.</b> These inputs select the divide ratio at FB_OUT output. See <i>Table 1</i> .                                                                                                                                             |
| FB_IN            | 47                            | I, PD                   | Feedback Clock Input. Connect to FB_OUT for accessing the PLL.                                                                                                                                                                                         |
| REF_SEL          | 6                             | I, PU                   | <b>Reference Select Input.</b> When high, the PECL clock is selected. And when low, TCLK is the reference clock.                                                                                                                                       |
| OE#              | 14                            | I, PD                   | Output Enable Input. When asserted low, enables all of the outputs. When pulled high, disables to high impedance all of the outputs except FB_OUT.                                                                                                     |
| $V_{DDA}$        | 37, 44                        |                         | Power Supply for Bank A Clock Buffers                                                                                                                                                                                                                  |
| $V_{DDB}$        | 25, 32                        |                         | Power Supply for Bank B Clock Buffers                                                                                                                                                                                                                  |
| $V_{DDC}$        | 13, 20                        |                         | Power Supply for Bank C Clock Buffers                                                                                                                                                                                                                  |
| $V_{DD}$         | 5                             |                         | Power Supply for Core                                                                                                                                                                                                                                  |
| AV <sub>DD</sub> | 8                             |                         | Power Supply for PLL. When AVDD is set low, PLL is bypassed.                                                                                                                                                                                           |
| V <sub>SSA</sub> | 36, 41                        |                         | Common Ground for Bank A                                                                                                                                                                                                                               |
| V <sub>SSB</sub> | 24, 29                        |                         | Common Ground for Bank B                                                                                                                                                                                                                               |
| V <sub>SSC</sub> | 12, 17                        |                         | Common Ground for Bank C                                                                                                                                                                                                                               |
| V <sub>SS</sub>  | 1, 48                         |                         | Common Ground                                                                                                                                                                                                                                          |

A bypass capacitor  $(0.1\mu F)$  should be placed as close as possible to each positive power pin (< 0.2"). If these bypass capacitors are not close to the pins, their high-frequency filtering characteristic will be cancelled by the lead inductance of the traces.



#### **Function Table**

| Control Pin | 0                                     | 1                                |
|-------------|---------------------------------------|----------------------------------|
| REF_SEL     | TCLK                                  | PECL_CLK                         |
| AVDD        | PLL Bypass, Outputs Controlled by OE# | PLL Power                        |
| OE#         | Outputs Enabled                       | Outputs Disabled (except FB_OUT) |
| SELA        | Output Bank A at VCO/2                | Output Bank A at VCO/4           |
| SELB        | Output Bank B at VCO/2                | Output Bank B at VCO/4           |
| SELC        | Output Bank C at VCO/2                | Output Bank C at VCO/4           |
| FB_SEL      | Feedback Output at VCO/8              | Feedback Output at VCO/12        |

#### Overview

The Z9960 has an integrated PLL that provides low skew and low jitter clock outputs for high-performance microprocessors. Three independent banks of seven outputs as well as an independent PLL feedback output, FB\_OUT, provide exceptional flexibility for possible output configurations. The PLL is ensured stable operation given that the VCO is configured to run between 200 MHz to 400 MHz. This allows a wide range of output frequencies up to 200 MHz.

The phase detector compares the input reference clock to the external feedback input. For normal operation, the external feedback input, FB\_IN, is connected to the feedback output, FB\_OUT. The internal VCO is running at multiples of the input reference clock set by FB\_SEL select inputs; refer to *Table 1*. The VCO frequency is then divided down to provide the required output frequencies.

#### Zero Delay Buffer

When used as a zero delay buffer the Z9960 will likely be in a nested clock tree application. For these applications the Z9960 offers a low-voltage PECL clock input as a PLL reference. This allows the user to use LVPECL as the primary clock distribution device to take advantage of its far-superior skew performance. The Z9960 then can lock onto the LVPECL reference and translate with near zero delay to low skew outputs.

By using one of the outputs as a feedback to the PLL, the propagation delay through the device is eliminated. The PLL

works to align the output edge, with the input reference edge thus producing a near-zero delay. The reference frequency affects the static phase offset of the PLL and thus the relative delay between the inputs and outputs. Because the static phase offset is a function of the reference clock, the Tpd of the Z9960 is a function of the configuration used.

#### **Absolute Maximum Ratings**

| Input Voltage Relative to V <sub>SS</sub> : | $V_{SS} - 0.3V$        |
|---------------------------------------------|------------------------|
| Input Voltage Relative to V <sub>DD</sub> : | V <sub>DD</sub> + 0.3V |
| Storage Temperature:                        | 65°C to + 150°C        |
| Operating Temperature:                      | 40°C to + 85°C         |
| Maximum ESD Protection                      | 2kV                    |
| Maximum Power Supply:                       | 5.5V                   |
| Maximum Input Current:                      | ± 20mA                 |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation,  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  should be constrained to the range

$$V_{SS} < (V_{IN} \text{ or } V_{OUT}) < V_{DD}.$$

Unused inputs must always be tied to an appropriate logic voltage level (either  $\rm V_{SS}$  or  $\rm V_{DD}).$ 



# DC Electrical Characteristics $V_{DD}$ = 2.5V ±5%, $~T_{A}$ = $-40^{\circ}C$ to +85°C

| Parameter                      | Description                                               | Test Condition                       | Min.                 | Тур. | Max.                 | Unit |
|--------------------------------|-----------------------------------------------------------|--------------------------------------|----------------------|------|----------------------|------|
| V <sub>IL</sub> [2]            | Input Low Voltage                                         |                                      | V <sub>SS</sub>      | -    | 0.7                  | V    |
| V <sub>IH</sub> <sup>[2]</sup> | Input High Voltage                                        |                                      | 1.7                  | -    | $V_{DD}$             | V    |
| V <sub>PP</sub>                | Peak-to-Peak Input Voltage<br>PECL_CLK                    |                                      | 500                  | -    | 1000                 | mV   |
| VCMR <sup>[3]</sup>            | Common Mode Range<br>PECL_CLK                             |                                      | V <sub>DD</sub> -1.4 | -    | V <sub>DD</sub> -0.6 | V    |
| I <sub>IL</sub> <sup>[4]</sup> | Input Low Current (@ V <sub>IL</sub> = V <sub>SS</sub> )  |                                      |                      |      | -120                 | μA   |
| I <sub>IH</sub> <sup>[4]</sup> | Input High Current (@ V <sub>IH</sub> = V <sub>DD</sub> ) |                                      |                      |      | 120                  | μA   |
| V <sub>OL</sub> <sup>[5]</sup> | Output Low Voltage                                        | I <sub>OL</sub> = 15 mA              |                      |      | 0.6                  | V    |
| V <sub>OH</sub> <sup>[5]</sup> | Output High Voltage                                       | I <sub>OH</sub> = -15 mA             | 1.8                  |      |                      | V    |
| I <sub>DD</sub>                | Quiescent Supply Current                                  | V <sub>DD</sub> and AV <sub>DD</sub> | -                    | 10   | 13                   | mA   |
| C <sub>IN</sub>                | Input Pin Capacitance                                     |                                      | -                    | 4    | -                    | pF   |

# DC Electrical Characteristics $V_{DD}$ = 3.3V $\pm 5\%$ , $T_A$ = -40°C to +85°C

| Parameter                      | Description                                               | Test Condition                       | Min.                 | Тур. | Max.                 | Unit |
|--------------------------------|-----------------------------------------------------------|--------------------------------------|----------------------|------|----------------------|------|
| V <sub>IL</sub> [2]            | Input Low Voltage                                         |                                      | V <sub>SS</sub>      | -    | 0.8                  | V    |
| V <sub>IH</sub> <sup>[2]</sup> | Input High Voltage                                        |                                      | 2.0                  | -    | $V_{DD}$             | V    |
| V <sub>PP</sub>                | Peak-to-Peak Input Voltage<br>PECL_CLK                    |                                      | 500                  | -    | 1000                 | mV   |
| VCMR <sup>[3]</sup>            | Common Mode Range PECL_CLK                                |                                      | V <sub>DD</sub> -1.4 | -    | V <sub>DD</sub> -0.6 | V    |
| I <sub>IL</sub> <sup>[4]</sup> | Input Low Current (@ V <sub>IL</sub> = V <sub>SS</sub> )  |                                      |                      |      | -120                 | μA   |
| I <sub>IH</sub> <sup>[4]</sup> | Input High Current (@ V <sub>IH</sub> = V <sub>DD</sub> ) |                                      |                      |      | 120                  | μA   |
| V <sub>OL</sub> <sup>[5]</sup> | Output Low Voltage                                        | I <sub>OL</sub> = 24 mA              |                      |      | 0.55                 | V    |
| V <sub>OH</sub> <sup>[5]</sup> | Output High Voltage                                       | $I_{OH} = -24 \text{ mA}$            | 2.4                  |      |                      | V    |
| I <sub>DD</sub>                | Quiescent Supply Current                                  | V <sub>DD</sub> and AV <sub>DD</sub> | -                    | 15   | 20                   | mA   |
| C <sub>IN</sub>                | Input Pin Capacitance                                     |                                      | -                    | 4    | -                    | pF   |

- The LVCMOS inputs threshold is at 30% of V<sub>DD</sub>.
  The VCMR is the difference from the most positive side of the differential input signal. Normal operation is obtained when HIGH input is within the VCMR range and the input lies within the V<sub>PP</sub> specification.
  Inputs have pull-up/pull-down resistors that affect input current.
  Driving series or parallel terminated 50Ω (or 50Ω to V<sub>DD</sub>/2) transmission lines.



# AC Electrical Characteristics $V_{DD}$ = 2.5V ±5% or 3.3V ±5%, $T_A$ = -40°C to +85°C<sup>[6]</sup>

| Symbol     | Parameter                                        | Test Condition                      | Min. | Тур.    | Max. | Unit |
|------------|--------------------------------------------------|-------------------------------------|------|---------|------|------|
| Fref       | Reference Input Frequency                        | FB_SEL = 1                          | 16   |         | 33   | MHz  |
|            |                                                  | FB_SEL = 0                          | 25   |         | 50   |      |
| FrefDC     | Reference Input Duty Cycle                       |                                     | 25   |         | 75   | %    |
| Fvco       | PLL VCO Lock Range                               |                                     | 200  |         | 400  | MHz  |
| Tlock      | Maximum PLL lock Time                            |                                     |      |         | 10   | ms   |
| Tr / Tf    | Output Clocks Rise / Fall                        | $0.55V$ to $2.0V$ , $V_{DD} = 3.3V$ | 0.1  |         | 1.0  | ns   |
|            | Time <sup>[7],[8]</sup>                          | 0.5V to 1.8V, $V_{DD} = 2.5V$       |      |         |      |      |
| Fout       | Maximum Output Frequency                         | Q (÷2)                              | 100  |         | 200  | MHz  |
|            |                                                  | Q (÷4)                              | 50   |         | 100  |      |
| FoutDC     | Output Duty Cycle <sup>[7],[8]</sup>             |                                     | 45   | 50      | 55   | %    |
| tpZL, tpZH | Output Enable Time <sup>[7]</sup> (all outputs)  |                                     | 2    |         | 10   | ns   |
| tpLZ, tpHZ | Output Disable Time <sup>[7]</sup> (all outputs) |                                     | 2    |         | 8    | ns   |
| TCCJ       | Cycle to Cycle Jitter <sup>[7],[8]</sup>         |                                     |      | +/- 100 |      | ps   |
| Tskew      | Any Output to Any Output Skew <sup>[7],[8]</sup> | Same frequency                      |      |         | 150  | ps   |
|            | Skew <sup>[7],[8]</sup>                          | Different frequency                 |      |         | 300  |      |
| Tskew      | Bank to Bank Skew                                | Banks at different voltages         |      |         | 400  | ps   |
| Tskew(pp)  | Part to Part Skew <sup>[9]</sup>                 |                                     |      |         | 450  | ps   |
| Tpd        | Phase Er- TCLK or                                | $V_{DD} = 3.3V$                     | 0    | 100     | 200  | ps   |
|            | ror <sup>[7],[8]</sup> PECL_CLK to FB_IN         | V <sub>DD</sub> = 2.5V              | 25   | 125     | 225  |      |

#### Note:

- Parameters are guaranteed by design and characterization. Not 100% tested in production. Outputs loaded with 30pF each.  $50\Omega$  transmission line terminated into VDD/2. Part to Part skew at a given temperature and voltage

#### **Ordering Information**

| Ordering Code | Package<br>Name | Package Type               |
|---------------|-----------------|----------------------------|
| Z9960AL       | 48 LQFP         | Industrial, -40°C to +85°C |

The ordering part number is formed by a combination of device number, device revision, package style, and screening, as shown below.

Example: Cypress Z9960AL Date Code, Lot #



Document #: 38-07087 Rev. \*A



## **Package Diagram**



48 Pin LQFP Outline Dimensions

|                |       | Inches |       | M    | illimete | rs   |
|----------------|-------|--------|-------|------|----------|------|
| Symbol         | Min.  | Nom.   | Max.  | Min. | Nom.     | Max. |
| Α              | -     | -      | 0.063 | -    | -        | 1.60 |
| A <sub>1</sub> | 0.002 | -      | 0.006 | 0.05 | -        | 0.15 |
| A2             | 0.053 | -      | 0.057 | 1.35 | -        | 1.45 |

| D              | -     | 0.354    | -     | -    | 9.00   | -    |
|----------------|-------|----------|-------|------|--------|------|
| D <sub>1</sub> | -     | 0.276    | -     | -    | 7.00   | -    |
| b              | 0.007 | -        | 0.011 | 0.17 | -      | 0.27 |
| е              | (     | 0.02 BSC | )     | 0    | .50 BS | 2    |
| L              | 0.018 | -        | 0.030 | 0.45 | -      | 0.75 |

PowerPC is a trademark of IBM<sup>®</sup>. Pentium<sup>®</sup> is a trademark of Intel Corporation. All product or company names mentioned in this document are the trademarks of their respective holders.



| Document Title: Z9960 2.5V/3.3V, 200 MHz Multi-Output Zero Delay Buffer Document Number: 38-07087 |        |          |     |                                 |  |  |  |  |
|---------------------------------------------------------------------------------------------------|--------|----------|-----|---------------------------------|--|--|--|--|
| Rev. ECN No. Issue Orig. of Change Description of Change                                          |        |          |     |                                 |  |  |  |  |
| **                                                                                                | 107123 | 06/06/01 | IKA | Convert from IMI to Cypress     |  |  |  |  |
| *A                                                                                                | 108715 | 11/07/01 | NDP | Updated AVDD Pin Functionality. |  |  |  |  |