# FTG for Integrated Core Logic with 133-MHz FSB #### **Features** - Maximized EMI suppression using Cypress's Spread Spectrum technology - Three copies of CPU clock at 66/100/133 MHz - Nine copies of 100-MHz SDRAM clocks - · Seven copies of PCI clock - Two copies of APIC clock at 33 MHz, synchronous to CPU clock - Two copies of 48-MHz clock (non-spread spectrum) optimized for USB reference input and video dot clock - Three copies of 3V 66-MHz fixed clock - One copy of 14.31818-MHz reference clock - Power down control - SMBus interface for turning off unused clocks ## **Key Specifications** | CPU, SDRAM Outputs Cycle-to-Cycle Jitter: | ps | |-------------------------------------------|----| | APIC, 48-MHz, 3V66, PCI Outputs | | | Cycle-to-Cycle Jitter: 500 | ps | | APIC, SDRAM Output Skew: | ps | | CPU, 3V66 Output Skew: | 175 ps | |--------------------------------|---------------| | PCI Output Skew: | 500 ps | | CPU to SDRAM Skew (@ 133 MHz): | ±0.5 ns | | CPU to SDRAM Skew (@ 100 MHz): | 4.5 to 5.5 ns | | CPU to 3V66 Skew (@ 66 MHz): | 7.0 to 8.0 ns | | 3V66 to PCI Skew (3V66 lead): | 1.5 to 3.5 ns | | PCI to APIC Skew: | ±0.5 ns | **Table 1. Pin Selectable Functions** | Tristate# | FSEL0 | FSEL1 | CPU | SDRAM | |-----------|-------|-------|-------------|-------------| | 0 | 0 | х | Three-state | Three-state | | 0 | 1 | х | Test | Test | | 1 | 0 | 0 | 66 MHz | 100 MHz | | 1 | 1 | 0 | 100 MHz | 100 MHz | | 1 | 0 | 1 | 133 MHz | 133 MHz | | 1 | 1 | 1 | 133 MHz | 100 MHz | # Pin Configuration<sup>[1]</sup> #### Note: Internal pull-down resistors present on input marked with \*. Design should not solely rely on internal pull-down resister to set I/O pin LOW. Intel is a registered trademark of Intel Corporation. # **Pin Definitions** | Pin Name | Pin No. | Pin<br>Type | Pin Description | | |-----------------------|--------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | REF0/FSEL1 | 1 | I/O | <b>Reference Clock:</b> 3.3V 14.318-MHz clock output. This pin also serves as a strap option for CPU frequency selection. See <i>Table 1</i> for detailed descriptions. | | | X1 | 3 | I | Crystal Input: This pin has dual functions. It can be used as an external 14.318-MHz crystal connection or as an external reference frequency input. | | | X2 | 4 | 0 | <b>Crystal Output:</b> A connection for an external 14.318-MHz crystal. If using an external reference, this pin must be left unconnected. | | | PCI0_ICH,<br>PCI1:6 | 12, 13, 15, 16,<br>18, 19, 20 | 0 | <b>PCI Clock 0 through 6:</b> 3.3V 33-MHz PCI clock outputs. PCI1:7 can be individually turned off via SMBus interface. | | | 3V66_0:1/<br>3V66_AGP | 7, 8, 9 | 0 | 66-MHz Clock Output: 3.3V fixed 66-MHz clock. | | | USB | 25 | 0 | USB Clock Output: 3.3V fixed 48-MHz, non-spread spectrum USB clock output. | | | DOT | 26 | 0 | Dot Clock Output: 3.3V 48-MHz, non-spread spectrum signal. | | | FSEL0,<br>Tristate# | 28, 29 | I | <b>Clock Function Selection pins:</b> LVTTL-compatible input to select device functions. See <i>Table 1</i> for detailed descriptions. | | | PWR_DWN# | 32 | I | <b>Power-Down Control:</b> LVTTL-compatible asynchronous input that places the device in power-down mode when held LOW. This input can be used as the VTT_PWRGD input to support Intel® VRM 8.5 implementation. | | | CPU2_ITP,<br>CPU0:1 | 49,52,50 | 0 | <b>CPU Clock Outputs:</b> Clock outputs for the host bus interface and integrated test port. Output frequencies run at 66 MHz, 100 MHz, or 133 MHz depending on the configuration of SEL0:1 and SEL133. Voltage swing set by V <sub>DDQ2</sub> . | | | SDRAM0:7,<br>DCLK | 46, 45, 43, 42,<br>40, 39, 37, 36,<br>34 | 0 | SDRAM Clock Outputs: 3.3V outputs running at 100 MHz. SDRAM0:7 can be individually turned off via SMBus interface. | | | APIC0:1 | 55, 54 | 0 | <b>Synchronous APIC Clock Outputs:</b> Clock outputs running synchronous with the PCI clock outputs (33 MHz). Voltage swing set by V <sub>DDQ2</sub> . | | | SDATA | 30 | I/O | Data pin for SMBus circuitry. | | | SCLK | 31 | I | Clock pin for SMBus circuitry. | | | VDDQ3 | 2, 10, 11, 21, 27,<br>33, 38, 44 | Р | <b>3.3V Power Connection:</b> Power supply for SDRAM output buffers, PCI output buffers, 3V66 output buffers, reference output buffers, and 48-MHz output buffers. Connect to 3.3V. | | | VDDA | 22 | Р | <b>3.3V Power Connection:</b> Power supply for core logic, PLL circuitry. Connect to 3.3V. | | | VDDQ2 | 51, 53 | Р | <b>2.5V Power Connection:</b> Power supply for IOAPIC and CPU output buffers. Connect to 2.5V or 3.3V. | | | GND | 5, 6, 14, 17, 24,<br>35, 41, 47, 48,<br>56 | G | <b>Ground Connections:</b> Connect all ground pins to the common system ground plane. | | | GNDA | 23 | G | Ground Connections: Ground for core logic, PLL circuitry. | | Figure 1. Input Logic Selection Through Resistor Load Option #### Overview The W218 is a highly integrated frequency timing generator, supplying all the required clock sources for an Intel® architecture platform using graphics integrated core logic. ## **Functional Description** #### I/O Pin Operation REF0/FSEL1is a dual-purpose I/O pin. Upon power-up the pin acts as a logic input. If the pin is strapped to a HIGH state externally, CPU clock outputs will run at 133 MHz. If it is strapped LOW, CPU clock outputs will be determined by the status of FSEL input pin. An external 10-k $\Omega$ strapping resistor should be used. Figure 1 shows a suggested method for strapping resistor connections. After 2 ms, the pin becomes an output. Assuming the power supply has stabilized by then, the specified output frequency is delivered on the pins. If the power supply has not yet reached full value, output frequency initially may be below target but will increase to target once supply voltage has stabilized. In either case, a short output clock cycle may be produced from the CPU clock outputs when the outputs are enabled. #### **Pin Selectable Functions** Table 1 outlines the device functions selectable through Threestate#, FSEL0 and FSEL1. Specific outputs available at each pin are detailed in Table 2 below. The SEL0 pin requires a 220 $\Omega$ pull-up resistor to 3.3V for the W218 to sense the maximum host bus frequency of the processor and configure itself accordingly. Also note that FSEL0, Threestate# input levels should be stable within 500 $\mu$ s of the later of $V_{DDQ3}$ , $V_{DDQ2}$ , PWR\_DWN# rising edge. Table 2. CK Whitney Truth Table | Tristate# | FSEL0 | FSEL1 | CPU | SDRAM | 3V66 | PCI | 48 MHz | REF | APIC | Notes | |-----------|-------|-------|---------|---------|--------|---------|--------|------------|---------|---------| | 0 | 0 | Х | Hi-Z 2 | | 0 | 1 | Х | TCLK/4 | TCLK/4 | TCLK/6 | TCLK/12 | TCLK/2 | TCLK | TCLK/12 | 4, 5 | | 1 | 0 | 0 | 66 MHz | 100 MHz | 66 MHz | 33 MHz | 48 MHz | 14.318 MHz | 33 MHz | 3, 6, 7 | | 1 | 1 | 0 | 100 MHz | 100 MHz | 66 MHz | 33 MHz | 48 MHz | 14.318 MHz | 33 MHz | 3, 6, 7 | | 1 | 0 | 1 | 133 MHz | 133 MHz | 66 MHz | 33 MHz | 48 MHz | 14.318 MHz | 33 MHz | 3, 6, 7 | | 1 | 1 | 1 | 133 MHz | 100 MHz | 66 MHz | 33 MHz | 48 MHz | 14.318 MHz | 33 MHz | 3, 6, 7 | - Provided for board-level "bed of nails" testing. 2. - "Normal" mode of operation. - TCLK is a test clock overdriven on the XTAL\_IN input during test mode. Required for DC output impedance verification. Range of reference frequency allowed is min. = 14.316 MHz, nominal = 14.31818 MHz, max. = 14.32 MHz. Frequency accuracy of 48 MHz must be +167 PPM to match USB default. #### How to use PD# input to support VTT\_PWRGD The PD# input can be used to support the VTT\_PWRGD signal specified in the Intel® VRM 8.5 specification. The VTT\_PWRGD is used to indicated that the frequency select output pins (BSEL[0:1]) from the CPU are valid and the clock generator can use them to determine the CPU FSB frequency. The assertion of PD# input pin during initial power up will delay the start of the PLL, keep all the multiplexed I/O pins as input and keep all the output inactive. The functionality of PD# will allow system designer to use this input to support the VTT\_PWRGD output from the VRM 8.5 module. Please refer to the *Figure 2* for power up sequence details. Figure 2. Power up sequence with PD# (VTT\_PWRGD) hold LOW ## Offsets Among Clock Signal Groups Figure 3 and Figure 4 represent the phase relationship among the different groups of clock outputs from W218 when it is providing a 66-MHz CPU clock and a 100-MHz CPU clock, re- spectively. It should be noted that when CPU clock is operating at 100 MHz, CPU clock output is 180 degrees out of phase with SDRAM clock outputs. Figure 3. Group Offset Waveforms (66-MHz CPU/100-MHZ SDRAM Clock) Figure 4. Group Offset Waveforms (100-MHz CPU/100-MHZ SDRAM Clock) Figure 5. Group Offset Waveforms (133-MHz CPU/100-MHz SDRAM Clock) Figure 6. Group Offset Waveforms (133-MHz CPU/133-MHz SDRAM Clock) #### **Power Down Control** W218 provides one PWRDWN# signal to place the device in low-power mode. In low-power mode, the PLLs are turned off and all clock outputs are driven LOW. Figure 7. W218 PWRDWN# Timing Diagram<sup>[8, 9, 10, 11]</sup> Table 3. W218 Maximum Allowed Current | W218<br>Condition | Max. 2.5V supply consumption Max. discrete cap loads, V <sub>DDQ2</sub> = 2.625V All static inputs = V <sub>DDQ3</sub> or V <sub>SS</sub> | Max. 3.3V supply consumption Max. discrete cap loads V <sub>DDQ3</sub> = 3.465V All static inputs = V <sub>DDQ3</sub> or V <sub>SS</sub> | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Powerdown Mode<br>(PWRDWN# = 0) | 10 μΑ | 10 μΑ | | Full Active 66 MHz<br>FSEL1:0 = 00 (PWRDWN# =1) | 70 mA | 280 mA | | Full Active 100 MHz<br>FSEL1:0 = 01 (PWRDWN# =1) | 100 mA | 280 mA | | Full Active 133 MHz<br>FSEL1:0 = 11 (PWRDWN# =1) | TBD | TBD | - Once the PWRDWN# signal is sampled LOW for two consecutive rising edges of CPU, clocks of interest will be held LOW on the next HIGH-to-LOW transition. PWRDWN# is an asynchronous input and metastable conditions could exist. This signal is synchronized inside W218. The shaded sections on the SDRAM, REF, and USB clocks indicate "Don't Care" states. Diagrams shown with respect to 100 MHz. Similar operation when CPU is 66 MHz. # **Spread Spectrum Frequency Timing Generation** The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in *Figure 8*. As shown in *Figure 8*, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is: $$dB = 6.5 + 9*log_{10}(P) + 9*log_{10}(F)$$ Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured. The output clock is modulated with a waveform depicted in *Figure 9*. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin, produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is –0.5% of the selected frequency. *Figure 9* details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices. Spread Spectrum clocking is activated or deactivated by selecting the appropriate value for bit 3 in data byte 0 of the I<sup>2</sup>C data stream. Refer to page 10 for more details. Figure 8. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation **Figure 9. Typical Modulation Profile** Figure 10. An Example of a Block Write<sup>[12]</sup> #### **Serial Data Interface** The W218 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. #### **Data Protocol** The clock driver serial protocol accepts only block writes from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. Indexed bytes are not allowed. A block write begins with a slave address and a write condition. After the command code the core logic issues a byte count which describes how many more bytes will follow in the message. If the host had 20 bytes to send, the first byte would be the number 20 (14h), followed by the 20 bytes of data. The byte count may not be 0. A block write command is allowed to transfer a maximum of 32 data bytes. The slave receiver address for W218 is 11010010. *Figure 10* shows an example of a block write. The command code and the byte count bytes are required as the first two bytes of any transfer. W218 expects a command code of 0000 0000. The byte count byte is the number of additional bytes required for the transfer, not counting the command code and byte count bytes. Additionally, the byte count byte is required to be a minimum of 1 byte and a maximum of 32 bytes to satisfy the above requirement. *Table 4* shows an example of a possible byte count value. A transfer is considered valid after the acknowledge bit corresponding to the byte count is read by the controller. The command code and byte count bytes are ignored by the W218. However, these bytes must be included in the data write sequence to maintain proper byte allocation. Table 4. Example of Possible Byte Count Value | Byte Co | unt Byte | Notes | |---------|----------|------------------------------------------------------------------------------| | MSB | LSB | | | 0000 | 0000 | Not allowed. Must have at least one byte | | 0000 | 0001 | Data for functional and frequency select register (currently byte 0 in spec) | | 0000 | 0010 | Reads first two bytes of data (byte 0 then byte 1) | | 0000 | 0011 | Reads first three bytes (byte 0, 1, 2 in order) | | 0000 | 0100 | Reads first four bytes (byte 0, 1, 2, 3 in order) | | 0000 | 0101 | Reads first five bytes (byte 0, 1, 2, 3, 4 in order) <sup>[13]</sup> | | 0000 | 0110 | Reads first six bytes (byte 0, 1, 2, 3, 4, 5 in order) <sup>[13]</sup> | | 0000 | 0111 | Reads first seven bytes (byte 0, 1, 2, 3, 4, 5, 6 in order) | | 0010 | 0000 | Max. byte count supported = 32 | Table 5. Serial Data Interface Control Functions Summary | <b>Control Function</b> | Description | Common Application | |-----------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | Output Disable | Any individual clock output(s) can be disabled. Disabled outputs are actively held LOW. | Unused outputs are disabled to reduce EMI and system power. Examples are clock outputs to unused PCI slots. | | Spread Spectrum<br>Enabling | Enables or disables spread spectrum clocking. | For EMI reduction. | | (Reserved) | Reserved function for future device revision or production device testing. | No user application. Register bit must be written as 0. | - 12. The acknowledgment bit is returned by the slave/receiver (W218). - Data Bytes 3 to 7 are reserved. ## **W218 Serial Configuration Map** The serial bits will be read by the clock driver in the following order: Byte 0 - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte 1 - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte N - Bits 7, 6, 5, 4, 3, 2, 1, 0 - 2. All unused register bits (reserved and N/A) should be written to a "0" level. - All register bits labeled "Initialize to 0" must be written to zero during initialization. Failure to do so may result in higher than normal operating current. - 4. Only Byte 0, 1 and 2 are defined in W218. Byte 3 to Byte 7 are reserved and must be written to "zero." Byte 0: Control Register (1 = Enable, 0 = Disable) [14] | Bit | Pin# | Name | Pin Description | |-------|------|----------------------------------|--------------------| | Bit 7 | - | Reserved | (Active/Inactive) | | Bit 6 | - | Reserved | (Active/Inactive) | | Bit 5 | - | Reserved | (Active/Inactive) | | Bit 4 | - | Reserved | (Active/Inactive) | | Bit 3 | - | Spread Spectrum (1 = On/0 = Off) | (Disabled/Enabled) | | Bit 2 | 26 | DOT | (Active/Inactive) | | Bit 1 | 25 | USB | (Active/Inactive) | | Bit 0 | 49 | CPU2_ITP | (Active/Inactive) | Byte 1: Control Register (1 = Enable, 0 = Disable) [14] | Bit | Pin# | Name | Pin Description | |-------|------|--------|-------------------| | Bit 7 | 36 | SDRAM7 | (Active/Inactive) | | Bit 6 | 37 | SDRAM6 | (Active/Inactive) | | Bit 5 | 39 | SDRAM5 | (Active/Inactive) | | Bit 4 | 40 | SDRAM4 | (Active/Inactive) | | Bit 3 | 42 | SDRAM3 | (Active/Inactive) | | Bit 2 | 43 | SDRAM2 | (Active/Inactive) | | Bit 1 | 45 | SDRAM1 | (Active/Inactive) | | Bit 0 | 46 | SDRAM0 | (Active/Inactive) | Byte 2: Control Register (1 = Enable, 0 = Disable) [14] | Bit | Pin# | Name | Pin Description | |-------|------|----------|-------------------| | Bit 7 | 9 | 3V66_AGP | (Active/Inactive) | | Bit 6 | 20 | PCI6 | (Active/Inactive) | | Bit 5 | 19 | PCI5 | (Active/Inactive) | | Bit 4 | 18 | PCI4 | (Active/Inactive) | | Bit 3 | 16 | PCI3 | (Active/Inactive) | | Bit 2 | 15 | PCI2 | (Active/Inactive) | | Bit 1 | 13 | PCI1 | (Active/Inactive) | | Bit 0 | | Reserved | Reserved | #### Note: Document #: 38-07221 Rev. \*\* <sup>14.</sup> Inactive means outputs are held LOW and are disabled from switching. These outputs are designed to be configured at power-on and are not expected to be configured during the normal modes of operation. ## Byte 3: Reserved Register (1 = Enable, 0 = Disable) | Bit | Pin# | Name | Pin Description | |-------|------|-----------------------------------------------------------------------|--------------------| | Bit 7 | - | Reserved Drive to '0' | (Active/Inactive) | | Bit 6 | - | Reserved Drive to '0' | (Active/Inactive) | | Bit 5 | - | Reserved Drive to '0' | (Active/Inactive) | | Bit 4 | - | Reserved Drive to '0' | (Active/Inactive) | | Bit 3 | - | Reserved Drive to '0' | (Active/Inactive) | | Bit 2 | - | Reserved Drive to '0' | (Active/Inactive) | | Bit 1 | | Reserved Drive to '0' | (Active/Inactive) | | Bit 0 | - | SDRAM 133-MHz Mode Enable<br>Default is Disabled = '0', Enabled = '1' | (Disabled/Enabled) | # Byte 4: Reserved Register (1 = Enable, 0 = Disable) | Bit | Bit Pin# Name | | Pin Description | | | |-------|---------------|-----------------------|-------------------|--|--| | Bit 7 | - | Reserved Drive to '0' | (Active/Inactive) | | | | Bit 6 | - | Reserved Drive to '0' | (Active/Inactive) | | | | Bit 5 | - | Reserved Drive to '0' | (Active/Inactive) | | | | Bit 4 | - | Reserved Drive to '0' | (Active/Inactive) | | | | Bit 3 | - | Reserved Drive to '0' | (Active/Inactive) | | | | Bit 2 | - | Reserved Drive to '0' | (Active/Inactive) | | | | Bit 1 | | Reserved Drive to '0' | (Active/Inactive) | | | | Bit 0 | - | Reserved Drive to '0' | (Active/Inactive) | | | ## **DC Electrical Characteristics** ## **Absolute Maximum DC Power Supply** | Parameter | Description | Min. | Max. | Unit | |----------------|--------------------------|-----------------|------|------| | $V_{DD3}$ | 3.3V Core Supply Voltage | -0.5 | 4.6 | V | | $V_{DDQ2}$ | 2.5V I/O Supply Voltage | -0.5 | 3.6 | V | | $V_{DDQ3}$ | 3.3V Supply Voltage | -0.5 | 4.6 | V | | T <sub>S</sub> | Storage Temperature | <del>-</del> 65 | 150 | °C | ## Absolute Maximum DC I/O | Parameter | Description | Min. | Max. | Unit | |------------------|-------------------------|------|------|------| | V <sub>ih3</sub> | 3.3V Input High Voltage | -0.5 | 4.6 | V | | V <sub>il3</sub> | 3.3V Input Low Voltage | -0.5 | | V | | ESD prot. | Input ESD Protection | 2000 | | V | ## **DC Operating Requirements** | Parameter | Description | Condition | Min. | Max. | Unit | |---------------------------|---------------------------------------|---------------------------------------|-----------------------|-----------------------|------| | V <sub>DD3</sub> | 3.3V Core Supply Voltage | 3.3V±5% | 3.135 | 3.465 | V | | $V_{DDQ3}$ | 3.3V I/O Supply Voltage | 3.3V±5% | 3.135 | 3.465 | V | | $V_{DDQ2}$ | 2.5V I/O Supply Voltage | 2.5V±5% | 2.375 | 2.625 | V | | $V_{DD3} = 3.3V \pm 5\%$ | | | | | | | V <sub>ih3</sub> | 3.3V Input High Voltage | $V_{DD3}$ | 2.0 | V <sub>DD</sub> + 0.3 | V | | V <sub>il3</sub> | 3.3V Input Low Voltage | | V <sub>SS</sub> - 0.3 | 0.8 | V | | I <sub>il</sub> | Input Leakage Current <sup>[15]</sup> | 0 <v<sub>in<v<sub>DD3</v<sub></v<sub> | -5 | +5 | μA | | $V_{DDQ2} = 2.5V \pm 5\%$ | | | | | | | V <sub>oh2</sub> | 2.5V Output High Voltage | I <sub>oh</sub> =(-1 mA) | 2.0 | | V | | V <sub>ol2</sub> | 2.5V Output Low Voltage | I <sub>ol</sub> =(1 mA) | | 0.4 | V | | $V_{DDQ3} = 3.3V \pm 5\%$ | | | | | | | V <sub>oh3</sub> | 3.3V Output High Voltage | I <sub>oh</sub> =(-1 mA) | 2.4 | | V | | V <sub>ol3</sub> | 3.3V Output Low Voltage | I <sub>ol</sub> =(1 mA) | | 0.4 | V | | $V_{DDQ3} = 3.3V \pm 5\%$ | | | | | | | V <sub>poh3</sub> | PCI Bus Output High Voltage | I <sub>oh</sub> =(-1 mA) | 2.4 | | V | | V <sub>pol3</sub> | PCI Bus Output Low Voltage | I <sub>ol</sub> =(1 mA) | | 0.55 | V | | | | | | | | | C <sub>in</sub> | Input Pin Capacitance | | | 5 | pF | | C <sub>xtal</sub> | Xtal Pin Capacitance | | 13.5 | 22.5 | pF | | C <sub>out</sub> | Output Pin Capacitance | | | 6 | pF | | L <sub>pin</sub> | Pin Inductance | | 0 | 7 | nΗ | | T <sub>a</sub> | Ambient Temperature | No Airflow | 0 | 70 | °C | Note <sup>15.</sup> Input Leakage Current does not include inputs with pull-up or pull-down resistors. ### **AC Electrical Characteristics** $T_A$ = 0°C to +70°C, $V_{DDQ3}$ = 3.3V±5%, $V_{DDQ2}$ = 2.5V±5% $f_{XTL}$ = 14.31818 MHz Spread Spectrum function turned off AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output. [16] #### **AC Electrical Characteristics** | | | 66.6-M | Hz Host | 100-MI | Hz Host | 133-MI | Hz Host | | | |---------------------|-------------------------------|--------|---------|--------|---------|--------|---------|------|--------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | T <sub>Period</sub> | Host/CPUCLK Period | 15.0 | 15.5 | 10.0 | 10.5 | 7.5 | 8.0 | ns | 16 | | T <sub>HIGH</sub> | Host/CPUCLK High Time | 5.2 | N/A | 3.0 | N/A | 1.87 | N/A | ns | 19 | | T <sub>LOW</sub> | Host/CPUCLK Low Time | | N/A | 2.8 | N/A | 1.67 | N/A | ns | | | T <sub>RISE</sub> | Host/CPUCLK Rise Time | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 20 | | T <sub>FALL</sub> | Host/CPUCLK Fall Time | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 20 | | T <sub>Period</sub> | SDRAM CLK Period (100-MHz) | 10.0 | 10.5 | 10.0 | 10.5 | 10.0 | 10.5 | ns | 16 | | T <sub>HIGH</sub> | SDRAM CLK High Time (100-MHz) | 3.0 | N/A | 3.0 | N/A | 3.0 | N/A | ns | 19 | | T <sub>LOW</sub> | SDRAM CLK Low Time (100-MHz) | 2.8 | N/A | 2.8 | N/A | 2.8 | N/A | ns | | | T <sub>RISE</sub> | SDRAM CLK Rise Time (100-MHz) | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 20 | | T <sub>FALL</sub> | SDRAM CLK Fall Time (100-MHz) | | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 20 | | T <sub>Period</sub> | SDRAM CLK Period (133-MHz) | 7.5 | 8.0 | 7.5 | 8.0 | 7.5 | 8.0 | ns | 16 | | T <sub>HIGH</sub> | SDRAM CLK High Time (133-MHz) | 1.87 | N/A | 1.87 | N/A | 1.87 | N/A | ns | 19 | | $T_{LOW}$ | | | N/A | 1.67 | N/A | 1.67 | N/A | ns | | | T <sub>RISE</sub> | SDRAM CLK Rise Time (133-MHz) | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 20 | | T <sub>FALL</sub> | SDRAM CLK Fall Time (133-MHz) | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 20 | | T <sub>Period</sub> | APIC 33-MHz CLK Period | 30.0 | N/A | 30.0 | N/A | 30.0 | N/A | ns | 16 | | T <sub>HIGH</sub> | APIC 33-MHz CLK High Time | 12.0 | N/A | 12.0 | N/A | 12.0 | N/A | ns | 19 | | $T_{LOW}$ | APIC 33-MHz CLK Low Time | 12.0 | N/A | 12.0 | N/A | 12.0 | N/A | ns | | | T <sub>RISE</sub> | APIC CLK Rise Time | 0.4 | 1.6 | 0.4 | 1.6 | 0.4 | 1.6 | ns | 20 | | T <sub>FALL</sub> | APIC CLK Fall Time | 0.4 | 1.6 | 0.4 | 1.6 | .04 | 1.6 | ns | 20 | | T <sub>Period</sub> | 3V66 CLK Period | 15.0 | 16.0 | 15.0 | 16.0 | 15.0 | 16.0 | ns | 16, 18 | | T <sub>HIGH</sub> | 3V66 CLK High Time | 5.25 | N/A | 5.25 | N/A | 5.25 | N/A | ns | 19 | | T <sub>LOW</sub> | 3V66 CLK Low Time | 5.05 | N/A | 5.05 | N/A | 5.05 | N/A | ns | | | T <sub>RISE</sub> | 3V66 CLK Rise Time | 0.5 | 2.0 | 0.5 | 2.0 | 0.5 | 2.0 | ns | 20 | | T <sub>FALL</sub> | 3V66 CLK Fall Time | 0.5 | 2.0 | 0.5 | 2.0 | 0.5 | 2.0 | ns | 20 | | T <sub>Period</sub> | PCI CLK Period | 30.0 | N/A | 30.0 | N/A | 30.0 | N/A | ns | 16, 17 | | T <sub>HIGH</sub> | PCI CLK High Time | 12.0 | N/A | 12.0 | N/A | 12.0 | N/A | ns | 19 | | T <sub>LOW</sub> | PCI CLK Low Time | 12.0 | N/A | 12.0 | N/A | 12.0 | N/A | ns | | | T <sub>RISE</sub> | PCI CLK Rise Time | 0.5 | 2.0 | 0.5 | 2.0 | 0.5 | 2.0 | ns | 20 | | T <sub>FALL</sub> | PCI CLK Fall Time | 0.5 | 2.0 | 0.5 | 2.0 | 0.5 | 2.0 | ns | 20 | - Period, jitter, offset, and skew measured on rising edge at 1.25 for 2.5V clocks and at 1.5V for 3.3V clocks. T<sub>HIGH</sub> is measured at 2.0V for 2.5V outputs, 2.4V for 3.3V outputs. T<sub>LOW</sub> is measured at 0.4V for all outputs. The time specified is measured from when V<sub>DDQ3</sub> achieves its nominal operating level (typical condition V<sub>DDQ3</sub> = 3.3V) until the frequency output is stable and operating within specification. $T_{RISE}$ and $T_{FALL}$ are measured as a transition through the threshold region $V_{ol} = 0.4V$ and $V_{oh} = 2.0V$ (1 mA) JEDEC specification for 2.5V outputs, and $V_{ol} = 0.4V$ and $V_{oh} = 2.4V$ for 3.3V. ## AC Electrical Characteristics (continued) | | | 66.6-MI | dz Host | 100-MF | Iz Host | 133-MF | Iz Host | | | |-------------------------------------|---------------------------------------|---------|---------|--------|---------|--------|---------|------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | tp <sub>ZL</sub> , tp <sub>ZH</sub> | Output Enable Delay (All outputs) | 1.0 | 10.0 | 1.0 | 10.0 | 1.0 | 10.0 | ns | | | tp <sub>LZ</sub> , tp <sub>ZH</sub> | Output Disable Delay (All outputs) | 1.0 | 10.0 | 1.0 | 10.0 | 1.0 | 10.0 | ns | | | t <sub>stable</sub> | All Clock Stabilization from Power-Up | | 3 | | 3 | | 3 | ms | 19 | ## **Group Skew and Jitter Limits** | Output Group | Pin-Pin Skew Max. | Cycle-Cycle Jitter | Duty Cycle | Nom V <sub>DD</sub> | Skew, Jitter<br>Measure Point | |--------------|-------------------|--------------------|------------|---------------------|-------------------------------| | CPU | 175 ps | 250 ps | 45/55 | 2.5V | 1.25V | | SDRAM | 250 ps | 250 ps | 45/55 | 3.3V | 1.5V | | APIC | 250 ps | 500 ps | 45/55 | 2.5V | 1.25V | | 48MHz | 250 ps | 500 ps | 45/55 | 3.3V | 1.5V | | 3V66 | 175 ps | 500 ps | 45/55 | 3.3V | 1.5V | | PCI | 500 ps | 500 ps | 45/55 | 3.3V | 1.5V | | REF | N/A | 1000 ps | 45/55 | 3.3V | 1.5V | Figure 11. Output Buffer # **Ordering Information** | Ordering Code | Package Name | Package Type | |---------------|--------------|------------------------| | W218 | Н | 56-pin SSOP (300 mils) | # **Layout Diagram** FB = Dale ILB1206 - 300 (300 $\Omega$ @ 100 MHz) Ceramic Caps C1 & C3 = 10–22 $~\mu\text{F}$ C2 & C4 = 0.005 $~\mu\text{F}$ C5 = 47 $~\mu\text{F}$ C6 = 0.1 $~\mu\text{F}$ G = VIA to GND plane layer V =VIA to respective supply plane layer Note: Each supply plane or strip should have a ferrite bead and capacitors ## **Package Diagram** ### 56-Pin Shrink Small Outline Package (SSOP, 300 mils) BOTTOM VIEW SEE DETAIL A END VIEW NOTES: - MAXIMUM DIE THICKNESS ALLOWABLE IS .025. - 🖄 DIMENSIONING & TOLERANCING PER ANSI - À DIMENSIONING & TOLERANCING PER ANSI Y14.5M 1982. ↑ "T" IS A REFERENCE DATUM. ↑ "D" & "E" ARE REFERENCE DATUMS AND DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS, BUT DOES INCLUDE MOLD MISMATCH AND ARE MEASURED AT THE MOLD PARTING LINE MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006 INCHES PER SIDE. ↑ "L" IS THE LENGTH OF TERMINAL FOR SOLDERING TO A SUBSTRATE. ↑ "IN" IS THE NUMBER OF TERMINAL POSITIONS. ↑ TERMINAL POSITIONS AND CHAMPLED. - TERMINAL POSITIONS ARE SHOWN FOR REFERENCE ONLY. - REFERENCE ONLY. 8 FORMED LEADS SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITHIN 003 INCHES AT SEATING PLANE. 9 CONTROLLING DIMENSION: INCHES. 10. COUNTRY OF ORIGIN LOCATION AND EJECTOR PIN ON PACKAGE BOTTOM IS OPTIONAL AND DEPENDS ON ASSEMBLY LOCATION. 11. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN .005 INCHES AND .010 INCHES FROM THE LEAD TIPS. 12. THIS PART IS COMPLIANT WITH JEDEC SPECIFICATION MO-118, VARIATIONS AA, AB, EXCEPT CHAMFER DIMENSION h. JEDEC SPECIFICATION FOR h IS .015"/.025". Body Width: 0.296 Lead Pitch: 0.025 Body Length: 0.625 Body Height: 0.102 | Y <sub>M</sub> | | COMMO | | | NOTE | | - 4 | | ם | |----------------|------|-----------|-------|----------------|--------|-------|---------|---------|----| | 8 | D | IMENSIO | NS | K <sub>a</sub> | VARI- | | D | | N | | 9 | MIN. | NOM. | MAX. | 11 | ATIONS | MIN. | NOM. | MAX. | | | Α | .095 | .102 | .110 | | AA | .620 | .625 | .630 | 48 | | A, | .008 | .012 | .016 | | AB | .720 | .725 | .730 | 56 | | A <sub>2</sub> | .088 | .090 | .092 | | | | | | | | ь | .008 | .010 | .0135 | | | TILLO | TABLE | NUMBER | | | _b₁ | .008 | .010 | .012 | | | I HIS | TABLE I | N INCHE | :5 | | С | .005 | - | .010 | | | | | | | | C <sub>1</sub> | .005 | .006 | .0085 | | | | | | | | c D<br>E | | VARIATION | | 4 | | | | | | | E | .292 | .296 | .299 | | | | | | | | е | | .025 BSC | | | | | | | | | H | .400 | .406 | .410 | | | | | | | | L h | .010 | .013 | .016 | | | | | | | | L | .024 | .032 | .040 | | | | | | | | N | | VARIATION | | 6 | | | | | | | χ | .085 | .093 | .100 | 10 | | | | | | | οč | 0° | 5° | 8° | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | S, | | COMMO | V | | NOTE | | 4 | | 6 | |----------------|-------|-----------|-------|-----|--------|------------|-----------|-------------|-----| | M<br>B | D | IMENSIO | NS. | ١,٥ | VARI- | | D | | Ň | | 2 | MIN. | NOM. | MAX. | 'E | ATIONS | MIN. | NOM. | MAX. | | | Α | 2.41 | 2.59 | 2.79 | | AA | 15.75 | 15.88 | 16.00 | 48 | | A, | 0.20 | 0.31 | 0.41 | | AB | 18.29 | 18.42 | 18.54 | 56 | | A, | 2.24 | 2.29 | 2.34 | | | | | | | | b | 0.203 | 0.254 | 0.343 | | | TI IIO TAI | STE INTE | | | | b₁ | 0.203 | 0.254 | 0.305 | | | THIS TAI | SLE IN IV | IILLIIVIE I | EKS | | С | 0.127 | - | 0.254 | | | | | | | | C <sub>1</sub> | 0.127 | 0.152 | 0.216 | | | | | | | | D | SEE | VARIATION | | 4 | | | | | | | E | 7.42 | 7.52 | 7.59 | | | | | | | | е | | 0.635 BSC | | | | | | | | | Н | 10.16 | 10.31 | 10.41 | | | | | | | | h | 0.25 | 0.33 | 0.41 | | | | | | | | L | 0.61 | 0.81 | 1.02 | | | | | | | | N | | VARIATION | | 6 | | | | | | | X | 2.16 | 2.36 | 2.54 | 10 | | | | | | | ď | 0° | 5° | 8° | | | | | | | | | Document Title: W218 FTG for Integrated Core Logic with 133-MHz FSB<br>Document Number: 38-07221 | | | | | | | | |------|--------------------------------------------------------------------------------------------------|----------|-----|-----------------------------------------------|--|--|--|--| | REV. | ECN NO. Issue Orig. of Change Description of Change | | | | | | | | | ** | 110486 | 10/21/01 | SZV | Change from Spec number: 38-00885 to 38-07221 | | | | |