

# Frequency Timing Generator for ALI 1641

#### **Features**

- Maximized EMI Suppression using Cypress's Spread Spectrum technology
- I<sup>2</sup>C<sup>™</sup> interface
- Two copies of CPU Output
- · One copy of IOAPIC Output
- Six copies of PCI Output
- Two copies of AGP Output
- One copy of selectable 48-MHz or 24-MHz Output
- Thirteen copies of SDRAM Output
- Two buffered copy of 14.318-MHz reference clock
- · Mode input pin selects optional power management input control pins (reconfigures pins 19, 20, 21 and 22)
- · Smooth frequency transition upon frequency reselection
- · Available in 48-pin SSOP (300 mils)

### **Key Specifications**

| Supply Voltages:           | $V_{DDQ3} = 3.3V \pm 5\%$<br>$V_{DDQ2} = 2.5V \pm 5\%$ |
|----------------------------|--------------------------------------------------------|
| CPU Cycle to Cycle Jitter: | 250 ps                                                 |
| CPU Outputs Skew:          | 175 ps                                                 |
| CPU to AGP Offset:         | <500 ps                                                |
| CPU to SDRAM Offset:       | <500 ps                                                |
|                            |                                                        |

| CPU to PCI Offset:  | 1.0 to 3.0 ns (CPU leads) |
|---------------------|---------------------------|
| AGP Outputs Skew:   | 250 ps                    |
| SDRAM Outputs Skew: | 250 ps                    |
| PCI Outputs Skew:   | 500 ps                    |
| AGP to PCI Skew:    | TBD                       |

Table 1. Pin Selectable Frequency (Center Spread)

| Input Address |     | CPU | SDRAM | AGP   | PCI   | APIC  |       |       |
|---------------|-----|-----|-------|-------|-------|-------|-------|-------|
| FS3           | FS2 | FS1 | FS0   | (MHz) | (MHz) | (MHz) | (MHz) | (MHz) |
| 0             | 0   | 0   | 0     | 66.8  | 100.2 | 66.8  | 33.4  | 16.7  |
| 0             | 0   | 0   | 1     | 100.2 | 100.2 | 66.8  | 33.4  | 16.7  |
| 0             | 0   | 1   | 0     | 66.8  | 66.8  | 66.8  | 33.4  | 16.7  |
| 0             | 0   | 1   | 1     | 133.6 | 100.2 | 66.8  | 33.4  | 16.7  |
| 0             | 1   | 0   | 0     | 66.8  | 133.6 | 66.8  | 33.4  | 16.7  |
| 0             | 1   | 0   | 1     | 100.2 | 133.6 | 66.8  | 33.4  | 16.7  |
| 0             | 1   | 1   | 0     | 100.2 | 66.8  | 66.8  | 33.4  | 16.7  |
| 0             | 1   | 1   | 1     | 133.6 | 133.6 | 66.6  | 33.4  | 16.7  |
| 1             | 0   | 0   | 0     | 95.0  | 95.0  | 63.3  | 31.6  | 15.8  |
| 1             | 0   | 0   | 1     | 95.0  | 126.6 | 63.3  | 31.6  | 15.8  |
| 1             | 0   | 1   | 0     | 105.0 | 140.0 | 70.0  | 35.0  | 17.5  |
| 1             | 0   | 1   | 1     | 110.0 | 110.0 | 73.3  | 36.6  | 18.3  |
| 1             | 1   | 0   | 0     | 122.0 | 122.0 | 61.0  | 30.5  | 15.3  |
| 1             | 1   | 0   | 1     | 122.0 | 91.5  | 61.0  | 30.5  | 15.3  |
| 1             | 1   | 1   | 0     | 140.0 | 105.0 | 70.0  | 35.0  | 17.5  |
| 1             | 1   | 1   | 1     | 146.0 | 146.0 | 73.0  | 36.5  | 18.3  |



I<sup>2</sup>C is a trademark of Philips Corporation.



# **Pin Definitions**

| Pin Name              | Pin<br>No.                             | Pin<br>Type | Pin Description                                                                                                                                                                                                                                                                                                                        |
|-----------------------|----------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU_F                 | 44                                     | 0           | <b>Free Running CPU Clock:</b> This clock output is not affected by the CPU_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ2.                                                                                                                                                                         |
| CPU                   | 43                                     | 0           | <b>CPU Clock Output:</b> This output is controlled by the CPU_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ2.                                                                                                                                                                                       |
| PCI_F/FS0             | 11                                     | I/O         | Free-running PCI Clock Output and Frequency Selection Bit 0: As an output, this pin works in conjunction with PCI1:5. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                  |
|                       |                                        |             | When an input, this pin functions as part of the frequency selection address. The value of FS0:3 determines the power-up default frequency of device output clocks as per <i>Table 1</i> on page 1.                                                                                                                                    |
| PCI1:5                | 12, 13, 15, 16,<br>17                  | 0           | <b>PCI Clock Outputs 1 through 5:</b> Output voltage swing is controlled by voltage applied to VDDQ3. Outputs are held LOW if PCI_STOP# is set LOW.                                                                                                                                                                                    |
| SDRAM0:8              | 30, 31,32, 34,<br>35, 36,38, 39,<br>40 | 0           | SDRAM Clock Outputs: These nine SDRAM clock outputs run synchronous to the CPU clock outputs or AGP clock output.                                                                                                                                                                                                                      |
| SDRAM9/<br>AGP_STOP#  | 22                                     | I/O         | <b>SDRAM Clock Output and AGP Stop:</b> The SDRAM clock outputs run synchronous to the CPU clock outputs or AGP clock output. If programmed as inputs (refer to MODE pin description), this pin is used for AGP stop control. When input is LOW, pin will be at logic zero.                                                            |
| SDRAM10/<br>PWR_DWN#  | 21                                     | I/O         | <b>SDRAM Clock Output and Power Down:</b> The SDRAM clock outputs run synchronous to the CPU clock outputs or AGP clock output. If programmed as inputs (refer to MODE pin description), this pin is used for power-down control. The asynchronous active LOW input pin disables the internal clocks with the VCO and crystal stopped. |
| SDRAM11/<br>PCI_STOP# | 20                                     | I/O         | <b>SDRAM Clock Output and PCI Stop:</b> The SDRAM clock outputs run synchronous to the CPU clock outputs or AGP clock output. If programmed as inputs (refer to MODE pin description), this pin is used for PCI stop control. All PCI pins except for PCI_F will be at logic zero.                                                     |
| SDRAM12/<br>CPU_STOP# | 19                                     | I/O         | SDRAM Clock Output and CPU Stop: The SDRAM clock outputs run synchronous to the CPU clock outputs or AGP clock output. If programmed as inputs (refer to MODE pin description), this pin is used to stop all CPU clocks except for the CPU_F clock. When input is LOW, pin will be at logic zero.                                      |
| 48_24MHz/<br>MODE     | 27                                     | I/O         | <b>48-MHz or 24-MHz Output, and MODE Control:</b> Selectable clock output that defaults to 48 MHz following device power-up. When an input, this pin functions as a select pin for either Desktop Mode (1) or Mobile Mode (0).                                                                                                         |
| REF0/FS2              | 48                                     | I/O         | Reference Clock Output and Frequency Select Input: 14.318-MHz Reference Clock. When configured as an input, this pin is a frequency select pin.                                                                                                                                                                                        |
| REF1/FS1              | 1                                      | I/O         | Reference Clock Output and Frequency Select Input: 14.318-MHz Reference Clock. When configured as an input, this pin is a frequency select pin.                                                                                                                                                                                        |
| AGP0/FS3,<br>AGP1     | 7, 8                                   | 0           | AGP Output: This output is controlled by the AGP_STOP# pin.                                                                                                                                                                                                                                                                            |
| IOAPIC                | 46                                     | 0           | I/O APIC Clock Output: The output voltage swing is set by the power connection to VDDQ2.                                                                                                                                                                                                                                               |
| X1                    | 3                                      | I           | Crystal Connection or External Reference Frequency Input: This pin has dual functions. It can be used as an external 14.318-MHz crystal connection or as an external reference frequency input.                                                                                                                                        |
| X2                    | 4                                      | Ι           | <b>Crystal Connection:</b> An input connection for an external 14.318-MHz crystal. If using an external reference, this pin must be left unconnected.                                                                                                                                                                                  |
| SDATA                 | 25                                     | I           | <b>Serial Data Input:</b> Data input for Serial Data Interface. Refer to Serial Data Interface section that follows.                                                                                                                                                                                                                   |
| SCLOCK                | 24                                     | I           | <b>Serial Clock Input:</b> Clock input for Serial Data Interface. Refer to Serial Data Interface section that follows.                                                                                                                                                                                                                 |



### Pin Definitions (continued)

| Pin Name | Pin<br>No.                      | Pin<br>Type | Pin Description                                                                      |
|----------|---------------------------------|-------------|--------------------------------------------------------------------------------------|
| VDDQ3    | 2, 9, 10, 18,<br>26, 29, 37     | Р           | Power Connection: Connected to 3.3V supply.                                          |
| VDDQ2    | 45, 47                          | Р           | Power Connection: Connected to 2.5V supply.                                          |
| GND      | 5, 6, 14, 23,<br>28, 33, 41, 42 | G           | <b>Ground Connection:</b> Connect all ground pins to the common system ground plane. |

### **W212 Pin Selection Tables**

#### Table 2. Mode Function

| Pin Function |                                                                  |           |          |           |  |  |  |  |  |
|--------------|------------------------------------------------------------------|-----------|----------|-----------|--|--|--|--|--|
| MODE         | MODE         Pin 19         Pin 20         Pin 21         Pin 22 |           |          |           |  |  |  |  |  |
| 1            | SDRAM12                                                          | SDRAM11   | SDRAM10  | SDRAM9    |  |  |  |  |  |
| 0            | CPU_STOP#                                                        | PCI_STOP# | PWR_DWN# | AGP_STOP# |  |  |  |  |  |

**Table 3. Power Management Pin Function** 

| Signal    | = 0                   | = 1    |
|-----------|-----------------------|--------|
| CPU_STOP# | CPU = LOW             | Active |
| PCI_STOP# | PCI1:5 = LOW          | Active |
| AGP_STOP# | AGP0:1 = LOW          | Active |
| PWR_DWN#  | All Clock Outputs LOW | Active |

### Overview

The W212 was designed specifically to provide all clock signals required for a motherboard designed with the ALI 1641 PII/PIII style chipset.

Thirteen SDRAM outputs are provided for support of up to 3 SDRAM DIMM modules. Unused clock outputs can be disabled through the I<sup>2</sup>C interface to reduce system power consumption and more importantly reduce EMI emissions.

### **Functional Description**

### I/O Pin Operation

Pins 1, 7, 11, 19, 20, 21, 22, 27, and 48 are dual-purpose I/O pins. Upon power-up these pins act as logic inputs, allowing the determination of assigned device functions. A short time after power-up, the logic state of each pin is latched and the pins then become clock outputs. This feature reduces device pin count by combining clock outputs with input select pins.

An external 10-k $\Omega$  "strapping" resistor is connected between each I/O pin and ground or V<sub>DDQ3</sub>. Connection to ground sets a latch to "0," connection to V<sub>DDQ3</sub> sets a latch to "1." Figure 1 and Figure 2 show two suggested methods for strapping resistor connection.

Upon W212 power-up, the first 2 ms of operation is used for input logic selection. During this period, the 48\_24MHz, REF1, PCI\_F, AGP0 and SDRAM9:12 clock output buffers are three-stated, allowing the output strapping resistor on each I/O pin to pull the pin and its associated capacitive clock load to either a logic HIGH or logic LOW state. At the end of the 2-ms period,

the established logic 0 or 1 condition of each I/O is pin is latched. Next the output buffers are enabled, converting all I/O pins into operating clock outputs. The 2-ms timer starts when  $V_{\mbox{\scriptsize DDQ3}}$  reaches 2.0V. The input bits can only be reset by turning  $V_{\mbox{\scriptsize DDQ3}}$  off and then back on again.

It should be noted that the strapping resistors have no significant effect on clock output signal integrity. The drive impedance of the clock output is  $40\Omega$  (nominal) which is minimally affected by the  $10\text{-k}\Omega$  strap to ground or  $V_{DDQ3}$ . As with the series termination resistor, the output strapping resistor should be placed as close to the I/O pin as possible in order to keep the interconnecting trace short. The trace from the resistor to ground or  $V_{DDQ3}$  should be kept less than two inches in length to prevent system noise coupling during input logic sampling.

When the clock outputs are enabled following the 2-ms input period, target (normal) output frequency is delivered, assuming that  $V_{DDQ3}$  has stabilized. If  $V_{DDQ3}$  has not yet reached full value, output frequency initially may be below target but will increase to target once  $V_{DDQ3}$  voltage has stabilized. In either case, a short output clock cycle may be produced from the CPU clock outputs when the outputs are enabled.

#### CPU/ SDRAM/ AGP/ PCI Frequency Selection

CPU output frequency is selected with I/O pins 1, 7, 11, and 48. Refer to *Table 2* for CPU/PCI frequency programming information. Alternatively, frequency selections are available through the serial data interface. Refer to *Table 7*, "Additional Frequency Selections through Serial Data Interface Data Bytes (Down Spread)," on page 8.



Figure 1. Input Logic Selection Through Resistor Load Option



Figure 2. Input Logic Selection Through Jumper Option

### **Output Buffer Configuration**

### Clock Outputs

All clock outputs are designed to drive serially terminated clock lines. The W212 outputs are CMOS-type which provide rail-to-rail output swing.

### **Crystal Oscillator**

The W212 requires one input reference clock to synthesize all output frequencies. The reference clock can be either an externally generated clock signal or the clock generated by the internal crystal oscillator. When using an external clock signal, pin X1 is used as the clock input and pin X2 is left open. The input threshold voltage of pin X1 is (V<sub>DDG3</sub>)/2.

The internal crystal oscillator is used in conjunction with a quartz crystal connected to device pins X1 and X2. This forms a parallel resonant crystal oscillator circuit. The W212 incorporates the necessary feedback resistor and crystal load capacitors. Including typical stray circuit capacitance, the total load presented to the crystal is approximately 20 pF. For optimum frequency accuracy without the addition of external capacitors, a parallel-resonant mode crystal specifying a load of 20 pF should be used. This will typically yield reference frequency accuracies within ±100 ppm. To achieve similar accuracies with a crystal calling for a greater load, external capacitors must be added such that the total load (internal, external, and parasitic capacitors) equals that called for by the crystal.



### **Serial Data Interface**

The W212 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the W212 initializes with default register settings, therefore the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of device pins SDATA and SCLOCK. In motherboard applications, SDATA and SCLOCK are typically driven by two logic outputs of the

chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. *Table 4* summarizes the control functions of the serial data interface.

### Operation

Data is written to the W212 in ten bytes of eight bits each. Bytes are written in the order shown in *Table 5*.

Table 4. Serial Data Interface Control Functions Summary

| Control Function                 | Description                                                                                                      | Common Application                                                                                                                              |
|----------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock Output Disable             | Any individual clock output(s) can be disabled. Disabled outputs are actively held LOW.                          | Unused outputs are disabled to reduce EMI and system power. Examples are clock outputs to unused SDRAM DIMM socket or PCI slot.                 |
| CPU Clock Frequency<br>Selection | Provides CPU/PCI frequency selections through software. Frequency is changed in a smooth and controlled fashion. | For alternate CPU devices, and power management options. Smooth frequency transition allows CPU frequency change under normal system operation. |
| Output Three-state               | Puts clock output into a high-impedance state.                                                                   | Production PCB testing.                                                                                                                         |
| (Reserved)                       | Reserved function for future device revision or production device testing.                                       | No user application. Register bit must be written as 0.                                                                                         |

**Table 5. Byte Writing Sequence** 

| Byte Sequence | Byte Name       | Bit Sequence     | Byte Description                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | Slave Address   | 11010010         | Commands the W212 to accept the bits in Data Bytes 0–6 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the W212 is 11010010. Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2             | Command<br>Code | Don't Care       | Unused by the W212, therefore bit values are ignored ("Don't Care"). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus.                                                                             |
| 3             | Byte Count      | Don't Care       | Unused by the W212, therefore bit values are ignored ("Don't Care"). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus.                                                                               |
| 4             | Data Byte 0     | Refer to Table 6 | The data bits in Data Bytes 0–7 set internal W212 registers that control                                                                                                                                                                                                                                                                                                                                        |
| 5             | Data Byte 1     | ]                | device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010, as noted above. For description of bit                                                                                                                                                                                                                                                                        |
| 6             | Data Byte 2     | ]                | control functions, refer to <i>Table 6</i> , Data Byte Serial Configuration Map.                                                                                                                                                                                                                                                                                                                                |
| 7             | Data Byte 3     | ]                |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8             | Data Byte 4     | ]                |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9             | Data Byte 5     | ]                |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10            | Data Byte 6     |                  |                                                                                                                                                                                                                                                                                                                                                                                                                 |



### Writing Data Bytes

Each bit in the data bytes controls a particular device function except for the "reserved" bits which must be written as a logic 0. Bits are written MSB (most significant bit) first, which is bit

7. Table 6 gives the bit formats for registers located in Data Bytes 0–6.

Table 7 details additional frequency selections that are available through the serial data interface.

Table 6. Data Bytes 0-6 Serial Configuration Map

|         | Affected Pin    |           |                                     | Bit Co                                                             | ontrol                                  |         |  |  |  |
|---------|-----------------|-----------|-------------------------------------|--------------------------------------------------------------------|-----------------------------------------|---------|--|--|--|
| Bit(s)  | Pin No.         | Pin Name  | Control Function                    | 0                                                                  | 1                                       | Default |  |  |  |
| Data By | te 0            |           |                                     | 1                                                                  | 1                                       |         |  |  |  |
| 7       |                 |           | SEL_3                               | Refer to                                                           | Table 7                                 | 0       |  |  |  |
| 6       |                 |           | SEL_2                               |                                                                    |                                         | 0       |  |  |  |
| 5       |                 |           | SEL_1                               |                                                                    |                                         | 0       |  |  |  |
| 4       |                 |           | SEL_0                               | GEL_0                                                              |                                         |         |  |  |  |
| 3       | 11, 1, 48,<br>7 | FS0:3     | BYT0 /FS#                           | Frequency Controlled by external pins FS 0:2                       | Frequency Controlled by SEL _0:3, above | 0       |  |  |  |
| 2-1     | 1               | 1         | 0 1 -0.5% Down Sp<br>1 0 (Reserved) | 0 0 ±0.5% Center Spread<br>0 1 -0.5% Down Spread<br>1 0 (Reserved) |                                         |         |  |  |  |
| 0       | 27              | 48_24#MHz | 1 = 48 MHz<br>0 = 24 MHz            |                                                                    |                                         | 1       |  |  |  |
| Data By | te 1            |           |                                     |                                                                    |                                         |         |  |  |  |
| 7       | 27              | 48_24#MHz | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 6       |                 |           | (Reserved)                          |                                                                    |                                         | 1       |  |  |  |
| 5       |                 |           | (Reserved)                          |                                                                    |                                         | 1       |  |  |  |
| 4       |                 |           | (Reserved)                          |                                                                    |                                         | 1       |  |  |  |
| 3       |                 |           | (Reserved)                          |                                                                    |                                         | 1       |  |  |  |
| 2       |                 |           | (Reserved)                          |                                                                    |                                         | 1       |  |  |  |
| 1       | 43              | CPU       | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 0       | 44              | CPU_F     | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| Data By | te 2            |           |                                     |                                                                    |                                         |         |  |  |  |
| 7       | 11              | PCI_F     | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 6       |                 |           | (Reserved)                          |                                                                    |                                         | 1       |  |  |  |
| 5       | 17              | PCI5      | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 4       | 16              | PCI4      | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 3       | 15              | PCI3      | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 2       | 13              | PCI2      | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 1       | 12              | PCI1      | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 0       |                 |           | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| Data By | te 3            |           |                                     |                                                                    |                                         |         |  |  |  |
| 7       | 31              | SDRAM7    | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 6       | 32              | SDRAM6    | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 5       | 34              | SDRAM5    | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 4       | 35              | SDRAM4    | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 3       | 36              | SDRAM3    | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |
| 2       | 38              | SDRAM2    | Clock Output Disable                | Low                                                                | Active                                  | 1       |  |  |  |



Table 6. Data Bytes 0-6 Serial Configuration Map (continued)

| Affected P |         | cted Pin |                                 | Bit Control |           |          |  |
|------------|---------|----------|---------------------------------|-------------|-----------|----------|--|
| Bit(s)     | Pin No. | Pin Name | Control Function                | 0           | 1         | Default  |  |
| 1          | 39      | SDRAM1   | Clock Output Disable            | Low         | Active    | 1        |  |
| 0          | 40      | SDRAM0   | Clock Output Disable Low Active |             | Active    | 1        |  |
| Data By    | rte 4   |          |                                 |             |           | <u> </u> |  |
| 7          |         |          | (Reserved)                      |             |           | 0        |  |
| 6          |         |          | (Reserved)                      |             |           | 1        |  |
| 5          |         |          | (Reserved)                      |             |           | 1        |  |
| 4          | 19      | SDRAM12  | Clock Output Disable            | Low         | Active    | 1        |  |
| 3          | 20      | SDRAM11  | Clock Output Disable            | Low         | Active    | 1        |  |
| 2          | 21      | SDRAM10  | Clock Output Disable            | Low         | Active    | 1        |  |
| 1          | 22      | SDRAM9   | Clock Output Disable            | Low         | Active    | 1        |  |
| 0          | 30      | SDRAM8   | Clock Output Disable            | Low         | Active    | 1        |  |
| Data By    | /te 5   |          |                                 |             | •         | u.       |  |
| 7          |         |          | (Reserved)                      |             |           | 0        |  |
| 5          |         |          | (Reserved)                      |             |           | 0        |  |
| 5          |         |          | (Reserved)                      |             |           | 0        |  |
| 4          | 48      | REF0     | Clock Output Disable            | Low         | Active    | 1        |  |
| 3          | 1       | REF1     | Clock Output Disable            | Low         | Active    | 1        |  |
| 2          | 7       | AGP0     | Clock Output Disable            | Low         | Active    | 1        |  |
| 1          | 8       | AGP1     | Clock Output Disable            | Low         | Active    | 1        |  |
| 0          | 46      | IOAPIC   | Clock Output Disable            | Low         | Active    | 1        |  |
| Data By    | rte 6   |          |                                 |             |           | •        |  |
| 7          |         |          | (Reserved)                      |             |           | 0        |  |
| 6          |         |          | (Reserved)                      |             |           | 0        |  |
| 5          |         |          | (Reserved)                      |             |           | 0        |  |
| 4          |         |          | (Reserved)                      |             |           | 0        |  |
| 3          |         |          | (Reserved)                      |             |           | 0        |  |
| 2          |         |          | (Reserved)                      |             |           | 1        |  |
| 1          |         |          | (Reserved)                      |             |           | 1        |  |
| 0          |         |          | (Reserved)                      |             |           | 0        |  |
| 7          |         |          | SEL_3                           | Refer to    | o Table 7 | 0        |  |



Table 7. Additional Frequency Selections through Serial Data Interface Data Bytes (Down Spread)

|       | Input Co | onditions |       | Output Frequency |       |       |            |             |
|-------|----------|-----------|-------|------------------|-------|-------|------------|-------------|
|       | Data     | Byte 0    | ı     | CPU<br>Clocks    | SDRAM | AGP   | PCI Clocks | APCI Clocks |
| Bit 7 | Bit 6    | Bit 5     | Bit 4 | (MHz)            | (MHz) | (MHz) | (MHz)      | (MHz)       |
| 0     | 0        | 0         | 0     | 66.6             | 100.0 | 66.6  | 33.3       | 16.7        |
| 0     | 0        | 0         | 1     | 100.0            | 100.0 | 66.6  | 33.3       | 16.7        |
| 0     | 0        | 1         | 0     | 66.6             | 66.6  | 66.6  | 33.3       | 16.7        |
| 0     | 0        | 1         | 1     | 133.3            | 100.0 | 66.6  | 33.3       | 16.7        |
| 0     | 1        | 0         | 0     | 66.6             | 133.3 | 66.6  | 33.3       | 16.7        |
| 0     | 1        | 0         | 1     | 100.0            | 133.3 | 66.6  | 33.3       | 16.7        |
| 0     | 1        | 1         | 0     | 100.0            | 66.6  | 66.6  | 33.3       | 16.7        |
| 0     | 1        | 1         | 1     | 133.3            | 133.3 | 66.6  | 33.3       | 16.7        |
| 1     | 0        | 0         | 0     | 95.0             | 95.0  | 63.3  | 31.6       | 15.8        |
| 1     | 0        | 0         | 1     | 95.0             | 126.6 | 63.3  | 31.6       | 15.8        |
| 1     | 0        | 1         | 0     | 105.0            | 140.0 | 70.0  | 35.0       | 17.5        |
| 1     | 0        | 1         | 1     | 110.0            | 110.0 | 73.3  | 36.6       | 18.3        |
| 1     | 1        | 0         | 0     | 122.0            | 122.0 | 61.0  | 30.5       | 15.3        |
| 1     | 1        | 0         | 1     | 122.0            | 91.5  | 61.0  | 30.5       | 15.3        |
| 1     | 1        | 1         | 0     | 140.0            | 105.0 | 70.0  | 35.0       | 17.5        |
| 1     | 1        | 1         | 1     | 146.0            | 146.0 | 73.0  | 36.5       | 18.3        |



# **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Parameter                           | Description                            | Rating       | Unit |
|-------------------------------------|----------------------------------------|--------------|------|
| V <sub>DDQ3</sub> , V <sub>IN</sub> | Voltage on any pin with respect to GND | -0.5 to +7.0 | V    |
| T <sub>STG</sub>                    | Storage Temperature                    | -65 to +150  | °C   |
| T <sub>B</sub>                      | Ambient Temperature under Bias         | -55 to +125  | °C   |
| T <sub>A</sub>                      | Operating Temperature                  | 0 to +70     | °C   |
| ESD <sub>PROT</sub>                 | Input ESD Protection                   | 2 (min.)     | kV   |

# 3.3V DC Electrical Characteristics: $T_A = 0$ °C to +70°C, $V_{DDQ3} = 3.3V \pm 5\%$ , $V_{DDQ2} = 2.5V \pm 5\%$

| Parameter       | Desc                              | ription           | Test Condition                                        | Min. | Тур. | Max. | Unit |
|-----------------|-----------------------------------|-------------------|-------------------------------------------------------|------|------|------|------|
| Supply Cur      | rent                              |                   |                                                       |      | •    |      | •    |
| I <sub>DD</sub> | 3.3V Supply Current               |                   | CPU, CPU_F=133.3 MHz<br>Outputs Loaded <sup>[3]</sup> |      | TBD  |      | mA   |
| I <sub>DD</sub> | 2.5V Supply Current               |                   | CPU, CPU_F=133.3 MHz<br>Outputs Loaded <sup>[3]</sup> |      | TBD  |      | mA   |
| Logic Input     | is                                |                   |                                                       |      |      |      |      |
| V <sub>IL</sub> | Input Low Voltage                 |                   |                                                       |      |      | 0.8  | V    |
| V <sub>IH</sub> | Input High Voltage                |                   |                                                       | 2.0  |      |      | V    |
| I <sub>IL</sub> | Input Low Current <sup>[4]</sup>  |                   |                                                       |      |      | 20   | μA   |
| I <sub>IH</sub> | Input High Current <sup>[4]</sup> |                   |                                                       |      |      | 5    | μA   |
| Clock Outp      | uts                               |                   |                                                       |      |      |      |      |
| V <sub>OL</sub> | Output Low Voltage                |                   | I <sub>OL</sub> = 1 mA                                |      |      | 50   | mV   |
| V <sub>OH</sub> | Output High Voltage               |                   | I <sub>OH</sub> = -1 mA                               | 3.1  |      |      | V    |
| V <sub>OH</sub> | Output High Voltage               | CPU,CPU_F         | $I_{OH} = -1 \text{ mA}$                              | 2.2  |      |      | V    |
| $I_{OL}$        | Output Low Current                | CPU; CPU_F        | V <sub>OL</sub> = 1.5V                                | 55   | 75   | 105  | mA   |
|                 |                                   | SDRAM0:12, AGP0:1 |                                                       | 80   | 110  | 155  | mA   |
|                 |                                   | PCI_F, PCI1:5     |                                                       | 55   | 75   | 105  | mA   |
|                 |                                   | REF0:1            |                                                       | 60   | 75   | 90   | mA   |
|                 |                                   | 48/24 MHZ         |                                                       | 55   | 75   | 105  | mA   |
| I <sub>OH</sub> | Output High Current               | CPU; CPU_F        | V <sub>OH</sub> = 1.5V                                | 55   | 85   | 125  | mA   |
|                 |                                   | SDRAM0:12, AGP0:1 |                                                       | 80   | 120  | 175  | mA   |
|                 |                                   | PCI_F, PCI1:5     |                                                       | 55   | 85   | 125  | mA   |
|                 |                                   | REF0:1            |                                                       | 60   | 85   | 110  | mA   |
|                 |                                   | 48/24 MHZ         |                                                       | 55   | 85   | 125  | mA   |

#### Notes:

All clock outputs loaded with maximum lump capacitance test load specified in AC Electrical Characteristics section.
 W212 logic inputs have internal pull-up devices (not full CMOS level).



# 3.3V DC Electrical Characteristics: $T_A = 0$ °C to +70°C, $V_{DDQ3} = 3.3V \pm 5\%$ , $V_{DDQ2} = 2.5V \pm 5\%$ (continued)

| Parameter           | Description                                                          | Test Condition           | Min.                 | Тур. | Max.                 | Unit |
|---------------------|----------------------------------------------------------------------|--------------------------|----------------------|------|----------------------|------|
| Crystal Os          | cillator                                                             |                          |                      |      | •                    |      |
| V <sub>TH</sub>     | X1 Input Threshold Voltage <sup>[5]</sup>                            | $V_{DDQ3} = 3.3V$        |                      | 1.65 |                      | V    |
| C <sub>LOAD</sub>   | Load Capacitance, Imposed on External Crystal <sup>[6]</sup>         |                          |                      | 20   |                      | pF   |
| C <sub>IN,X1</sub>  | X1 Input Capacitance <sup>[7]</sup>                                  | Pin X2 unconnected       |                      | 30   |                      | pF   |
|                     | tance/Inductance                                                     |                          |                      |      |                      |      |
| C <sub>IN</sub>     | Input Pin Capacitance                                                | Except X1 and X2         |                      |      | 5                    | pF   |
| C <sub>OUT</sub>    | Output Pin Capacitance                                               |                          |                      |      | 6                    | pF   |
| L <sub>IN</sub>     | Input Pin Inductance                                                 |                          |                      |      | 7                    | nΗ   |
| Serial Inpu         | t Port                                                               |                          | •                    |      |                      | •    |
| V <sub>IL</sub>     | Input Low Voltage                                                    | V <sub>DDQ3</sub> = 3.3V |                      |      | 0.3V <sub>DDQ3</sub> | V    |
| V <sub>IH</sub>     | Input High Voltage                                                   | $V_{DDQ3} = 3.3V$        | 0.7V <sub>DDQ3</sub> |      |                      | V    |
| I <sub>IL</sub>     | Input Low Current                                                    |                          |                      |      | 10                   | μΑ   |
| I <sub>IH</sub>     | Input High Current                                                   |                          |                      |      | 10                   | μA   |
| I <sub>OL</sub>     | Sink Current into SDATA or SCLOCK,<br>Open Drain N-Channel Device On | $I_{OL} = 0.3(V_{DDQ3})$ | 6                    |      |                      | mA   |
| C <sub>IN</sub>     | Input Capacitance of SDATA and SCLOCK                                |                          |                      |      | 10                   | pF   |
| C <sub>SDATA</sub>  | Total Capacitance of SDATA Bus                                       |                          |                      |      | 400                  | pF   |
| C <sub>SCLOCK</sub> | Total Capacitance of SCLOCK Bus                                      |                          |                      |      | 400                  | pF   |

### **AC Electrical Characteristics**

# $T_A = 0$ °C to +70°C, $V_{DDQ3} = 3.3V \pm 5\%$ , $V_{DDQ2} = 2.5V \pm 5\%$ $f_{XTL} = 14.31818$ MHz

AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output.

### AGP Clock Outputs, AGP0:1 (Lump Capacitance Test Load = 20 pF)

|                 |                                                    |                                                                                                                     | CPL  | J = 66.6 | MHz  |      |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|----------|------|------|
| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min. | Тур.     | Max. | Unit |
| t <sub>P</sub>  | Period                                             | Measured on rising edge at 1.5V                                                                                     | 15   |          |      | ns   |
| f               | Frequency, Actual                                  | Determined by PLL divider ratio                                                                                     |      | TBD      |      | MHz  |
| t <sub>H</sub>  | High Time                                          | Duration of clock cycle above 2.4V                                                                                  | 5.2  |          |      | ns   |
| t <sub>L</sub>  | Low Time                                           | Duration of clock cycle below 0.4V                                                                                  | 5    |          |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 1    |          | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          | 1    |          | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 45   |          | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                             | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |          | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                        | Measured on rising edge at 1.5V                                                                                     |      |          | 175  | ps   |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |          | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           | 15   | 20       | 30   | Ω    |

#### Notes:

Document #: 38-07231 Rev. \*\*

X1 input threshold voltage (typical) is V<sub>DDQ3</sub>/2.
 The W212 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 20 pF; this includes typical stray capacitance of short PCB traces to crystal.
 X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected).



# CPU Clock Outputs, CPU0:1 (Lump Capacitance Test Load = 20 pF)

|                 |                                                             | Test Condition/                                                                                                     | CPU  | = 66.6 | MHz  | CPU  | = 100 | MHz  | CPU = 133 MHz |      |      |      |
|-----------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|--------|------|------|-------|------|---------------|------|------|------|
| Parameter       | Description                                                 | Comments                                                                                                            | Min. | Тур.   | Max. | Min. | Тур.  | Max. | Min.          | Тур. | Max. | Unit |
| t <sub>P</sub>  | Period                                                      | Measured on rising edge at 1.5V                                                                                     | 15   |        |      | 10   |       |      | 7.5           |      |      | ns   |
| f               | Frequency,<br>Actual                                        | Determined by PLL divider ratio                                                                                     |      | TBD    |      |      | TBD   |      |               | TBD  |      | MHz  |
| t <sub>H</sub>  | High Time                                                   | Duration of clock cycle above 2.4V                                                                                  | 5.2  |        |      | 3.0  |       |      | 1.87          |      |      | ns   |
| t <sub>L</sub>  | Low Time                                                    | Duration of clock cycle below 0.4V                                                                                  | 5    |        |      | 2.8  |       |      | 1.67          |      |      | ns   |
| t <sub>R</sub>  | Output Rise<br>Edge Rate                                    | Measured from 0.4V to 2.4V                                                                                          | 1    |        | 4    | 1    |       | 4    | 1             |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge<br>Rate                                    | Measured from 2.4V to 0.4V                                                                                          | 1    |        | 4    | 1    |       | 4    | 1             |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                                  | Measured on rising and falling edge at 1.5V                                                                         | 45   |        | 55   | 45   |       | 55   | 45            |      | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-<br>Cycle                                  | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |        | 250  |      |       | 250  |               |      | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                                 | Measured on rising edge at 1.5V                                                                                     |      |        | 175  |      |       | 175  |               |      | 175  | ps   |
| f <sub>ST</sub> | Frequency<br>Stabilization from<br>Power-up (cold<br>start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |        | 3    |      |       | 3    |               |      | 3    | ms   |
| Z <sub>o</sub>  | AC Output<br>Impedance                                      | Average value during switching transition. Used for determining series termination value.                           | 15   | 20     | 30   | 15   | 20    | 30   | 15            | 20   | 30   | Ω    |



# SDRAM Clock Outputs, SDRAM0:12 (Lump Capacitance Test Load = 30 pF)

|                 |                                                    | Test Condition/                                                                                                     |      | DRAN<br>6.6 Mi |      |      | DRAN<br>00 MF |      | SDRAM =<br>133 MHz |      |      |      |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|----------------|------|------|---------------|------|--------------------|------|------|------|
| Parameter       | Description                                        | Comments                                                                                                            | Min. | Тур.           | Max. | Min. | Тур.          | Max. | Min.               | Тур. | Max. | Unit |
| t <sub>P</sub>  | Period                                             | Measured on rising edge at 1.5V                                                                                     | 15   |                |      | 10   |               |      | 7.5                |      |      | ns   |
| f               | Frequency,<br>Actual                               | Determined by PLL divider ratio                                                                                     |      | TBD            |      |      | TBD           |      |                    | TBD  |      | MHz  |
| t <sub>R</sub>  | Output Rise Edge<br>Rate                           | Measured from 0.4V to 2.4V                                                                                          | 1    |                | 4    | 1    |               | 4    | 1                  |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge<br>Rate                           | Measured from 2.4V to 0.4V                                                                                          | 1    |                | 4    | 1    |               | 4    | 1                  |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 45   |                | 55   | 45   |               | 55   | 45                 |      | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-<br>Cycle                         | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |                | 250  |      |               | 250  |                    |      | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                        | Measured on rising edge at 1.5V                                                                                     |      | 100            |      |      | 100           |      |                    | 100  |      | ps   |
| t <sub>SK</sub> | CPU to SDRAM<br>Clock Skew                         | Covers all CPU/SDRAM outputs. Measured on rising edge at 1.5V.                                                      |      |                | 500  |      |               | 500  |                    |      | 500  | ps   |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |                | 3    |      |               | 3    |                    |      | 3    | ms   |
| Z <sub>o</sub>  | AC Output<br>Impedance                             | Average value during switching transition. Used for determining series termination value.                           | 10   | 15             | 20   | 10   | 15            | 20   | 10                 | 15   | 20   | Ω    |



# PCI Clock Outputs, PCI0:5 (Lump Capacitance Test Load = 30 pF

|                 |                                                    |                                                                                                                     | PCI  | = 33.3 l | VIHz |      |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|----------|------|------|
| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min. | Тур.     | Max. | Unit |
| t <sub>P</sub>  | Period                                             | Measured on rising edge at 1.5V                                                                                     | 30   |          |      | ns   |
| f               | Frequency, Actual                                  | Determined by PLL divider ratio                                                                                     |      | TBD      | •    | MHz  |
| t <sub>H</sub>  | High Time                                          | Duration of clock cycle above 2.4V                                                                                  | 12   |          |      | ns   |
| tL              | Low Time                                           | Duration of clock cycle below 0.4V                                                                                  | 12   |          |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 1    |          | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          | 1    |          | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 45   |          | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                             | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |          | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                        | Measured on rising edge at 1.5V                                                                                     |      |          | 250  | ps   |
| t <sub>O</sub>  | CPU to PCI Clock Skew                              | Covers all CPU/PCI outputs. Measured on rising edge at 1.5V. CPU leads PCI output.                                  | 1    |          | 3    | ns   |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |          | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           |      | 20       |      | Ω    |

# **REF Clock Output (Lump Capacitance Test Load = 45 pF)**

| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min.     | Тур. | Max. | Unit |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------|------|------|------|
| f               | Frequency, Actual                                  | Frequency generated by crystal oscillator                                                                           | 14.31818 |      | MHz  |      |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 0.5      |      | 2    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          | 0.5      |      | 2    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 40       |      | 60   | %    |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |          |      | 1.5  | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           |          | 30   |      | Ω    |

Document #: 38-07231 Rev. \*\*



# 48-/24-MHz Clock Output (Lump Capacitance Test Load = 20 pF)

| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min.         | Тур.          | Max. | Unit |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------|---------------|------|------|
| f               | Frequency, Actual                                  | Determined by PLL divider ratio (see m/n below)                                                                     | 48           | 48.008/24.004 |      | MHz  |
| f <sub>D</sub>  | Deviation from 48 MHz                              | (48.008 – 48)/48                                                                                                    |              | +167          |      | ppm  |
| m/n             | PLL Ratio                                          | (14.31818 MHz x 57/17 = 48.008 MHz)                                                                                 | 57/17, 54/34 |               |      |      |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 0.5          |               | 2    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          |              |               | 2    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 45           |               | 55   | %    |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |              |               | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           |              | 30            |      | Ω    |

# 24-MHz Clock Output (Lump Capacitance Test Load = 20 pF)

| Parameter           | Description                                       | Test Condition/Comments                                                                  | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| f <sub>SCLOCK</sub> | SCLOCK Frequency                                  | Normal Mode                                                                              | 0    |      | 100  | kHz  |
| t <sub>STHD</sub>   | Start Hold Time                                   |                                                                                          | 4.0  |      |      | μs   |
| $t_{LOW}$           | SCLOCK Low Time                                   |                                                                                          | 4.7  |      |      | μs   |
| t <sub>HIGH</sub>   | SCLOCK High Time                                  |                                                                                          | 4.0  |      |      | μs   |
| t <sub>DSU</sub>    | Data Set-up Time                                  |                                                                                          | 250  |      |      | ns   |
| t <sub>DHD</sub>    | Data Hold Time                                    | (Transmitter should provide a 300-ns hold time to ensure proper timing at the receiver.) | 0    |      |      | ns   |
| t <sub>R</sub>      | Rise Time, SDATA and SCLOCK                       | From 0.3V <sub>DDQ3</sub> to 0.7V <sub>DDQ3</sub>                                        |      |      | 1000 | ns   |
| t <sub>F</sub>      | Fall Time, SDATA and SCLOCK                       | From 0.7V <sub>DDQ3</sub> to 0.3V <sub>DDQ3</sub>                                        |      |      | 300  | ns   |
| t <sub>STSU</sub>   | Stop Setup Time                                   |                                                                                          | 4.0  |      |      | μs   |
| t <sub>SPF</sub>    | Bus Free Time between<br>Stop and Start Condition |                                                                                          | 4.7  |      |      | μs   |
| t <sub>SP</sub>     | Allowable Noise Spike<br>Pulse Width              |                                                                                          |      |      | 50   | ns   |

# **Ordering Information**

| Ordering Code | Package<br>Name | Package Type           |
|---------------|-----------------|------------------------|
| W212          | Н               | 48-pin SSOP (300 mils) |



### Package Diagram

### 48-Pin Small Shrink Outline Package (SSOP, 300 mils)





BOTTOM VIEW

SEE DETAIL A

END VIEW



NOTES:

- ↑ MAXIMUM DIE THICKNESS ALLOWABLE IS .025.
- DIMENSIONING & TOLERANCING PER ANSI Y14.5M 1982. T'' IS A REFERENCE DATUM.
- ↑ "I" S A REFERENCE DATUM.

  ↑ "D" \$ "E" ARE REFERENCE DATUMS AND DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS, BUT DOES INCLUDE MOLD MISMATCH AND ARE MEASURED AT THE MOLD PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 1006 INCHES PER SIDE.

  ↑ "I" IS THE LENGTH OF TERMINAL FOR SOLDERING TO A SUBSTRATE.

  ↑ "I" IS THE NUMBER OF TERMINAL POSITIONS.

- TERMINAL POSITIONS ARE SHOWN FOR

- TERMINAL POSITIONS ARE SHOWN FOR REFERENCE ONLY.

  SOUTHER WITHIN 003 INCHES AT SEATING PLANE.

  ONLY OF THE WITHIN 103 INCHES.

  10. COUNTRY OF ORIGIN LOCATION AND EJECTOR PIN ON PACKAGE SOITIOM IS OPTIONAL AND DEPENDS ON ASSEMBLY LOCATION.

  11. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 1005 INCHES AND 0.10 INCHES FROM THE LEAD TIPS.

  12. THIS PART IS COMPLIANT WITH JEDEC SPECIFICATION MO-118, VARIATIONS AA, AB, EXCEPT CHAMFER DIMENSION IN JEDEC SPECIFICATION FOR IN IS .0157.025°.







Body Width: 0.296 Lead Pitch: 0.025 Body Length: 0.625 Body Height: 0.102



| THIS TABLE IN INCHES | S |
|----------------------|---|
|----------------------|---|

D NOM.

| S.     | COMMON         |       |       |    | NOTE   | 4        |          |        | 6   |
|--------|----------------|-------|-------|----|--------|----------|----------|--------|-----|
| M<br>B | DIMENSIONS     |       |       | ١. | VARI-  |          | D        |        | N   |
| °L     | MIN.           | NOM.  | MAX.  | 'E | ATIONS | MIN.     | NOM.     | MAX.   |     |
| Α      | 2.41           | 2.59  | 2.79  |    | AA     | 15.75    | 15.88    | 16.00  | 48  |
| A۱     | 0.20           | 0.31  | 0.41  |    | AB     | 18.29    | 18.42    | 18.54  | 56  |
| A,     | 2.24           | 2.29  | 2.34  |    |        |          |          |        |     |
| b      | 0.203          | 0.254 | 0.343 |    |        |          |          |        |     |
| b₁     | 0.203          | 0.254 | 0.305 |    |        | THIS TAE | 3LE IN M | ILLIME | ERS |
| С      | 0.127          | -     | 0.254 |    |        |          |          |        |     |
| Ci     | 0.127          | 0.152 | 0.216 |    |        |          |          |        |     |
| S<br>D | SEE VARIATIONS |       |       | 4  |        |          |          |        |     |
| E      | 7.42           | 7.52  | 7.59  |    |        |          |          |        |     |
| е      | 0.635 BSC      |       |       |    |        |          |          |        |     |
| Н      | 10.16          | 10.31 | 10.41 |    |        |          |          |        |     |
| h      | 0.25           | 0.33  | 0.41  |    |        |          |          |        |     |
| L      | 0.61           | 0.81  | 1.02  |    |        |          |          |        |     |
| Ν      | SEE VARIATIONS |       |       | 6  |        |          |          |        |     |
| Х      | 2.16           | 2.36  | 2.54  | 10 |        |          |          |        |     |
| ď      | 0°             | 5°    | 8°    |    |        |          |          |        |     |
|        |                |       |       |    |        |          |          |        |     |

W212

| Document Title: W212 Frequency Timing Generator for ALI 1641 Document Number: 38-07231 |         |               |                    |                                               |  |  |  |  |  |
|----------------------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------|--|--|--|--|--|
| REV.                                                                                   | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                         |  |  |  |  |  |
| **                                                                                     | 110496  | 11/11/01      | SZV                | Change from Spec number: 38-00915 to 38-07231 |  |  |  |  |  |

Document #: 38-07231 Rev. \*\*