

# Tape Drive Frequency Timing Generator

#### Features

- Four derived outputs at frequencies specified by Hewlett Packard Computer Peripherals Bristol/Boise (CPB)
- Less than ±250 ps cycle-to-cycle jitter (13.2-MHz clock excluded derated to ±400 ps)
- Less than ±350 ps absolute jitter
- Supports 3.3V operation
- + TTL compatible logic: V\_{IL} = 0.8V max., V\_{IH} = 2.0V min., V\_{OL} = 0.4V max., and V\_{OH} = 2.4V min.
- OE pin has internal pull-up

#### • 45/55% duty cycle on all outputs

- 15 $\Omega$  output drivers
- Accepts 26.5625-MHz input reference
- Built-in crystal oscillator circuit. Capacitive load presented to the crystal is approximately 14 pF
- Outputs designed to drive 30 pF loads

#### **General Description**

The W173 has been defined to meet the timing signal requirements for Hewlett Packard CPB tape drive system.





# Pin Definitions <sup>[1]</sup>

| Pin Name | Pin No.         | Pin Type | Pin Description                                                                                                                                                                                                           |  |
|----------|-----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| OE       | 5               | I        | <i>Output Enable:</i> When LOW, this input signal puts all outputs into a high-impedance state.                                                                                                                           |  |
| 13.2MHZ  | 13              | 0        | <i>Clock Output:</i> Provides a TTL-level timing signal proportional in frequency to the input signal. For a 26.5625-MHz reference, the frequency will be 13.2 MHz.                                                       |  |
| 6.6MHZ   | 15              | 0        | <i>Clock Output:</i> Provides a TTL-level timing signal proportional in frequency to the input signal. For a 26.5625-MHz reference, the frequency will be 6.6 MHz.                                                        |  |
| 10MHZ    | 10              | 0        | <i>Clock Output:</i> Provides a TTL-level timing signal proportional in frequency to the input signal. For a 26.5625-MHz reference, the frequency will be 10.0 MHz.                                                       |  |
| 50MHZ    | 7               | 0        | <b>Clock Output:</b> Provides a TTL-level timing signal proportional in frequency to the input signal. For a 26.5625-MHz reference, the frequency will be 50.0 MHz.                                                       |  |
| X1       | 2               | I        | <b>External Crystal Connection:</b> This pin has dual functions. It can be used as an external 26.5625-MHz crystal connection or as an external reference frequency input.                                                |  |
| X2       | 3               | 0        | <i>External Crystal Connection:</i> An input connection for an external 26.5625-MHz crystal. If using an external reference, this pin must be left unconnected.                                                           |  |
| VDD      | 1, 6, 9, 12, 16 | Р        | <b>Power Supply Connections</b> : Connect both $V_{DD}$ pins to the same voltage, either 3.3V or 5.0V. Each $V_{DD}$ pin should have a decoupling capacitor (such as 0.1 $\mu$ F) placed as close to the pin as possible. |  |
| GND      | 4, 8, 11, 14    | G        | <i>Ground Connections:</i> Connect all ground pins to the common system ground plane.                                                                                                                                     |  |

#### Note:

1. All inputs, except X1 or X2, have an internal pull-up resistor. Unconnected inputs will assume a logic HIGH condition.



## **Power Supply Connections**

The recommended single voltage power supply configuration for the W173 is shown schematically in *Figure 1*. These recommendations should be followed to both ensure adequate device performance and to control EMI. The major considerations can be summarized as follows:

- 1. Decoupling Capacitor—A 0.1- $\mu$ F decoupling capacitor should be used for each V<sub>DD</sub> pin to minimize crosstalk between output frequencies. The trace to the V<sub>DD</sub> pin and to the ground via should be as short as possible.
- 2. Ferrite Bead (FB)—A common supply connection should be used for all W173 V<sub>DD</sub> pins. A ferrite bead should be used on this common supply as shown to remove high frequency system noise.
- 3. 22-μF Supply Filter Capacitor—The 22-μF capacitor filters low frequency supply noise that may produce clock output jitter. Depending on the particular application, this capacitor may not be required; its use should be considered optional. Mounting pads should be implemented in PCB layout. Use of this capacitor in production should be determined upon prototype evaluation.
- 4. PCB power supply traces should be at least 20 mils wide to assure adequate trade impedance recommend Power Supply Schematic–Single Voltage Supply Operation.

## **Ground Connections**

All ground connections should be made to the main system ground plane. These connections should be as short as possible. No cuts should be made in the ground plane around the clock device since this can increase system EMI and reduce clock performance.

#### **Clock Output Lines**

- 1. The clock line width should be set to provide a  $60\Omega$  trace impedance. This width will vary depending on the PCB material; the PCB supplier can suggest what width to use for a  $60\Omega$  clock line. In general, an 8-mil trace will provide a  $60\Omega$  impedance on a multi-level board.
- 2. The series termination resistor (sometimes called "damping resistor") must be placed in series with the clock line as close to the clock output as possible (within one inch).
- 3. Assume an output resistance from the W173 of  $40\Omega$ , choose series resistors appropriate to the number of driven traces.



Figure 1. Test Circuit



## **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Parameter                         | Description                            | Rating       | Unit |  |
|-----------------------------------|----------------------------------------|--------------|------|--|
| V <sub>DD</sub> , V <sub>IN</sub> | Voltage on Any Pin with Respect to GND | -0.5 to +7.0 | V    |  |
| T <sub>STG</sub>                  | Storage Temperature                    | -65 to +150  | °C   |  |
| Т <sub>В</sub>                    | Ambient Temperature under Bias         | -55 to +125  | °C   |  |
| T <sub>A</sub>                    | Operating Temperature                  | 0 to +70     | °C   |  |

## DC Electrical Characteristics: $T_A = 0^{\circ}C$ to +70°C, $V_{DD} = 3.3V \pm 5\%$

| Parameter       | Description            | Test Condition                               | Min. | Тур. | Max. | Unit |
|-----------------|------------------------|----------------------------------------------|------|------|------|------|
| I <sub>DD</sub> | Supply Current         | Note: CLK output = 50.0 MHz<br>output loaded |      |      | 40   | mA   |
| V <sub>IL</sub> | Input Low Voltage      | V <sub>CC</sub> = 5.0V                       |      |      | 0.8  | V    |
| V <sub>IH</sub> | Input High Voltage     | $V_{CC} = 5.0V$                              | 2.0  |      |      | V    |
| V <sub>OL</sub> | Output Low Voltage     | I <sub>OL</sub> = 1 mA                       |      |      | 50   | mV   |
| V <sub>OH</sub> | Output High Voltage    | I <sub>OH</sub> = -1 mA                      | 3.1  |      |      | V    |
| I               | Input Low Current      |                                              |      |      | 10   | μΑ   |
| I <sub>IH</sub> | Input High Current     |                                              |      |      | 10   | μΑ   |
| R <sub>P</sub>  | Input Pull-up Resistor | V <sub>IN</sub> = 0V                         |      | 500  |      | kΩ   |
| Cl              | Input Capacitance      | Except X1 and X2                             |      |      | 6    | pF   |
| L               | Input Inductance       | Except X1 and X2                             |      |      | 7    | nH   |
| CL              | XTAL Load Capacitance  | Total load to crystal                        |      | 12   |      | pF   |

## AC Electrical Characteristics: $T_A = 0^{\circ}C$ to +70°C, $V_{CC} = 3.3V \pm 5\%^{[2]}$

| Parameter       | Description                             | Test Condition                    | Min. | Тур. | Max. | Unit |  |
|-----------------|-----------------------------------------|-----------------------------------|------|------|------|------|--|
| Clock Outputs   |                                         |                                   |      |      |      |      |  |
| t <sub>JC</sub> | Output Clock Jitter, Cycle-to-<br>Cycle | Excluding 13.2-MHz output         |      | ±175 | ±250 | ps   |  |
| Z <sub>O</sub>  | Output Buffer Impedance                 |                                   |      | 40   |      | W    |  |
| d <sub>T</sub>  | Output Duty Cycle                       |                                   | 45   | 50   | 55   | %    |  |
| t <sub>R</sub>  | Rise Time                               | Between 0.4V and 2.4V             | 0.8  | 1.5  | 4.0  | V/ns |  |
| t <sub>F</sub>  | Fall Time                               | Between 2.4V and 0.4V             | 0.8  | 1.5  | 4.0  | V/ns |  |
| t <sub>PU</sub> | Stabilization Time from Power-Up        | To within 0.1% of final frequency |      | 1.5  | 3.0  | ms   |  |
| f <sub>A</sub>  | Long Term Output Frequency<br>Stability | Over $V_{CC}$ and $T_A$ range     |      |      | 0.01 | %    |  |

Note:

2. All AC tests are performed using the circuit shown in *Figure 1* to simulate typical system load conditions. Measurements are taken at the load. Threshold voltage for timing measurements is 1.5V.



#### **Ordering Information**

| Ordering Code | Package Name | Package Type          |
|---------------|--------------|-----------------------|
| W173          | G            | 16-pin SOIC (150 mil) |

#### Package Diagram





All product and company names mentioned in this document may be the trademarks of their respective holders.

6.20 0.41 0.89

8°

2 54

0.635 BS 5.99 0.33 0.64

SEE VARIATIONS

SEE VARIATIONS

5°

2 36

.99

e

Н

NS

Х 2.16

0.2

0°

5

Ν

16

20 24

28

5

Ν

16 20 24

28

© Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.

5



| Document Title: W173 Tape Drive Frequency Timing Generator<br>Document Number: 38-07313 |         |               |                    |                                           |  |  |
|-----------------------------------------------------------------------------------------|---------|---------------|--------------------|-------------------------------------------|--|--|
| REV.                                                                                    | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                     |  |  |
| **                                                                                      | 113222  | 04/04/02      | IKA                | Convert from ICW format to Cypress format |  |  |