# Spread Spectrum BX System Frequency Synthesizer ## **Features** - · Maximized EMI suppression using Cypress's Spread Spectrum technology - · 0.5% downspread outputs reduce measured EMI by as much as 10 dB - I<sup>2</sup>C-programmable - Two skew-controlled copies of CPU output - Seven copies of PCI output (synchronous with CPU output) - One copy of 14.31818-MHz IOAPIC output - One copy of 48-MHz USB output - Selectable 24-/48-MHz output is determined by resistor strap configuration on power-up - · One high drive output buffer that produces a copy of the 14.318-MHz reference - Programmable to 133, 124, 112, 103, 100 MHz and below - For 3 DIMM designs, see also the W40S11-23 buffer chip; for 4 DIMM designs, see the W40S12-24 or W40S01-04 chips ## **Key Specifications** | Supply Voltages: | VDD<br>VDD | Q3 = 3.3\<br>Q2 = 2.5\ | / ± 5%<br>/ ± 5% | |------------------------------------------------------------|------------|------------------------|------------------| | CPU Output Jitter: | | | 200 ps | | CPU, PCI Output Edge Rate: | | ≥ | 1 V/ns | | CPU0:1 Output Skew: | | | 175 ps | | PCI_F, PCI1:6 Output Skew: | | | 500 ps | | CPU to PCI Output Skew: | 1.5–4.0 | ns (CPU | leads) | | Logic inputs and REF2X/SEL48# resistors, except SEL100/66# | | | | | SEL100/66# | CPU(0:1) | PCI | |------------|----------|----------| | 1 | 100 MHz | 33.3 MHz | | 0 | 66.8 MHz | 33.4 MHz | #### **Pin Definitions** | Pin Name | Pin No. | Pin Type | Pin Description | |------------------|--------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU0:1 | 22, 21 | 0 | <b>CPU Clock Outputs 0 through 1:</b> These two CPU clocks run at a frequency set by SEL100/66#, or through the I <sup>2</sup> C serial programming interface. Output voltage swing is set by the voltage applied to VDDQ2. | | PCI1:6<br>PCI_F | 5, 6, 7, 8, 10,<br>11, 4 | 0 | <b>PCI Clock Outputs 1 through 6 and PCI_F:</b> These seven PCI clock outputs run synchronously to the CPU clock. Voltage swing is set by the power connection to VDDQ3. | | IOAPIC | 24 | 0 | <i>IOAPIC Clock Output:</i> Provides 14.318-MHz fixed frequency. The output voltage swing is set by the power connection to VDDQ2. | | 48MHz | 13 | 0 | <b>48-MHz Output:</b> Fixed 48-MHz USB output. Output voltage swing is controlled by voltage applied to VDDQ3. | | 24/48MHz | 14 | 0 | 24-MHz or 48-MHz Output: Frequency is set by the state of pin 27 on power-up. | | REF2X/<br>SEL48# | 27 | I/O | I/O Dual-Function REF2X and SEL48# pin: Upon power-up, the state of SEL48# is latched. The initial state is set by either a 10K resistor to GND or to VDD. A 10K resistor to GND causes pin 14 to output 48 MHz. If the pin is strapped to VDD, pin 14 will output 24 MHz. After 2ms, the pin becomes a high drive output that produces a copy of 14.318 MHz. | | SEL100/66# | 16 | I | <b>Frequency Selection Input:</b> Selects CPU output frequency as shown in <i>Table 1</i> on page 1. | | SDATA | 18 | I/O | $\it P^2C$ Data Pin: Data should be presented to this input as described in the serial data interface section of this data sheet. Internal 250-kΩ pull-up resistor. | | SCLOCK | 17 | ļ | <b>I</b> <sup>2</sup> C clock Pin: The I <sup>2</sup> C Data clock should be presented to this input as described in the serial data interface section of this data sheet. | | X1 | 1 | I | Crystal Connection or External Reference Frequency Input: Connect to either a 14.318-MHz crystal or other reference signal. | | X2 | 2 | I | <b>Crystal Connection:</b> An input connection for an external 14.318-MHz crystal. If using an external reference, this pin must be left unconnected. | | VDDQ3 | 9, 12, 20, 26 | Р | <b>Power Connection:</b> Power supply for PCI_F and PCI1:6 output buffers, 48MHz USB output buffers, Reference output buffer, core logic and PLL circuitry. Connect to 3.3V supply. | | VDDQ2 | 23, 25 | Р | <b>Power Connection:</b> Power supply for IOAPIC and CPU0:1 output buffers. Connect to 2.5V supply. | | GND | 3, 15, 19, 28 | G | <b>Ground Connections:</b> Connect all ground pins to the common system ground plane. | ## Overview The W131 was developed to meet specific system requirements of the BX<sup>™</sup> chipset. It is perfectly suited for applications requiring just a single CPU. The pinout of this device was defined by Cypress so that it would be easy to make slight alterations to the layout of a board using the Intel®-defined 48 pin standard solution for BX motherboards requiring dual processor support, and then replace that clock chip with the W131. Cypress's proprietary spread spectrum frequency synthesis technique is a feature of the CPU and PCI outputs. When enabled, this feature reduces the peak EMI measurements of not only the output signals and their harmonics, but also of any other clock signals that are properly synchronized to them. The -0.5% modulation profile matches that defined as acceptable in Intel's clock specification. Cypress also provides SDRAM clock buffers designed to be used in conjunction with the W131 and BX chipset. For 3 DIMM designs, consider the W40S11-23; for 4 DIMM designs either the W40S12-24 or W40S01-04 works well. #### **Functional Description** ## I/O Pin Operation Pin 27 is a dual-purpose I/O pin. Upon power-up this pin acts as a logic input, allowing the determination of assigned device functions. A short time after power-up, the logic state of the pin is latched and the pin becomes a clock output. This feature reduces device pin count by combining clock outputs with input select pins. An external 10-k $\Omega$ "strapping" resistor is connected between the I/O pin and ground or V<sub>DD</sub>. Connection to ground sets a latch to "0," connection to V<sub>DD</sub> sets a latch to "1." Figure 1 and Figure 2 show two suggested methods for strapping resistor connections. Upon W131 power-up, the first 2 ms of operation is used for input logic selection. During this period, the Reference clock output buffer is three-stated, allowing the output strapping resistor on the I/O pin to pull the pin and its associated capacitive clock load to either a logic HIGH or LOW state. At the end of the 2-ms period, the established logic "0" or "1" condition of the I/O pin is then latched. Next the output buffer is enabled, which converts the I/O pin into an operating clock output. The 2-ms timer starts when $V_{DD}$ reaches 2.0V. The input bit can only be reset by turning $V_{DD}$ off and then back on again. It should be noted that the strapping resistor has no significant effect on clock output signal integrity. The drive impedance of a clock output is $25\Omega$ (nominal), which is minimally affected by the $10\text{-}k\Omega$ strap to ground or $V_{DD}.$ As with the series termination resistor, the output strapping resistor should be placed as close to the I/O pin as possible in order to keep the interconnecting trace short. The trace from the resistor to ground or $V_{DD}$ should be kept less than two inches in length to prevent system noise coupling during input logic sampling. When the clock output is enabled following the 2-ms input period, a 14.318-MHz output frequency is delivered on the pin, assuming that $V_{DD}$ has stabilized. If $V_{DD}$ has not yet reached full value, output frequency initially may be below target but will increase to target once $V_{DD}$ voltage has stabilized. In either case, a short output clock cycle may be produced from the CPU clock outputs when the outputs are enabled. Figure 1. Input Logic Selection Through Resistor Load Option Figure 2. Input Logic Selection Through Jumper Option ## **Spread Spectrum Frequency Timing Generator** The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in *Figure 3*. As shown in *Figure 3*, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is: $$dB = 6.5 + 9*log_{10}(P) + 9*log_{10}(F)$$ where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured. The output clock is modulated with a waveform depicted in Figure 4. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin, produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is ±0.5% of the center frequency. Figure 4 details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices. Spread Spectrum clocking is activated or deactivated by selecting the appropriate values for bits 1–0 in data byte 0 of the $\rm I^2C$ data stream. Refer to *Table 5* for more details. Figure 3. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation Figure 4. Typical Modulation Profile ## **Serial Data Interface** The W131 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the W124 initializes with default register settings, therefore the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of device pins SDATA and SCLOCK. In motherboard applications, SDATA and SCLOCK are typically driven by two logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if required. The interface can also be used during system operation for power management functions. *Table 2* summarizes the control functions of the serial data interface. ## Operation Data is written to the W131 in ten bytes of eight bits each. Bytes are written in the order shown in *Table 3*. Table 2. Serial Data Interface Control Functions Summary | Control Function | Description | Common Application | |----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Clock Output Disable | Any individual clock output(s) can be disabled. Disabled outputs are actively held LOW. | Unused outputs are disabled to reduce EMI and system power. Examples are clock outputs to unused PCI slots. | | CPU Clock Frequency<br>Selection | Provides CPU/PCI frequency selections beyond the 100- and 66.66-MHz selections that are provided by the SEL100/66# pin. Frequency is changed in a smooth and controlled fashion. | For alternate microprocessors and power management options. Smooth frequency transition allows CPU frequency change under normal system operation. | | Output Three-state | Puts all clock outputs into a high-impedance state. | Production PCB testing. | | Test Mode | All clock outputs toggle in relation to X1 input, internal PLL is bypassed. Refer to <i>Table 6</i> . | Production PCB testing. | | (Reserved) | Reserved function for future device revision or production device testing. | No user application. Register bit must be written as 0. | **Table 3. Byte Writing Sequence** | Byte Sequence | Byte Name | Bit Sequence | Byte Description | |---------------|-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Slave Address | 11010010 | Commands the W131 to accept the bits in Data Bytes 3–6 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the W124 is 11010010. Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). | | 2 | Command<br>Code | Don't Care | Unused by the W131, therefore bit values are ignored (Don't Care). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. | | 3 | Byte Count | Don't Care | Unused by the W131, therefore bit values are ignored (Don't Care). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. | | 4 | Data Byte 0 | Don't Care | Refer to Cypress SDRAM drivers (W40S11-23, W40S12-24, W40S01- | | 5 | Data Byte 1 | | 04H). | | 6 | Data Byte 2 | | | | 7 | Data Byte 3 | Refer to Table 4 | The data bits in these bytes set internal W124 registers that control | | 8 | Data Byte 4 | | device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010, as noted above. For description of bit | | 9 | Data Byte 5 | | control functions, refer to <i>Table 4</i> , Data Byte Serial Configuration Map. | | 10 | Data Byte 6 | | | ## **Writing Data Bytes** Each bit in the data bytes controls a particular device function except for the "reserved" bits, which must be written as a logic 0. Bits are written MSB (most significant bit) first, which is bit 7. Table 4 gives the bit formats for registers located in Data Bytes 3–6 Table 5 details additional frequency selections that are available through the serial data interface. Table 6 details the select functions for Byte 3, bits 1 and 0. Table 4. Data Bytes 3-6 Serial Configuration Map | | Affe | cted Pin | | Bit Control | | | |---------|---------|----------|----------------------------------|----------------------------------------------------------|----------------------------------------------|---------| | Bit(s) | Pin No. | Pin Name | Control Function | 0 | 1 | Default | | Data By | te 3 | • | | - | | | | 7 | _ | _ | (Reserved) | _ | _ | 0 | | 6 | _ | _ | SEL_2 | Refer to | Table 5 | 0 | | 5 | _ | _ | SEL_1 | Refer to | Table 5 | 0 | | 4 | _ | _ | SEL_0 | Refer to | Table 5 | 0 | | 3 | _ | _ | BYT3/SEL pin control | Frequency<br>Controlled by<br>external<br>SEL100/66# pin | Frequency<br>Controlled by BYT3<br>SEL (2:0) | 0 | | 2 | _ | _ | (Reserved) | _ | _ | 0 | | 1-0 | _ | _ | 0 0 Normal Operation 1 Test Mode | um on (see <i>Table 5</i> for<br>5% Modulation | | 00 | | Data By | te 4 | | | | | | | 7 | _ | _ | (Reserved) | _ | - | 0 | | 6 | 14 | 24/48MHz | Clock output disable | Low | Active | 1 | | 5 | _ | - | (Reserved) | _ | _ | 0 | | 4 | - | _ | (Reserved) | _ | - | 0 | | 3 | - | _ | (Reserved) | _ | - | 0 | | 2 | 21 | CPU1 | Clock Output Disable | Low | Active | 1 | | 1 | _ | _ | (Reserved) | _ | - | 0 | | 0 | 22 | CPU0 | Clock Output Disable | Low | Active | 1 | | Data By | te 5 | | | | | | | 7 | 4 | PCI_F | Clock Output Disable | Low | Active | 1 | | 6 | 11 | PCI6 | Clock Output Disable | Low | Active | 1 | | 5 | 10 | PCI5 | Clock Output Disable | Low | Active | 1 | | 4 | _ | _ | (Reserved) | _ | _ | 0 | | 3 | 8 | PCI4 | Clock Output Disable | Low | Active | 1 | | 2 | 7 | PCI3 | Clock Output Disable | Low | Active | 1 | | 1 | 6 | PCI2 | Clock Output Disable | Low | Active | 1 | | 0 | 5 | PCI1 | Clock Output Disable | Low | Active | 1 | | Data By | te 6 | | • | • | | | | 7 | _ | _ | (Reserved) | _ | _ | 0 | | 6 | _ | - | (Reserved) | _ | _ | 0 | | 5 | 24 | IOAPIC | Clock Output Disable | Low | Active | 1 | | | | • | • | • | | | Table 4. Data Bytes 3–6 Serial Configuration Map (continued) | | Affected Pin | | | Bit Control | | | |--------|--------------|----------|-------------------------------------|-------------|--------|---------| | Bit(s) | Pin No. | Pin Name | Control Function | 0 | 1 | Default | | 4 | _ | _ | (Reserved) | _ | _ | 0 | | 3 | _ | _ | (Reserved) | _ | _ | 0 | | 2 | _ | - | (Reserved) | _ | _ | 0 | | 1 | 27 | REF2X | Clock Output Disable <sup>[1]</sup> | Low | Active | 1 | | 0 | 27 | REF2X | Clock Output Disable <sup>[1]</sup> | Low | Active | 1 | Table 5. Additional Frequency Selections through Serial Data Interface Data Bytes | Input Conditions | | Input Conditions Output Frequency | | If Spread Spectrum is On | | |------------------|------------------------|-----------------------------------|-------------------|--------------------------|-------------------| | D | Data Byte 0, Bit 3 = 1 | | | | | | Bit 6<br>SEL_2 | Bit 5<br>SEL_1 | Bit 4<br>SEL_0 | CPU Outputs (MHz) | PCI Outputs<br>(MHz) | Spread Percentage | | 0 | 0 | 0 | 124 | 41.3 | −0.5% Down | | 0 | 0 | 1 | 75 | 37.5 | −0.5% Down | | 0 | 1 | 0 | 83.3 | 41.6 | −0.5% Down | | 0 | 1 | 1 | 66.8 | 33.4 | −0.5% Down | | 1 | 0 | 0 | 103 | 34.3 | −0.5% Down | | 1 | 0 | 1 | 112 | 37.3 | −0.5% Down | | 1 | 1 | 0 | 133.3 | 44.43 | −0.5% Down | | 1 | 1 | 1 | 100 | 33.3 | −0.5% Down | Table 6. Select Function for Data Byte 3, Bits 0:1 | | Input Conditions | | Output Conditions | | | | | |-------------------------|------------------|--------|-------------------|-----------------------|------------|--------|--------| | | Data | Byte 3 | PCI_F, | REF2X, | | | | | Function | Bit 1 | Bit 0 | CPU0:1 | PCI1:6 | IOAPIC | 48MHZ | 24MHZ | | Normal Operation | 0 | 0 | Note 2 | Note 2 | 14.318 MHz | 48 MHz | 24 MHz | | Test Mode | 0 | 1 | X1/2 | CPU/2 or 3 | X1 | X1/2 | X1/4 | | Spread Spectrum<br>Mode | 1 | 0 | see Table 5 | see <i>Table</i><br>5 | 14.318 MHz | 48 MHz | 24 MHz | | Three-state | 1 | 1 | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Hi-Z | ## Notes: Data Byte 6, bits 0, 1 must be programmed to the same polarity. CPU and PCI frequency selections are listed in *Table 1* and *Table 5*. Document #: 38-07310 Rev. \*\* Page 7 of 13 ## **Absolute Maximum Ratings** Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. | Parameter | Description | Rating | Unit | |-----------------------------------|----------------------------------------|--------------|------| | V <sub>DD</sub> , V <sub>IN</sub> | Voltage on Any Pin with Respect to GND | -0.5 to +7.0 | V | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | T <sub>B</sub> | Ambient Temperature under Bias | -55 to +125 | °C | | T <sub>A</sub> | Operating Temperature | 0 to +70 | °C | | ESD <sub>PROT</sub> | Input ESD Protection | 2 (min.) | kV | ## **DC Electrical Characteristics:** $T_A = 0$ °C to +70°C, $V_{DDQ3} = 3.3V \pm 5\%$ ; $V_{DDQ2} = 2.5V \pm 5\%$ | Parameter | Description | | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------|---------------|--------------------------------------------------|-----------|------|-----------------------|------| | Supply Cur | rent | | - | <b>'</b> | | | | | I <sub>DDQ3</sub> | Combined 3.3V Supp | ly Current | CPU0:1 =100 MHz<br>Outputs Loaded <sup>[3]</sup> | | 85 | | mA | | I <sub>DDQ2</sub> | Combined 2.5V Supp | ly Current | CPU0:1 =100 MHz<br>Outputs Loaded <sup>[3]</sup> | | 30 | | mA | | Logic Input | s | | | | | | | | V <sub>IL</sub> | Input Low Voltage | | | GND - 0.3 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | | V <sub>DD</sub> + 0.3 | V | | I <sub>IL</sub> | Input Low Current <sup>[4]</sup> | | | | | -25 | μA | | I <sub>IH</sub> | Input High Current <sup>[4]</sup> | | | | | 10 | μA | | I <sub>IL</sub> | Input Low Current (SI | EL100/66#) | | | | <b>-</b> 5 | μA | | I <sub>IH</sub> | Input High Current (SEL100/66#) | | | | | 5 | μA | | Clock Outp | uts | | | | | | | | V <sub>OL</sub> | Output Low Voltage | | I <sub>OL</sub> = 1 mA | | | 50 | mV | | V <sub>OH</sub> | Output High Voltage | | $I_{OH} = -1 \text{ mA}$ | 3.1 | | | V | | $V_{OH}$ | Output High Voltage | CPU0:1/IOAPIC | $I_{OH} = -1 \text{ mA}$ | 2.2 | | | V | | I <sub>OL</sub> | Output Low Current | CPU0:1 | V <sub>OL</sub> = 1.25V | 27 | 57 | 97 | mA | | | | PCI_F, PCI1:6 | V <sub>OL</sub> = 1.5V | 20.5 | 53 | 139 | mA | | | | IOAPIC | V <sub>OL</sub> = 1.25V | 40 | 85 | 140 | mA | | | | REF2X | V <sub>OL</sub> = 1.5V | 50 | 74 | 152 | mA | | | | 48MHz, 24MHz | V <sub>OL</sub> = 1.5V | 25 | 37 | 76 | mA | | I <sub>OH</sub> | Output High Current | CPU0:1 | V <sub>OH</sub> = 1.25V | 25 | 55 | 97 | mA | | | | PCI_F, PCI1:6 | V <sub>OH</sub> = 1.5V | 31 | 55 | 189 | mA | | | | IOAPIC | V <sub>OH</sub> = 1.25V | 40 | 87 | 155 | mA | | | | REF2X | V <sub>OH</sub> = 1.5V | 54 | 88 | 188 | mA | | | | 48MHz, 24MHz | V <sub>OH</sub> = 1.5V | 27 | 44 | 94 | mA | #### Notes: <sup>3.</sup> Clock outputs loaded with 6" $60\Omega$ transmission lines with 20-pF capacitors. 4. W131 logic inputs have internal pull-up resistors, except SEL100/66# (pull-ups not CMOS level). ## **DC Electrical Characteristics:** $T_A = 0$ °C to +70°C, $V_{DDQ3} = 3.3$ V ± 5%; $V_{DDQ2} = 2.5$ V ± 5% (continued) | Parameter | Description | Test Condition | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------------------------------|--------------------|------|------|------|------| | Crystal Osc | cillator | | | | | | | V <sub>TH</sub> | X1 Input Threshold Voltage <sup>[5]</sup> | $V_{DDQ3} = 3.3V$ | | 1.65 | | V | | C <sub>LOAD</sub> | Load Capacitance, as seen by External Crystal <sup>[6]</sup> | | | 14 | | pF | | C <sub>IN,X1</sub> | X1 Input Capacitance <sup>[7]</sup> | Pin X2 unconnected | | 28 | | pF | | Pin Capaci | tance/Inductance | | • | - | | • | | C <sub>IN</sub> | Input Pin Capacitance | Except X1 and X2 | | | 5 | pF | | C <sub>OUT</sub> | Output Pin Capacitance | | | | 6 | pF | | L <sub>IN</sub> | Input Pin Inductance | | | | 7 | nH | ## **AC Electrical Characteristics** ## $T_A = 0$ °C to +70°C; $V_{DDQ3} = 3.3V \pm 5\%$ ; $VDDQ2 = 2.5V \pm 5\%$ ; $f_{XTL} = 14.31818$ MHz AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output; Spread Spectrum clocking is disabled. ## CPU Clock Outputs CPU0:1 (Lump Capacitance Test Load = 20 pF) | | | | CPU = 66.8 MHz | | | CPU = 100 MHz | | | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------|------|------|---------------|------|------|------| | Parameter | Description | <b>Test Condition/Comments</b> | | Тур. | Max. | Min. | Тур. | Max. | Unit | | t <sub>P</sub> | Period | Measured on rising edge at 1.25. | 15 | | 15.5 | 10 | | 10.5 | ns | | t <sub>H</sub> | High Time | Duration of clock cycle above 2.0V. | 5.2 | | | 3.0 | | | ns | | tL | Low Time | Duration of clock cycle below 0.4V. | 5.0 | | | 2.8 | | | ns | | t <sub>R</sub> | Output Rise Edge Rate | Measured from 0.4V to 2.0V. | 1 | | 4 | 1 | | 4 | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | Measured from 2.0V to 0.4V. | 1 | | 4 | 1 | | 4 | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.25V. | | | 55 | 45 | | 55 | % | | t <sub>JC</sub> | Jitter, Cycle-to-Cycle | Measured on rising edge at 1.25V. Maximum difference of cycle time between two adjacent cycles. | | | 200 | | | 200 | ps | | t <sub>SK</sub> | Output Skew | Measured on rising edge at 1.25V. | | | 175 | | | 175 | ps | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 3 | | | 3 | ms | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 20 | | | 20 | | Ω | #### Notes: X1 input threshold voltage (typical) is V<sub>DD</sub>/2. The W131 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 14 pF; this includes typical stray capacitance of short PCB traces to crystal. X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected). W131 ## PCI Clock Outputs, PCI1:6 and PCI\_F (Lump Capacitance Test Load = 30 pF | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Unit | |-----------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>P</sub> | Period | Measured on rising edge at 1.5V. | 30 | | | ns | | t <sub>H</sub> | High Time | Duration of clock cycle above 2.4V. | 12.0 | | | ns | | tL | Low Time | Duration of clock cycle below 0.4V. | 12.0 | | | ns | | t <sub>R</sub> | Output Rise Edge Rate | Measured from 0.4V to 2.4V. | 1 | | 4 | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | Measured from 2.4V to 0.4V. | 1 | | 4 | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.5V. | 45 | | 55 | % | | t <sub>JC</sub> | Jitter, Cycle-to-Cycle | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles. | | | 250 | ps | | t <sub>SK</sub> | Output Skew | Measured on rising edge at 1.5V. | | | 500 | ps | | t <sub>O</sub> | CPU to PCI Clock Offset | Covers all CPU/PCI outputs. Measured on rising edge at 1.5V. CPU leads PCI output. | 1.5 | | 4.0 | | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1ms from power-up. Short cycles exist prior to frequency stabilization. | | | 3 | ms | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 30 | | Ω | ## IOAPIC Clock Outputs (Lump Capacitance Test Load = 20 pF) | | | | | CPU = 66.8/100 MHz | | | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------|--------------------|------|------|--| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Unit | | | f | Frequency, Actual | Frequency generated by crystal oscillator. | 14.31818 | | | MHz | | | t <sub>R</sub> | Output Rise Edge Rate | Measured from 0.4V to 2.0V. | 1 4 | | | V/ns | | | t <sub>F</sub> | Output Fall Edge Rate | Measured from 2.0V to 0.4V. | 1 | | 4 | V/ns | | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.25V. | 45 | | 55 | % | | | t <sub>A</sub> | Jitter, Absolute | Measured on rising edge at 1.25V. Maximum deviation of clock period. | | | 500 | | | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 3 | ms | | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 15 | | Ω | | ## REF2X Clock Outputs (Lump Capacitance Test Load = 20 pF) | | | | CPU: | | | | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------|------|------|------|--| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Unit | | | f | Frequency, Actual | Frequency generated by crystal oscillator. | 14.318 | | | MHz | | | t <sub>R</sub> | Output Rise Edge Rate | Measured from 0.4V to 2.4V. | 1 4 | | V/ns | | | | t <sub>F</sub> | Output Fall Edge Rate | Measured from 2.4V to 0.4V. | 1 | | 4 | V/ns | | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.5V. | 45 | | 55 | % | | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 3 | ms | | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 20 | | Ω | | ## 48-MHz and 24-MHz Clock Output (Lump Capacitance Test Load = 20 pF) | | | | CPU | | | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------------------|------|------| | Parameter | Description | Test Condition/Comments | | Тур. | Max. | Unit | | f | Frequency, Actual | Determined by PLL divider ratio (see m/nbelow). | | 48.008<br>24.004 | | MHz | | f <sub>D</sub> | Deviation from 48 MHz | (48.008 – 48)/48 | +167 | | | ppm | | m/n | PLL Ratio | (14.31818 MHz x 57/17 = 48.008 MHz) | 5 | 7/17, 57/3 | 4 | | | t <sub>R</sub> | Output Rise Edge Rate | Measured from 0.4V to 2.4V. | 0.5 | | 2 | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | Measured from 2.4V to 0.4V. | 0.5 | | 2 | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.5V. | 45 | | 55 | % | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 3 | ms | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 40 | | Ω | ## **Ordering Information** | Ordering Code | Package Name | Package Type | |---------------|--------------|------------------------| | W131 | G | 28-pin SOIC (300 mils) | ## **Package Diagram** - A MAXIMUM DIE THICKNESS ALLOWABLE IS 025 - **DIMENSIONING & TOLERANCES PER ANSI.** - \_\_\_\_\_Y14.5M 1982. \_\_\_\_\_\_\_T" IS A REFERENCE DATUM. - 28. "" IS A REFERENCE DATUM. △ "D" & "E" ARE REFERENCE DATUMS AND DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS, BUT DOES INCLUDE MOLD MISMATCH AND ARE MEASURED AT THE MOLD PLASTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0,006 INCHES PER SIDE. □ "L" IS THE LENGTH OF TERMINAL FOR SOLDERING TO A SUBSTRATE. □ "N" IS THE NUMBER OF TERMINAL POSITIONS. - TERMINAL POSITIONS ARE SHOWN FOR REFERENCE ONLY. - REFERENCE ONLY. SOME DEADS SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITHIN .003 INCHES AT SEATING PLANE. OLITICAL SEATING PLANE. OLITICAL SEATING PLANE. OLITICAL SEATING PLANE. AND DEPEND ON ASSEMBLY LOCATION. THE POCKETS ON THE BOTTOM ARE OPTIONAL. - 11 CONTROLLING DIMENSION: INCHES ## THIS TABLE IN INCHES | S | COMMON | | | | NOTE | | 3 | | 5 | |----------------|----------------|------------|-------|----------------|--------|------|------|------|----------| | M<br>B | D | DIMENSIONS | | | VARI- | D | | | N | | 2 | MIN. | NOM. | MAX. | T <sub>E</sub> | ATIONS | MIN. | NOM. | MAX. | | | Α | .097 | .101 | .104 | | AA | .402 | .407 | .412 | 16 | | A <sub>i</sub> | .0050 | .009 | .0115 | | AB | .451 | .456 | .461 | 18 | | A₂ | .090 | .092 | .094 | | AC | .500 | .505 | .510 | 20<br>24 | | В | .014 | .016 | .019 | | AD | .602 | .607 | .612 | 24 | | C | .0091 | .010 | .0125 | | AE | .701 | .706 | .711 | 28 | | D | SEE VARIATIONS | | | 3 | | | | | | | Ē | .292 | .296 | .299 | | | | | | | | е | | .050 BSC | | | | | | | | | Н | .400 | .406 | .410 | | | | | | | | h | .010 | .013 | .016 | | | | | | | | L | .024 | .032 | .040 | | | | | | | | N<br>& | SEE VARIATIONS | | | 5 | | | | | | | 8 | 0° | 5° | 8° | | | | | | | | Х | .085 | .093 | .100 | | | | | | | ## THIS TABLE IN MILLIMETERS | S | COMMON | | | | NOTE | | 3 | | 5 | |----------------|----------------|----------|-------|------------------|--------|-------|-------|-------|----| | M<br>B | DIMENSIONS | | | N <sub>O</sub> T | VARI- | D | | | N | | 0 | MIN. | NOM. | MAX. | T <sub>E</sub> | ATIONS | MIN. | NOM. | MAX. | | | Α | 2.46 | 2.56 | 2.64 | | AA | 10.21 | 10.34 | 10.46 | 16 | | A | 0.127 | 0.22 | 0.29 | | AB | 11.46 | 11.58 | 11.71 | 18 | | A <sub>2</sub> | 2.29 | 2.34 | 2.39 | | AC | 12.70 | 12.83 | 12.95 | 20 | | В | 0.35 | 0.41 | 0.48 | | AD | 15.29 | 15.42 | 15.54 | 24 | | C | 0.23 | 0.25 | 0.32 | | AE | 17.81 | 17.93 | 18.06 | 28 | | D | SEE VARIATIONS | | | 3 | | | | | | | E | 7.42 | 7.52 | 7.59 | | | | | | | | е | | 1.27 BSC | | | | | | | | | H | 10.16 | 10.31 | 10.41 | | | | | | | | h | 0.25 | 0.33 | 0.41 | | | | | | | | L | 0.61 | 0.81 | 1.02 | | | | | | | | N | SEE VARIATIONS | | 5 | | | | | | | | œ | 0° | 5° | 8° | | | | | | | | Χ | 2.16 | 2.36 | 2.54 | | | | | | | Purchase of I<sup>2</sup>C components from Cypress, or one of its sublicensed Associated Companies, conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. Intel is a registered trademark of Intel Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders. | Document Title: W131 Spread Spectrum BX System Frequency Synthesizer Document Number: 38-07310 | | | | | | | | | |------------------------------------------------------------------------------------------------|---------|---------------|--------------------|-------------------------------------------|--|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | | ** | 113221 | 04/04/02 | IKA | Convert from ICW format to Cypress format | | | | |