

# Three-PLL General-Purpose EPROM Programmable Clock Generator

| Features                                                                     | Benefits                                                   |
|------------------------------------------------------------------------------|------------------------------------------------------------|
| Three integrated phase-locked loops                                          | Generates up to 3 custom frequencies from external sources |
| EPROM programmability                                                        | Easy customization and fast turnaround                     |
| Factory-programmable (CY2292) or field-programmable (CY2292F) device options | Programming support available for all opportunities        |
| Low-skew, low-jitter, high-accuracy outputs                                  | Meets critical industry standard timing requirements       |
| Power-management options (Shutdown, OE, Suspend)                             | Supports low-power applications                            |
| Frequency select option                                                      | 8 user-selectable frequencies on CPU PLL                   |
| Smooth slewing on CPUCLK                                                     | Allows downstream PLLs to stay locked on CPUCLK output     |
| Configurable 3.3V or 5V operation                                            | Enables application compatibility                          |
| 16-pin SOIC Package (TSSOP: F only)                                          | Industry-standard packaging saves on board space           |

#### **Selector Guide**

| Part Number | Outputs | Input Frequency Range                                              | Output Frequency Range                               | Specifics                                           |
|-------------|---------|--------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|
| CY2292      | 6       | 10 MHz–25 MHz (external crystal)<br>1 MHz–30 MHz (reference clock) | 76.923 kHz–100 MHz (5V)<br>76.923 kHz–80 MHz (3.3V)  | Factory Programmable<br>Commercial Temperature      |
| CY2292I     | 6       | 10 MHz–25 MHz (external crystal)<br>1 MHz–30 MHz (reference clock) | 76.923 kHz–90 MHz (5V)<br>76.923 kHz–66.6 MHz (3.3V) | Factory Programmable<br>Industrial Temperature      |
| CY2292F     | 6       | 10 MHz–25 MHz (external crystal)<br>1 MHz–30 MHz (reference clock) | 76.923 kHz–90 MHz (5V)<br>76.923 kHz–66.6 MHz (3.3V) | <i>Field Programmable</i><br>Commercial Temperature |
| CY2292FI    | 6       | 10 MHz–25 MHz (external crystal)<br>1 MHz–30 MHz (reference clock) | 76.923 kHz–80 MHz (5V)<br>76.923 kHz–60.0 MHz (3.3V) | <i>Field Programmable</i><br>Industrial Temperature |
| CY2292FZ    | 6       | 10 MHz–25 MHz (external crystal)<br>1 MHz–30 MHz (reference clock) | 76.923 kHz–90 MHz (5V)<br>76.923 kHz–66.6 MHz (3.3V) | <i>Field Programmable</i><br>Commercial Temperature |

### Logic Block Diagram





### **Pin Configurations**



#### **Pin Summary**

| Name                      | Pin Number<br>CY2292 | Description                                                                                                                                                                                        |
|---------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKC                      | 1                    | Configurable clock output C.                                                                                                                                                                       |
| V <sub>DD</sub>           | 2, 14                | Voltage supply.                                                                                                                                                                                    |
| GND                       | 3, 11                | Ground.                                                                                                                                                                                            |
| XTALIN <sup>[1]</sup>     | 4                    | Reference crystal input or external reference clock input.                                                                                                                                         |
| XTALOUT <sup>[1, 2]</sup> | 5                    | Reference crystal feedback.                                                                                                                                                                        |
| XBUF                      | 6                    | Buffered reference clock output.                                                                                                                                                                   |
| CLKD                      | 7                    | Configurable clock output D.                                                                                                                                                                       |
| CPUCLK                    | 8                    | CPU frequency clock output.                                                                                                                                                                        |
| CLKB                      | 9                    | Configurable clock output B.                                                                                                                                                                       |
| CLKA                      | 10                   | Configurable clock output A.                                                                                                                                                                       |
| S0                        | 12                   | CPU clock select input, bit 0.                                                                                                                                                                     |
| S1                        | 13                   | CPU clock select input, bit 1.                                                                                                                                                                     |
| S2/SUSPEND                | 15                   | CPU clock select input, bit 2. Optionally enables suspend feature when LOW. <sup>[3]</sup>                                                                                                         |
| SHUTDOWN/OE               | 16                   | Places outputs in three-state <sup>[4]</sup> condition and shuts down chip when LOW. Optionally, only places outputs in three-state <sup>[4]</sup> condition and does not shut down chip when LOW. |

Notes:

For best accuracy, use a parallel-resonant crystal, C<sub>LOAD</sub> ≈ 17 pF or 18 pF.
Float XTALOUT pin if XTALIN is driven by reference clock (as opposed to crystal).
Please refer to application note "Understanding the CY2291, CY2292 and CY2295" for more information.
The CY2292 has weak pull-downs on all outputs. Hence, when a three-state condition is forced on the outputs, the output pins are pulled LOW.



### Operation

The CY2292 is a third-generation family of clock generators. The CY2292 is upwardly compatible with the industry standard ICD2023 and ICD2028 and continues their tradition by providing a high level of customizable features to meet the diverse clock generation needs of modern motherboards and other synchronous systems.

All parts provide a highly configurable set of clocks for PC motherboard applications. Each of the four configurable clock outputs (CLKA–CLKD) can be assigned 1 of 30 frequencies in any combination. Multiple outputs configured for the same or related<sup>[3]</sup> frequencies will have low ( $\leq$ 500 ps) skew, in effect providing on-chip buffering for heavily loaded signals.

The CY2292 can be configured for either 5V or 3.3V operation. The internal ROM tables use EPROM technology, allowing full customization of output frequencies. The reference oscillator has been designed for 10-MHz to 25-MHz crystals, providing additional flexibility. No external components are required with this crystal. Alternatively, an external reference clock of frequency between 1 MHz and 30 MHz can be used.

### **Output Configuration**

The CY2292 has four independent frequency sources on-chip. These are the reference oscillator, and three Phase-Locked Loops (PLLs). Each PLL has a specific function. The System PLL (SPLL) provides fixed output frequencies on the configurable outputs. The SPLL offers the most output frequency divider options. The CPU PLL (CPLL) is controlled by the select inputs (S0–S2) to provide eight user-selectable frequencies with smooth slewing between frequencies. The Utility PLL (UPLL) provides the most accurate clock. It is often used for miscellaneous frequencies not provided by the other frequency sources.

All configurations are EPROM programmable, providing short sample and production lead times. Please refer to the application note "Understanding the CY2291, CY2292, and CY2295" for information on configuring the part.

### **Power Saving Features**

The SHUTDOWN/OE input three-states the outputs when pulled LOW. If system shutdown is enabled, a LOW on this pin also shuts off the PLLs, counters, the reference oscillator, and

all other active components. The resulting current on the  $V_{DD}$  pins will be less than 50  $\mu A$  (for Commercial Temp. or 100  $\mu A$  for Industrial Temp.) After leaving shutdown mode, the PLLs will have to re-lock. All outputs have a weak pull-down so that the outputs do not float when three-stated.  $^{[4]}$ 

The S2/SUSPEND input can be configured to shut down a customizable set of outputs and/or PLLs, when LOW. All PLLs and any of the outputs can be shut off in nearly any combination. The only limitation is that if a PLL is shut off, all outputs derived from it must also be shut off. Suspending a PLL shuts off all associated logic, while suspending an output simply forces a three-state condition.<sup>[3]</sup>

The CPUCLK can slew (transition) smoothly between 8 MHz and the maximum output frequency (100 MHz at 5V/80 MHz at 3.3V for Commercial Temp. parts or 90 MHz at 5V/66.6 MHz at 3.3V for Industrial Temp. and for field-programmed parts). This feature is extremely useful in "Green" PC and laptop applications, where reducing the frequency of operation can result in considerable power savings. This feature meets all 486 and Pentium® processor slewing requirements.

### CyClocks<sup>™</sup> Software

CyClocks is an easy-to-use application that allows you to configure any one of the EPROM programmable clocks offered by Cypress. You may specify the input frequency, PLL and output frequencies, and different functional options. Please note the output frequency ranges in this data sheet when specifying them in CyClocks to ensure that you stay within the limits. CyClocks also has a power calculation feature that allows you to see the power consumption of your specific configuration. You can download a copy of CyClocks for free on Cypress's website at www.cypress.com.

### **Cypress FTG Programmer**

The Cypress Frequency Timing Generator (FTG) Programmer is a portable programmer designed to custom program our family of EPROM Field Programmable Clock Devices. The FTG programmers connect to a PC serial port and allow users of CyClocks software to quickly and easily program any of the CY2291F, CY2292F, CY2071AF, and CY2907F devices. The ordering code for the Cypress FTG Programmer is CY3670.



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Supply Voltage        | 0.5V to +7.0V   |
|-----------------------|-----------------|
| DC Input Voltage      | –0.5V to +7.0V  |
| Storage Temperature . | –65°C to +150°C |

| Max. Soldering Temperature (10 sec)                        | 260°C             |
|------------------------------------------------------------|-------------------|
| Junction Temperature                                       | 150°C             |
| Package Power Dissipation                                  | 750 mW            |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | <u>&gt;</u> 2000V |

### **Operating Conditions**<sup>[5]</sup>

| Parameter         | Description                                   | Part Numbers     | Min. | Max. | Unit |
|-------------------|-----------------------------------------------|------------------|------|------|------|
| V <sub>DD</sub>   | Supply Voltage, 5.0V operation                | All              | 4.5  | 5.5  | V    |
| V <sub>DD</sub>   | Supply Voltage, 3.3V operation                | All              | 3.0  | 3.6  | V    |
| T <sub>A</sub>    | Commercial Operating Temperature, Ambient     | CY2292/CY2292F   | 0    | +70  | °C   |
|                   | Industrial Operating Temperature, Ambient     | CY2292I/CY2292FI | -40  | +85  | °C   |
| C <sub>LOAD</sub> | Max. Load Capacitance 5.0V Operation          | All              |      | 25   | pF   |
| C <sub>LOAD</sub> | Max. Load Capacitance 3.3V Operation          | All              |      | 15   | pF   |
| f <sub>REF</sub>  | External Reference Crystal                    | All              | 10.0 | 25.0 | MHz  |
|                   | External Reference Clock <sup>[6, 7, 8]</sup> | All              | 1    | 30   | MHz  |

### **Electrical Characteristics, Commercial 5.0V**

| Parameter        | Description                                                              | Condi                                | tions               | Min. | Тур. | Max. | Unit |
|------------------|--------------------------------------------------------------------------|--------------------------------------|---------------------|------|------|------|------|
| V <sub>OH</sub>  | HIGH-Level Output Voltage                                                | I <sub>OH</sub> = 4.0 mA             |                     | 2.4  |      |      | V    |
| V <sub>OL</sub>  | LOW-Level Output Voltage                                                 | I <sub>OL</sub> = 4.0 mA             |                     |      |      | 0.4  | V    |
| V <sub>IH</sub>  | HIGH-Level Input Voltage <sup>[9]</sup>                                  | Except crystal pins                  |                     | 2.0  |      |      | V    |
| V <sub>IL</sub>  | LOW-Level Input Voltage <sup>[9]</sup>                                   | Except crystal pins                  |                     |      |      | 0.8  | V    |
| IIH              | Input HIGH Current                                                       | $V_{IN} = V_{DD} - 0.5V$             |                     |      | <1   | 10   | μΑ   |
| IIL              | Input LOW Current                                                        | V <sub>IN</sub> = +0.5V              |                     |      | <1   | 10   | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current                                                   | Three-state outputs                  | Three-state outputs |      |      | 250  | μΑ   |
| I <sub>DD</sub>  | V <sub>DD</sub> Supply Current <sup>[10]</sup><br>Commercial             | $V_{DD} = V_{DD}$ max., 5V operation |                     |      | 75   | 100  | mA   |
| I <sub>DDS</sub> | V <sub>DD</sub> Power Supply Current<br>in Shutdown Mode <sup>[10]</sup> | Shutdown active                      | CY2292/CY2292F      |      | 10   | 50   | μA   |

Notes:

5. 6.

7.

Electrical parameters are guaranteed by design with these operating conditions, unless otherwise noted. External input reference clock must have a duty cycle between 40% and 60%, measured at V<sub>DD</sub>/2. Please refer to application note "Crystal Oscillator Topics" for information on AC-coupling the external input reference clock. The oscillator circuit is optimized for a crystal reference and for external reference clocks up to 20 MHz. For external reference clocks above 20 MHz, it is recommended that a 1500 pull-up resistor to V<sub>DD</sub> be connected to the Xout pin. Xtal inputs have CMOS thresholds. 8. 9.

Load = Max, V<sub>ID</sub> = 0V or V<sub>DD</sub>, Typical (–104) configuration, CPUCLK = 66 MHz. Other configurations will vary. Power can be approximated by the following formula (multiply by 0.65 for 3V operation): I<sub>DD</sub>=10+0.06•(F<sub>CPLL</sub>+F<sub>VPLL</sub>+2•F<sub>SPLL</sub>)+0.27•(F<sub>CLKA</sub>+F<sub>CLKB</sub>+F<sub>CLKC</sub>+F<sub>CLKC</sub>+F<sub>CPUCLK</sub>+F<sub>XBUF</sub>). 10.



 $\mathsf{I}_{\mathsf{IL}}$ 

 $I_{OZ}$ 

 $I_{DD}$ 

IDDS

Unit

V V

V V

μΑ

μΑ

μΑ

mΑ

μΑ

Max.

0.4

0.8

10

10

250

65

50

<1

50

10

|                 | •                                       |                          |      |      |
|-----------------|-----------------------------------------|--------------------------|------|------|
| Parameter       | Description                             | Conditions               | Min. | Тур. |
| V <sub>OH</sub> | HIGH-Level Output Voltage               | I <sub>OH</sub> = 4.0 mA | 2.4  |      |
| V <sub>OL</sub> | LOW-Level Output Voltage                | I <sub>OL</sub> = 4.0 mA |      |      |
| V <sub>IH</sub> | HIGH-Level Input Voltage <sup>[9]</sup> | Except crystal pins      | 2.0  |      |
| V <sub>IL</sub> | LOW-Level Input Voltage <sup>[9]</sup>  | Except crystal pins      |      |      |
| IIH             | Input HIGH Current                      | $V_{IN} = V_{DD} - 0.5V$ |      | <1   |
|                 |                                         |                          |      |      |

 $V_{IN} = +0.5V$ 

Three-state outputs

Shutdown active

 $V_{DD} = V_{DD}$  Max., 3.3V operation

CY2292/CY2292F

### **Electrical Characteristics, Commercial 3.3V**

### **Electrical Characteristics, Industrial 5.0V**

Input LOW Current

Output Leakage Current

V<sub>DD</sub> Supply Current<sup>[10]</sup> Commercial

V<sub>DD</sub> Power Supply Current in Shutdown Mode<sup>[10]</sup>

| Parameter        | Description                                                              | Condit                               | tions                   | Min. | Тур. | Max. | Unit |
|------------------|--------------------------------------------------------------------------|--------------------------------------|-------------------------|------|------|------|------|
| V <sub>OH</sub>  | HIGH-Level Output Voltage                                                | I <sub>OH</sub> = 4.0 mA             |                         | 2.4  |      |      | V    |
| V <sub>OL</sub>  | LOW-Level Output Voltage                                                 | I <sub>OL</sub> = 4.0 mA             |                         |      |      | 0.4  | V    |
| V <sub>IH</sub>  | HIGH-Level Input Voltage <sup>[9]</sup>                                  | Except crystal pins                  |                         | 2.0  |      |      | V    |
| V <sub>IL</sub>  | LOW-Level Input Voltage <sup>[9]</sup>                                   | Except crystal pins                  | Except crystal pins     |      |      | 0.8  | V    |
| I <sub>IH</sub>  | Input HIGH Current                                                       | $V_{IN} = V_{DD} - 0.5V$             |                         |      | < 1  | 10   | μΑ   |
| IIL              | Input LOW Current                                                        | V <sub>IN</sub> = +0.5V              | V <sub>IN</sub> = +0.5V |      | < 1  | 10   | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current                                                   | Three-state outputs                  |                         |      |      | 250  | μΑ   |
| I <sub>DD</sub>  | V <sub>DD</sub> Supply Current <sup>[10]</sup><br>Industrial             | $V_{DD} = V_{DD}$ Max., 5V operation |                         |      | 75   | 110  | mA   |
| I <sub>DDS</sub> | V <sub>DD</sub> Power Supply Current<br>in Shutdown Mode <sup>[10]</sup> | Shutdown active                      | CY2292I/CY2292FI        |      | 10   | 100  | μA   |



### **Electrical Characteristics, Industrial 3.3V**

| Parameter        | Description                                                           | Cond                                   | itions                   | Min. | Тур. | Max. | Unit |
|------------------|-----------------------------------------------------------------------|----------------------------------------|--------------------------|------|------|------|------|
| V <sub>OH</sub>  | HIGH-Level Output Voltage                                             | I <sub>OH</sub> = 4.0 mA               |                          | 2.4  |      |      | V    |
| V <sub>OL</sub>  | LOW-Level Output Voltage                                              | I <sub>OL</sub> = 4.0 mA               |                          |      |      | 0.4  | V    |
| V <sub>IH</sub>  | HIGH-Level Input Voltage <sup>[9]</sup>                               | Except crystal pins                    |                          | 2.0  |      |      | V    |
| V <sub>IL</sub>  | LOW-Level Input Voltage <sup>[9]</sup>                                | Except crystal pins                    |                          |      |      | 0.8  | V    |
| I <sub>IH</sub>  | Input HIGH Current                                                    | $V_{IN} = V_{DD} - 0.5V$               | $V_{IN} = V_{DD} - 0.5V$ |      | < 1  | 10   | μΑ   |
| IIL              | Input LOW Current                                                     | V <sub>IN</sub> = +0.5V                |                          |      | < 1  | 10   | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current                                                | Three-state outputs                    | Three-state outputs      |      |      | 250  | μΑ   |
| I <sub>DD</sub>  | V <sub>DD</sub> Supply Current <sup>[10]</sup><br>Industrial          | $V_{DD} = V_{DD}$ Max., 3.3V operation |                          |      | 50   | 70   | mA   |
| I <sub>DDS</sub> | V <sub>DD</sub> Power Supply Current in Shutdown Mode <sup>[10]</sup> | Shutdown active                        | CY2292I/CY2292FI         |      | 10   | 100  | μA   |

\_\_\_\_\_



# Switching Characteristics, Commercial 5.0V

| Parameter        | Name                                 | Descri                                                                              | iption                                                                  | Min.             | Тур.  | Max.                  | Unit       |
|------------------|--------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------|-------|-----------------------|------------|
| t <sub>1</sub>   | Output Period                        | Clock output range,<br>5V operation                                                 | CY2292                                                                  | 10<br>(100 MHz)  |       | 13000<br>(76.923 kHz) | ns         |
|                  |                                      |                                                                                     | CY2292F                                                                 | 11.1<br>(90 MHz) |       | 13000<br>(76.923 kHz) | ns         |
|                  | Output Duty<br>Cycle <sup>[11]</sup> | Duty cycle for outputs, d $f_{OUT} \ge 66 \text{ MHZ}$                              | efined as $t_2 \div t_1^{[12]}$                                         | 40%              | 50%   | 60%                   |            |
|                  |                                      | Duty cycle for outputs, d<br>f <sub>OUT</sub> < 66 MHZ                              | efined as t <sub>2</sub> ÷ t <sub>1</sub> <sup>[12]</sup>               | 45%              | 50%   | 55%                   |            |
| t <sub>3</sub>   | Rise Time                            | Output clock rise time <sup>[13</sup>                                               | ]                                                                       |                  | 3     | 5                     | ns         |
| t <sub>4</sub>   | Fall Time                            | Output clock fall time <sup>[13]</sup>                                              |                                                                         |                  | 2.5   | 4                     | ns         |
| t <sub>5</sub>   | Output Disable<br>Time               | Time for output to enter<br>SHUTDOWN/OE goes L                                      |                                                                         |                  | 10    | 15                    | ns         |
| t <sub>6</sub>   | Output Enable<br>Time                | Time for output to leave<br>SHUTDOWN/OE goes H                                      |                                                                         | 10               | 15    | ns                    |            |
| t <sub>7</sub>   | Skew                                 | Skew delay between any puts <sup>[3, 12, 14]</sup>                                  |                                                                         | < 0.25           | 0.5   | ns                    |            |
| t <sub>8</sub>   | CPUCLK Slew                          | Frequency transition rate                                                           | 9                                                                       | 1.0              |       | 20.0                  | MHz/<br>ms |
| t <sub>9A</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitte<br>% of clock period (f <sub>OUT</sub> <u>-</u>           | er (t <sub>9A</sub> max. – t <sub>9A</sub> min.),<br><u>&lt;</u> 4 MHz) |                  | <0.5  | 1                     | %          |
| t <sub>9B</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitte<br>(4 MHz <u>&lt;</u> f <sub>OUT</sub> <u>&lt;</u> 16 MHz | er (t <sub>9B</sub> max. – t <sub>9B</sub> min.)<br>2)                  |                  | <0.7  | 1                     | ns         |
| t <sub>9C</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitte<br>(16 MHz < f <sub>OUT</sub> <u>&lt;</u> 50 MH           |                                                                         |                  | <400  | 500                   | ps         |
| t <sub>9D</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitte<br>(f <sub>OUT</sub> > 50 MHz)                            | er                                                                      |                  | <250  | 350                   | ps         |
| t <sub>10A</sub> | Lock Time for<br>CPLL                | Lock Time from Power-up                                                             |                                                                         |                  | <25   | 50                    | ms         |
| t <sub>10B</sub> | Lock Time for<br>UPLL and SPLL       | Lock Time from Power-u                                                              | ıp                                                                      |                  | <0.25 | 1                     | ms         |
|                  | Slew Limits                          | CPU PLL Slew Limits                                                                 | CY2292                                                                  | 8                |       | 100                   | MHz        |
|                  |                                      |                                                                                     | CY2292F                                                                 | 8                |       | 90                    | MHz        |

Notes:

XBUF duty cycle depends on XTALIN duty cycle.
XBUF duty cycle depends on XTALIN duty cycle.
Measured at 1.4V.
Measured between 0.4V and 2.4V.
Jitter varies with configuration. All standard configurations sample tested at the factory conform to this limit. For more information on jitter, please refer to the application note: "Jitter in PLL-Based Systems."



# Switching Characteristics, Commercial 3.3V

| Parameter        | Name                                 | Descript                                                                    | ion                                                                        | Min.             | Тур.  | Max.                  | Unit       |
|------------------|--------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------|-------|-----------------------|------------|
| t <sub>1</sub>   | Output Period                        | Clock output range, 3.3V operation                                          | CY2292                                                                     | 12.5<br>(80 MHz) |       | 13000<br>(76.923 kHz) | ns         |
|                  |                                      |                                                                             | CY2292F                                                                    | 15<br>(66.6 MHz) |       | 13000<br>(76.923 kHz) | ns         |
|                  | Output Duty<br>Cycle <sup>[11]</sup> | Duty cycle for outputs, de $f_{OUT} \ge 66 \text{ MHZ}$                     | fined as t <sub>2</sub> ÷ t <sub>1</sub> <sup>[12]</sup>                   | 40%              | 50%   | 60%                   |            |
|                  |                                      | Duty cycle for outputs, de<br>f <sub>OUT</sub> < 66 MHZ                     | fined as t <sub>2</sub> ÷ t <sub>1</sub> <sup>[12]</sup>                   | 45%              | 50%   | 55%                   |            |
| t <sub>3</sub>   | Rise Time                            | Output clock rise time <sup>[13]</sup>                                      |                                                                            |                  | 3     | 5                     | ns         |
| t <sub>4</sub>   | Fall Time                            | Output clock fall time <sup>[13]</sup>                                      |                                                                            |                  | 2.5   | 4                     | ns         |
| t <sub>5</sub>   | Output Disable<br>Time               |                                                                             | Time for output to enter three-state mode after SHUTDOWN/OE goes LOW       |                  |       | 15                    | ns         |
| t <sub>6</sub>   | Output Enable<br>Time                | Time for output to leave th SHUTDOWN/OE goes HI                             | Time for output to leave three-state mode after SHUTDOWN/OE goes HIGH      |                  |       | 15                    | ns         |
| t <sub>7</sub>   | Skew                                 | Skew delay between any outputs <sup>[3, 12, 14]</sup>                       | Skew delay between any identical or related outputs <sup>[3, 12, 14]</sup> |                  |       | 0.5                   | ns         |
| t <sub>8</sub>   | CPUCLK Slew                          | Frequency transition rate                                                   |                                                                            | 1.0              |       | 20.0                  | MHz/<br>ms |
| t <sub>9A</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter % of clock period ( $f_{OUT} \leq$               | (t <sub>9A</sub> max. – t <sub>9A</sub> min.),<br>4 MHz)                   |                  | <0.5  | 1                     | %          |
| t <sub>9B</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(4 MHz $\leq$ f <sub>OUT</sub> $\leq$ 16 MHz) | (t <sub>9B</sub> max. – t <sub>9B</sub> min.)                              |                  | <0.7  | 1                     | ns         |
| t <sub>9C</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(16 MHz < f <sub>OUT</sub> ≤ 50 MHz           |                                                                            |                  | <400  | 500                   | ps         |
| t <sub>9D</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(f <sub>OUT</sub> > 50 MHz)                   |                                                                            |                  | <250  | 350                   | ps         |
| t <sub>10A</sub> | Lock Time for<br>CPLL                | Lock Time from Power-up                                                     |                                                                            |                  | <25   | 50                    | ms         |
| t <sub>10B</sub> | Lock Time for<br>UPLL and SPLL       | Lock Time from Power-up                                                     |                                                                            |                  | <0.25 | 1                     | ms         |
|                  | Slew Limits                          | CPU PLL Slew Limits                                                         | CY2292                                                                     | 8                |       | 80                    | MHz        |
|                  |                                      |                                                                             | CY2292F                                                                    | 8                |       | 66.6                  | MHz        |



# Switching Characteristics, Industrial 5.0V

| Parameter        | Name                                 | Descrip                                                                              | Min.                                                      | Тур.             | Max. | Unit                  |     |
|------------------|--------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------|------|-----------------------|-----|
| t <sub>1</sub>   | Output Period                        | Clock output range,<br>5V operation                                                  | CY2292I                                                   | 11.1<br>(90 MHz) |      | 13000<br>(76.923 kHz) | ns  |
|                  |                                      |                                                                                      | CY2292FI                                                  | 12.5<br>(80 MHz) |      | 13000<br>(76.923 kHz) | ns  |
|                  | Output Duty<br>Cycle <sup>[11]</sup> | Duty cycle for outputs, de $f_{OUT} \ge 66 \text{ MHZ}$                              | 40%                                                       | 50%              | 60%  |                       |     |
|                  |                                      | Duty cycle for outputs, de<br>f <sub>OUT</sub> < 66 MHZ                              | efined as t <sub>2</sub> ÷ t <sub>1</sub> <sup>[12]</sup> | 45%              | 50%  | 55%                   |     |
| t <sub>3</sub>   | Rise Time                            | Output clock rise time <sup>[13]</sup>                                               |                                                           |                  | 3    | 5                     | ns  |
| t <sub>4</sub>   | Fall Time                            | Output clock fall time <sup>[13]</sup>                                               |                                                           |                  | 2.5  | 4                     | ns  |
| t <sub>5</sub>   | Output Disable<br>Time               | Time for output to enter the SHUTDOWN/OE goes Lu                                     |                                                           | 10               | 15   | ns                    |     |
| t <sub>6</sub>   | Output Enable<br>Time                | Time for output to leave the SHUTDOWN/OE goes H                                      |                                                           | 10               | 15   | ns                    |     |
| t <sub>7</sub>   | Skew                                 | Skew delay between any outputs <sup>[3, 12, 14]</sup>                                |                                                           | < 0.25           | 0.5  | ns                    |     |
| t <sub>8</sub>   | CPUCLK Slew                          | Frequency transition rate                                                            | 1.0                                                       |                  | 20.0 | MHz/<br>ms            |     |
| t <sub>9A</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>% of clock period (f <sub>OUT</sub> ≤                  |                                                           | <0.5             | 1    | %                     |     |
| t <sub>9B</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(4 MHz <u>&lt;</u> f <sub>OUT</sub> <u>&lt;</u> 16 MHz |                                                           | <0.7             | 1    | ns                    |     |
| t <sub>9C</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(16 MHz < f <sub>OUT</sub> <u>&lt;</u> 50 MH           |                                                           | <400             | 500  | ps                    |     |
| t <sub>9D</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(f <sub>OUT</sub> > 50 MHz)                            |                                                           | <250             | 350  | ps                    |     |
| t <sub>10A</sub> | Lock Time for<br>CPLL                | Lock Time from Power-up                                                              |                                                           | <25              | 50   | ms                    |     |
| t <sub>10B</sub> | Lock Time for<br>UPLL and SPLL       | Lock Time from Power-u                                                               |                                                           | <0.25            | 1    | ms                    |     |
|                  | Slew Limits                          | CPU PLL Slew Limits                                                                  | CY2292I                                                   | 8                |      | 90                    | MHz |
|                  |                                      |                                                                                      | CY2292FI                                                  | 8                |      | 80                    | MHz |



# Switching Characteristics, Industrial 3.3V

| Parameter        | Name                                 | Descrip                                                                                  | Min.     | Тур.              | Max. | Unit                  |     |
|------------------|--------------------------------------|------------------------------------------------------------------------------------------|----------|-------------------|------|-----------------------|-----|
| t <sub>1</sub>   | Output Period                        | Clock output range, 3.3V operation                                                       | CY2292I  | 15<br>(66.6 MHz)  |      | 13000<br>(76.923 kHz) | ns  |
|                  |                                      |                                                                                          | CY2292FI | 16.66<br>(60 MHz) |      | 13000<br>(76.923 kHz) | ns  |
|                  | Output Duty<br>Cycle <sup>[11]</sup> | Duty cycle for outputs, defined as $t_2 \div t_1^{[12]}$<br>$f_{OUT} \ge 66 \text{ MHZ}$ |          | 40%               | 50%  | 60%                   |     |
|                  |                                      | Duty cycle for outputs, de<br>f <sub>OUT</sub> < 66 MHZ                                  | 45%      | 50%               | 55%  |                       |     |
| t <sub>3</sub>   | Rise Time                            | Output clock rise time <sup>[13]</sup>                                                   |          |                   | 3    | 5                     | ns  |
| t <sub>4</sub>   | Fall Time                            | Output clock fall time <sup>[13]</sup>                                                   |          |                   | 2.5  | 4                     | ns  |
| t <sub>5</sub>   | Output Disable<br>Time               | Time for output to enter th<br>SHUTDOWN/OE goes LC                                       |          | 10                | 15   | ns                    |     |
| t <sub>6</sub>   | Output Enable<br>Time                | Time for output to leave the SHUTDOWN/OE goes HI                                         |          | 10                | 15   | ns                    |     |
| t <sub>7</sub>   | Skew                                 | Skew delay between any in puts <sup>[3, 12, 14]</sup>                                    |          | < 0.25            | 0.5  | ns                    |     |
| t <sub>8</sub>   | CPUCLK Slew                          | Frequency transition rate                                                                | 1.0      |                   | 20.0 | MHz/<br>ms            |     |
| t <sub>9A</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>% of clock period (f <sub>OUT</sub> ≤                      |          | <0.5              | 1    | %                     |     |
| t <sub>9B</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(4 MHz $\leq$ f <sub>OUT</sub> $\leq$ 16 MHz)              |          | <0.7              | 1    | ns                    |     |
| t <sub>9C</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(16 MHz < f <sub>OUT</sub> ≤ 50 MHz                        |          | <400              | 500  | ps                    |     |
| t <sub>9D</sub>  | Clock Jitter <sup>[14]</sup>         | Peak-to-peak period jitter<br>(f <sub>OUT</sub> > 50 MHz)                                |          | <250              | 350  | ps                    |     |
| t <sub>10A</sub> | Lock Time for<br>CPLL                | Lock Time from Power-up                                                                  |          | <25               | 50   | ms                    |     |
| t <sub>10B</sub> | Lock Time for<br>UPLL and SPLL       | Lock Time from Power-up                                                                  |          | <0.25             | 1    | ms                    |     |
|                  | Slew Limits                          | CPU PLL Slew Limits                                                                      | CY2292I  | 8                 |      | 66.6                  | MHz |
|                  |                                      |                                                                                          | CY2292FI | 8                 |      | 60                    | MHz |

# Switching Waveforms

#### All Outputs, Duty Cycle and Rise/Fall Time





### Switching Waveforms (continued)

### Output Three-State Timing<sup>[4]</sup>



### **CLK Outputs Jitter and Skew**



#### **CPU Frequency Change**



### **Test Circuit**





### **Ordering Information**

| Ordering Code | Package<br>Name | Package Type | Operating<br>Range | Operating<br>Voltage |
|---------------|-----------------|--------------|--------------------|----------------------|
| CY2292SC-XXX  | S16             | 16-Pin SOIC  | Commercial         | 5.0V                 |
| CY2292SL-XXX  | S16             | 16-Pin SOIC  | Commercial         | 3.3V                 |
| CY2292F       | S16             | 16-Pin SOIC  | Commercial         | 3.3V or 5.0V         |
| CY2292SI-XXX  | S16             | 16-Pin SOIC  | Industrial         | 3.3V or 5.0V         |
| CY2292FI      | S16             | 16-Pin SOIC  | Industrial         | 3.3V or 5.0V         |
| CY2292FZ      | Z16             | 16-Pin TSSOP | Commercial         | 3.3V or 5.0V         |

### **Custom Configuration Request Procedure**

The CY229x are EPROM-programmable devices that may be configured in the factory or in the field by a Cypress Field Application Engineer (FAE). The output frequencies requested will be matched as closely as the internal PLL divider and multiplier options allow. All custom requests must be submitted to your local Cypress FAE or sales representative. The method to use to request custom configurations is:

Use CyClocks™ software. This software automatically calculates the output frequencies that can be generated by the CY229x devices and provides a print-out of final pinout which can be submitted (in electronic or print format) to your local FAE or sales representative. The CyClocks software is available free of charge from the Cypress website (http://www.cypress.com) or from your local sales representative.

Once the custom request has been processed you will receive a part number with a 3-digit extension (e.g., CY2292SC-128) specific to the frequencies and pinout of your device. This will be the part number used for samples requests and production orders.

#### **Package Characteristics**

| Package     | θ <sub>JA</sub> (C/W) | θ <sub>JC</sub> (C/W) | Transistor Count |
|-------------|-----------------------|-----------------------|------------------|
| 16-pin SOIC | 83                    | 19                    | 9271             |

### Package Diagrams



0.0098

#### 16-Lead (150-Mil) Molded SOIC S16

51-85068-A



### Package Diagrams (continued)





CyClocks is a trademark of Cypress Semiconductor Corporation.

Pentium is a registered trademark of Intel Corporation.

All product and company names mentioned in this document may be the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor against all charges.



| Document Title: CY2292 Three-PLL General-Purpose EPROM Programmable Clock Generator<br>Document Number: 38-07449 |         |               |                    |                                               |  |
|------------------------------------------------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------|--|
| REV.                                                                                                             | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                         |  |
| **                                                                                                               | 116993  | 07/01/02      | DSG                | Change from Spec number: 38-00946 to 38-07449 |  |