

# Three-PLL General Purpose EPROM Programmable Clock Generator Die

| Features                                         | Benefits                                                     |
|--------------------------------------------------|--------------------------------------------------------------|
| Three integrated phase-locked loops              | Provides all necessary system clocks in a single package     |
| EPROM programmability                            | Easy customization and fast turnaround time                  |
| Low-skew, low-jitter, high-accuracy outputs      | Meets critical timing requirements in complex system designs |
| Power management options (Shutdown, OE, Suspend) | Supports low power applications                              |
| Frequency select option                          | Enables design flexibility and margin testing                |
| Smooth slewing on SELCLK                         | Allows downstream PLLs to stay locked on SELCLK output       |
| 3.3V or 5V operation                             | Enables application compatibility                            |

| Part Number | Outputs | Input Frequency Range            | Output Frequency Range                              | Specifics              |
|-------------|---------|----------------------------------|-----------------------------------------------------|------------------------|
| CY2081WAF   | 6       | 10 MHz-25 MHz (external crystal) | 76.923 kHz–100 MHz (5V)<br>76.923 kHz–80 MHz (3.3V) | Commercial Temperature |



#### Overview

The CY2081WAF is a standard CY2081 EPROM Programmable clock in die form. The die is intended to be used as a clock generator integrated with a crystal in a single package. This integration can dramatically lower the WIP and Lead Time for Oscillator manufacturing.

All Performance Specifications are based on a CY2081 in a 16-pin SOIC package per Cypress Specification. When the CY2081WAF is placed in packages as commonly used in the oscillator market performance will usually meet or exceed the specifications given in this datasheet. However, Cypress cannot guarantee performance in these packages. Each company that uses Cypress die should test and characterize the performance of their final product.





# **Pin Summary**

| Name PAD Number        |                                                            | Function                                                                                                                                                                                                                       | Programming Function               |
|------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| CLKC                   | 1                                                          | Configurable clock output C                                                                                                                                                                                                    | Serial Data Out                    |
| $V_{DD}$               | 2A, 2B                                                     | Voltage supply                                                                                                                                                                                                                 | V <sub>pp</sub> , High Voltage Pin |
| GND                    | 3A, 3B                                                     | Ground                                                                                                                                                                                                                         | Ground                             |
| XTALIN <sup>[1]</sup>  | 4                                                          | Reference crystal input                                                                                                                                                                                                        | Testmode Control                   |
| XTALOUT <sup>[1]</sup> | 5                                                          | Reference crystal feedback                                                                                                                                                                                                     | NC                                 |
| XBUF                   | 6                                                          | Buffered reference clock output                                                                                                                                                                                                | Serial Data Out                    |
| CLKD                   | 7                                                          | Configurable clock output D                                                                                                                                                                                                    | NC                                 |
| SELCLK <sup>[4]</sup>  | 8                                                          | SELCLK frequency clock output                                                                                                                                                                                                  | NC                                 |
| CLKB                   | 9                                                          | Configurable clock output B                                                                                                                                                                                                    | NC                                 |
| CLKA                   | 10                                                         | Configurable clock output A                                                                                                                                                                                                    | NC                                 |
| GND                    | 11                                                         | Ground                                                                                                                                                                                                                         | NC                                 |
| S0                     | 12                                                         | SELCLK select input, bit 0; On Die 50K Pull Up Resistor                                                                                                                                                                        | Serial Data In                     |
| S1                     | 13 SELCLK select input, bit 1; On Die 50K Pull Up Resistor |                                                                                                                                                                                                                                | Shift Enable                       |
| Vdd                    | /dd 14 Core Vdd Supply                                     |                                                                                                                                                                                                                                | Vdd Supply                         |
| S2/SUSPEND 15          |                                                            | SELCLK select input, bit 2. Optionally enables suspend feature when LOW <sup>[2]</sup> On Die 50K Pull Up Resistor                                                                                                             | Program Enable                     |
| SHUTDOWN/OE            | 16                                                         | Places outputs in three-state <sup>[3]</sup> condition and shuts down chip when LOW. Optionally, only places outputs in three-state <sup>[3]</sup> condition and does not shut down chip when LOW. On Die 50K Pull Up Resistor | Serial Data Clock                  |

#### Notes:

- For best accuracy, use a parallel-resonant crystal,  $C_{LOAD} \approx 17$  pF or 18 pF.

  Please refer to application note "Understanding the CY2291, CY2292 and CY2295" for more information.

  The CY2081WAF has weak pull-downs on all outputs. Hence, when a three-state condition is forced on the outputs, the output pins are pulled LOW. SELCLK is shown as CPUCLK on the original CY2292 data sheet and programming guide.



#### Operation

The CY2081WAF is a third-generation family of clock generators. The part can be configured for either 5V or 3.3V operation. The internal ROM tables use EPROM technology, allowing full customization of output frequencies. The reference oscillator has been designed for 10-MHz to 25-MHz crystals, providing additional flexibility. No external components are required with this crystal.

#### **Output Configuration**

The CY2081WAF has four independent frequency sources on chip. These are the reference oscillator and three Phase-Locked Loops (PLLs). Each PLL has a specific function. The PLL3 offers the most output frequency divider options. PLL1 is controlled by the select inputs (S0–S2) to provide eight user-selectable frequencies with smooth slewing between frequencies. PLL2 provides the most accurate clock. It is often used for miscellaneous frequencies not provided by the other frequency sources.

All configurations are EPROM programmable, providing short sample and production lead times. Please refer to the application note "Understanding the CY2291, CY2292 and CY2295" for information on configuring the part.

#### **Power Saving Features**

The <code>SHUTDOWN/OE</code> input three-states the outputs when pulled LOW. If system shutdown is enabled (the default), a LOW on this pin also shuts off the PLLs, counters, the reference oscillator, and all other active components. The resulting current on the  $V_{DD}$  pins will be less than 50  $\mu A$  and is typically 10  $\mu A$ . After leaving shutdown mode, the PLLs will have to re-lock. All outputs have a weak pull-down so that the outputs do not float when three-stated.  $^{[3]}$ 

The S2/SUSPEND input can be configured to shut down a customizable set of outputs and/or PLLs, when LOW. All PLLs and any of the outputs can be shut off in nearly any combination. The only limitation is that if a PLL is shut off, all outputs derived from it must also be shut off. Suspending a PLL shuts off all associated logic, while suspending an output simply forces a three-state condition. [2]

PLL1 can slew (transition) smoothly between 8 MHz and the maximum output frequency (100 MHz at 5V; 80 MHz at 3.3V).



# **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Supply Voltage.....-0.5V to +7.0V DC Input Voltage......-0.5V to +7.0V Storage Temperature .....-65°C to +150°C

| Max. Soldering Temperature (10 sec                     | c)260°C |
|--------------------------------------------------------|---------|
| Junction Temperature                                   | 150°C   |
| Package Power Dissipation                              | 750 mW  |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2000V  |

# Operating Conditions<sup>[5]</sup>

| Parameter         | Description                                 | Part Numbers | Min.      | Max.      | Unit |
|-------------------|---------------------------------------------|--------------|-----------|-----------|------|
| $V_{DD}$          | Supply Voltage, 5.0V (3.3V) operation       | All          | 4.5 (3.0) | 5.5 (3.6) | V    |
| T <sub>A</sub>    | Operating Temperature, Ambient              | All          | 0         | +70       | °C   |
| C <sub>LOAD</sub> | Max. Load Capacitance 5.0V (3.3V) Operation | All          | 18        | 25 (15)   | pF   |
| f <sub>REF</sub>  | Reference Frequency                         | All          | 10.0      | 25.0      | MHz  |

#### **Electrical Characteristics**

| Parameter                      | Description                                                          | Conditions                                  | Min. | Тур.   | Max.    | Unit |
|--------------------------------|----------------------------------------------------------------------|---------------------------------------------|------|--------|---------|------|
| V <sub>OH</sub> <sup>[6]</sup> | HIGH-Level Output Voltage                                            | I <sub>OH</sub> = 4.0 mA                    | 2.4  |        |         | V    |
| V <sub>OL</sub> <sup>[6]</sup> | LOW-Level Output Voltage                                             | I <sub>OL</sub> = 4.0 mA                    |      |        | 0.4     | V    |
| V <sub>IH</sub>                | HIGH-Level Input Voltage <sup>[7]</sup>                              | Except crystal pins                         | 2.0  |        |         | V    |
| V <sub>IL</sub>                | LOW-Level Input Voltage <sup>[7]</sup>                               | Except crystal pins                         |      |        | 0.8     | V    |
| I <sub>IH</sub>                | Input HIGH Current                                                   | $V_{IN} = V_{DD} - 0.5V$                    |      | < 1    | 10      | μΑ   |
| I <sub>IL</sub>                | Input LOW Current                                                    | $V_{IN} = +0.5V$                            |      | < 1    | 10      | μΑ   |
| I <sub>OZ</sub>                | Output Leakage Current                                               | Three-state outputs                         |      |        | 250     | μΑ   |
| I <sub>DD</sub>                | V <sub>DD</sub> Supply Current <sup>[8]</sup>                        | $V_{DD} = V_{DD}$ max., 5V (3.3V) operation |      | 75(50) | 100(65) | mA   |
| I <sub>DDS</sub>               | V <sub>DD</sub> Power Supply Current in Shutdown Mode <sup>[8]</sup> | Shutdown active                             |      | 10     | 50      | μΑ   |

#### Notes:

Electrical parameters are guaranteed with these operating conditions.

All outputs swing rail to rail

Xtal Inputs have CMOS thresholds

Load = Max., V<sub>IN</sub> = 0V or V<sub>DD</sub>, Typical (–104) configuration, SELCLK = 66 MHz. Other configurations will vary. Power can be approximated by the following formula (multiply by 0.65 for 3V operation): I<sub>DD</sub>=10+0.06\*(F<sub>PLL1</sub>+F<sub>PLL2</sub>+2\*F<sub>PLL3</sub>)+0.27\*(F<sub>SELCLK</sub>+F<sub>CLKD</sub>+F<sub>CLKD</sub>+F<sub>CLKA</sub>+F<sub>XBUF</sub>).



# Switching Characteristics<sup>[9]</sup>

| Parameter        | Name                                 | Descript                                                                                 | Min.                                                               | Тур.             | Max. | Unit                  |            |
|------------------|--------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------|------|-----------------------|------------|
| t <sub>1</sub>   | Output Period                        | Clock output range,<br>5V operation                                                      | All                                                                | 10<br>(100 MHz)  |      | 13000<br>(76.923 kHz) | ns         |
| t <sub>1</sub>   | Output Period                        | Clock output range, 3.3V operation                                                       | All                                                                | 12.5<br>(80 MHz) |      | 13000<br>(76.923 kHz) | ns         |
|                  | Output Duty<br>Cycle <sup>[10]</sup> | Duty cycle for outputs, defined as $t_2 \div t_1^{[11]}$<br>$f_{OUT} \ge 66 \text{ MHZ}$ |                                                                    | 40%              | 50%  | 60%                   |            |
|                  |                                      | Duty cycle for outputs, de f <sub>OUT</sub> < 66 MHZ                                     | 45%                                                                | 50%              | 55%  |                       |            |
| t <sub>3</sub>   | Rise Time                            | Output clock rise time <sup>[12]</sup>                                                   |                                                                    |                  | 3    | 5                     | ns         |
| t <sub>4</sub>   | Fall Time                            | Output clock fall time <sup>[12]</sup>                                                   |                                                                    |                  | 2.5  | 4                     | ns         |
| t <sub>5</sub>   | Output Disable<br>Time               | Time for output to enter the SHUTDOWN/OE goes LC                                         |                                                                    |                  | 10   | 15                    | ns         |
| t <sub>6</sub>   | Output Enable Time                   | Time for output to leave th SHUTDOWN/OE goes H                                           |                                                                    |                  | 10   | 15                    | ns         |
| t <sub>7</sub>   | Skew                                 | Skew delay between any outputs <sup>[2, 11]</sup>                                        |                                                                    | < 0.25           | 0.5  | ns                    |            |
| t <sub>8</sub>   | PLL1 Slew                            | Frequency transition rate                                                                |                                                                    | 1.0              |      | 20.0                  | MHz/<br>ms |
| t <sub>9A</sub>  | Clock Jitter <sup>[13]</sup>         | Peak-to-peak period jitter min.),% of clock period (for                                  | (t <sub>9A</sub> max. – t <sub>9A</sub><br><sub>OUT</sub> ≤ 4 MHz) |                  | <0.5 | 1                     | %          |
| t <sub>9B</sub>  | Clock Jitter <sup>[13]</sup>         | Peak-to-peak period jitter<br>(4 MHz ≤ f <sub>OUT</sub> ≤ 16 MHz)                        |                                                                    |                  | <0.7 | 1                     | ns         |
| t <sub>9C</sub>  | Clock Jitter <sup>[13]</sup>         | Peak-to-peak period jitter<br>(16 MHz < f <sub>OUT</sub> ≤ 50 MHz                        |                                                                    |                  | <400 | 500                   | ps         |
| t <sub>9D</sub>  | Clock Jitter <sup>[13]</sup>         | Peak-to-peak period jitter (f <sub>OUT</sub> > 50 MHz)                                   |                                                                    | <250             | 350  | ps                    |            |
| t <sub>10A</sub> | Lock Time for PLL1                   | Lock Time from Power-up                                                                  |                                                                    | <25              | 50   | ms                    |            |
| t <sub>10B</sub> | Lock Time for PLL2 and PLL3          | Lock Time from Power-up                                                                  | Lock Time from Power-up                                            |                  |      | 1                     | ms         |
|                  | Slew Limits                          | PLL1 Slew Limits All                                                                     |                                                                    | 8                |      | 100 (5V)<br>80 (3.3V) | MHz        |

<sup>9.</sup> Guaranteed by design and characterization, not 100% tested in production.
10. XBUF duty cycle depends on XTALIN duty cycle.
11. Measured at 1.4V.
12. Measured between 0.4V and 2.4V.
13. Jitter varies with configuration. All standard configurations sample tested at the factory conform to this limit. For more information on jitter, please refer to the application note: "Jitter in PLL-Based Systems.



# **Switching Waveforms**

# All Outputs, Duty Cycle and Rise/Fall Time



# Output Three-State $Timing^{[3]}$



### **CLK Outputs Jitter and Skew**



# **SELCLK Frequency Change**





#### **Test Circuit**



CY2081WAF

# **Ordering Information**

| Ordering Code | Operating<br>Range | Operating<br>Voltage |
|---------------|--------------------|----------------------|
| CY2081WAF     | Commercial         | 3.3 or 5.0V          |

The CY2081 wafer yields approximately 3000 die. Therefore, the CY2081WAF must be purchased in multiples of 3000. After

sorting the wafer, a certain number of die will be inked mark as bad. The wafer will then be backlapped and shipped. Only the good die will be billed. Assume 3000 good die per wafer for inventory control purposes.



|      | Document Title: CY2081WAF Three-PLL General Purpose EPROM PRogrammable Clock Generator Die Document Number: 38-07236 |               |                    |                                               |  |
|------|----------------------------------------------------------------------------------------------------------------------|---------------|--------------------|-----------------------------------------------|--|
| REV. | ECN NO.                                                                                                              | Issue<br>Date | Orig. of<br>Change | Description of Change                         |  |
| **   | 110501                                                                                                               | 02/01/02      | SZV                | Change from Spec number: 38-00959 to 38-07236 |  |