MC68HC05D9 MC68HC05D24 MC68HC05D32 MC68HC705D32 TECHNICAL DATA | 1 | INTRODUCTION | |----|------------------------------------------| | 2 | OPERATING MODES AND PIN DESCRIPTIONS | | 3 | CPU CORE AND INSTRUCTION SET | | 4 | RESETS, INTERRUPTS AND LOW POWER MODES | | 5 | MEMORY AND REGISTERS | | 6 | PARALLEL INPUT/OUTPUT PORTS | | 7 | PROGRAMMABLE TIMER | | 8 | SERIAL COMMUNICATIONS INTERFACE | | 9 | PULSE WIDTH MODULATION UNIT | | 10 | ELECTRICAL SPECIFICATIONS | | 11 | MECHANICAL DATA AND ORDERING INFORMATION | | A | FEATURES SPECIFIC TO THE MC68HC05D24 | | В | FEATURES SPECIFIC TO THE MC68HC05D32 | | C | FEATURES SPECIFIC TO THE MC68HC705D32 | | | | - 1 INTRODUCTION 2 OPERATING MODES AND PIN DESCRIPTIONS - 3 CPU CORE AND INSTRUCTION SET - RESETS, INTERRUPTS AND LOW POWER MODES - 5 MEMORY AND REGISTERS - 6 PARALLEL INPUT/OUTPUT PORTS - 7 PROGRAMMABLE TIMER - SERIAL COMMUNICATIONS INTERFACE - PULSE WIDTH MODULATION UNIT - 10 ELECTRICAL SPECIFICATIONS - 1 1 MECHANICAL DATA AND ORDERING INFORMATION - FEATURES SPECIFIC TO THE MC68HC05D24 - FEATURES SPECIFIC TO THE MC68HC05D32 - FEATURES SPECIFIC TO THE MC68HC705D32 ### MC68HC05D9 # High-density complementary metal oxide semiconductor (HCMOS) microcontroller unit All Trade Marks recognized. This document contains information on new products. Specifications and information herein are subject to change without notice. All products are sold on Motorola's Terms & Conditions of Supply. In ordering a product covered by this document the Customer agrees to be bound by those Terms & Conditions and nothing contained in this document constitutes or forms part of a contract (with the exception of the contents of this Notice). A copy of Motorola's Terms & Conditions of Supply is available on request. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and \*\* are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. The Customer should ensure that it has the most up to date version of the document by contacting its local Motorola office. This document supersedes any earlier documentation relating to the products referred to herein. The information contained in this document is current at the date of publication. It may subsequently be updated, revised or withdrawn. ### **Conventions** Where abbreviations are used in the text, an explanation can be found in the glossary, at the back of this manual. Register and bit mnemonics are defined in the paragraphs describing them. An overbar is used to designate an active-low signal, eg: RESET. Unless otherwise stated, shaded cells in a register diagram indicate that the bit is either unused or reserved; 'u' is used to indicate an undefined state (on reset). ## **TABLE OF CONTENTS** | Paragraph<br>Number | TITLE | Page<br>Number | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------| | | 1<br>INTRODUCTION | | | | | | | | 2 | | | OPERATINO | MODES AND PIN DESCRIPT | TIONS | | 2.2 Self-check mode 2.3 Pin descriptions 2.3.1 VDD and VSS 2.3.2 VPP 2.3.3 OSC1/OSC2 2.3.3.1 Crystal 2.3.3.2 Ceramic resonate 2.3.3.3 External clock 2.3.4 RESET 2.3.5 IRQ 2.3.6 TCAP 2.3.7 PA0-PA7 | or | | | 2.3.9 PC0-PC7 2.3.10 PD0-PD7 2.3.10.1 PD0/RDI 2.3.10.2 PD1/TDO 2.3.10.3 PD2-PD5, PD7/I | PWM0-PWM4 | 2-7<br>2-7<br>2-7<br>2-7 | | 2.4 Software-selectable opti | ons | 2-8 | #### **TABLE OF CONTENTS** ## 3 CPU CORE AND INSTRUCTION SET | 3.1 | Registers | .3-1 | |---------|------------------------------------------|-------| | 3.1.1 | Accumulator (A) | | | 3.1.2 | Index register (X) | | | 3.1.3 | Program counter (PC) | | | 3.1.4 | Stack pointer (SP) | | | 3.1.5 | Condition code register (CCR) | | | 3.2 | Instruction set | | | 3.2.1 | Register/memory Instructions | | | 3.2.2 | Branch instructions | | | 3.2.3 | Bit manipulation instructions | | | 3.2.4 | Read/modify/write instructions | | | 3.2.5 | Control instructions | | | 3.2.6 | Tables | 3-4 | | 3.3 | Addressing modes | 3-11 | | 3.3.1 | Inherent | 3-11 | | 3.3.2 | Immediate | .3-11 | | 3.3.3 | Direct | .3-11 | | 3.3.4 | Extended | 3-12 | | 3.3.5 | Indexed, no offset | 3-12 | | 3.3.6 | Indexed, 8-bit offset | .3-12 | | 3.3.7 | Indexed, 16-bit offset | .3-12 | | 3.3.8 | Relative | .3-13 | | 3.3.9 | Bit set/clear | | | 3.3.10 | Bit test and branch | .3-13 | | | 4 RESETS, INTERRUPTS AND LOW POWER MODES | | | | RESETS, INTERREST TO AIRS ESTATEMENTS | | | 4.1 | Resets | .4-1 | | 4.1.1 | Power-on reset | | | 4.1.2 | RESET pin | | | 4.1.3 | Computer operating properly (COP) reset | | | 4.1.4 | Clock monitor reset | | | 4.1.5 | COP control register (COPCR) | | | 4.2 | Interrupts | | | 4.2.1 | Non-maskable software interrupt (SWI) | | | 4.2.2 | Maskable hardware interrupts | | | 4.2.2.1 | | | | 4.2.2.2 | 1 0 | | | 4.2.2.3 | · · · · · · · · · · · · · · · · · · · | | | 4.2.3 | Hardware controlled interrupt sequence | | | 4.3 | Low power modes | 4-9 | | Paragrap | | Page | |----------|------------------------------------------------------|--------| | Number | TABLE OF CONTENTS | Number | | 4.3.1 | STOP | 4-9 | | 4.3.2 | WAIT | | | 4.3.3 | Data retention mode | | | | | - | | | | | | | 5 MEMORY AND REGISTERS | | | | MEMORY AND RESISTERS | | | 5.1 | RAM | 5-1 | | 5.2 | ROM | 5-1 | | 5.3 | Registers | 5-3 | | | | | | | 6 | | | | PARALLEL INPUT/OUTPUT PORTS | | | 6.1 | Input/output programming | 6-1 | | 6.2 | Ports A, B and C | | | 6.3 | Port D. | | | 6.4 | Port registers | | | 6.4.1 | Port data registers (PORTA, PORTB, PORTC and PORTD) | | | 6.4.2 | Data direction registers (DDRA, DDRB, DDRC and DDRD) | | | 6.5 | Other port considerations | | | | • | | | | 7 | | | | PROGRAMMABLE TIMER | | | | | _ , | | 7.1 | Counter | | | 7.1.1 | Counter registers | | | 7.2 | Timer functions | | | 7.2.1 | Timer control register (TCR) | | | 7.2.2 | Timer status register (TSR) | | | 7.2.3 | Input capture register | | | 7.2.4 | Output compare register | | | 7.3 | Timer during WAIT mode | | | 7.4 | Timer during STOP mode | | | 7.5 | Timer state diagrams | /-8 | | | | | | | 8 SERIAL COMMUNICATIONS INTERFACE | | | | OLIVIAL COMMONICATIONS INTLIVIACE | | | 8.1 | Overview and features | 8-1 | | 8.1.1 | SCI two-wire system features | 8-1 | | 8.1.2 | SCI receiver features | 8-2 | | Paragrap | h | Page | |----------|--------------------------------------------------|-------| | Number | TABLE OF CONTENTS | Numbe | | 8.1.3 | SCI transmitter features | 8-2 | | 8.2 | Functional description | 8-2 | | 8.3 | Data format | 8-4 | | 8.4 | Receiver wake-up operation | 8-5 | | 8.4.1 | Idle line wake-up | 8-5 | | 8.4.2 | Address mark wake-up | 8-5 | | 8.5 | Receive data (RDI) | 8-6 | | 8.6 | Start bit detection | 8-6 | | 8.7 | Transmit data (TDO) | 8-8 | | 8.8 | SCI registers | 8-8 | | 8.8.1 | PWM mode register (PWMM) | 8-8 | | 8.8.2 | Serial communications data register (SCDR) | 8-9 | | 8.8.3 | Serial communications control register 1 (SCCR1) | | | 8.8.4 | Serial communications control register 2 (SCCR2) | 8-10 | | 8.8.5 | Serial communications status register (SCSR) | 8-12 | | 8.8.6 | Baud rate register (BAUD) | 8-13 | | | 9 PULSE WIDTH MODULATION UNIT | | | 9.1 | PWM counter | | | 9.2 | PWM registers | | | 9.2.1 | PWM mode register | | | 9.2.2 | PWM channel data registers (PWM0–PWM4) | 9-3 | | | 10 ELECTRICAL SPECIFICATIONS | | | | | | | 10.1 | Maximum ratings | | | 10.2 | Thermal characteristics and power considerations | 10-2 | | 10.3 | DC electrical characteristics | | | 10.4 | Control timing | 10-5 | | | 11 | | | | MECHANICAL DATA AND ORDERING INFORMATION | | | 11.1 | Ordering information | 11-3 | | 11.1.1 | EPROMs | 11-3 | | 11.1.2 | Verification media | 11-3 | | 11.1.3 | ROM verification units (RVUs) | 11-4 | | 11.1.4 | Order numbers | 11-4 | | Paragraph | |-----------| | Number | #### **TABLE OF CONTENTS** Page Number ## A FEATURES SPECIFIC TO THE MC68HC05D24 | A.1<br>A.2<br>A.3 | Introduction | A-1 | |-------------------|-----------------------------------------------|-----| | | B<br>FEATURES SPECIFIC TO THE<br>MC68HC05D32 | | | B.1<br>B.2<br>B.3 | Introduction | B-1 | | | C<br>FEATURES SPECIFIC TO THE<br>MC68HC705D32 | | | C.1 | Introduction | C-1 | | C.2 | Operating mode selection | | | C.3 | Pin descriptions | | | C.3.1 | VPP | | | C.3.2 | OSC1/OSC2 | | | C.3.3<br>C.3.4 | Crystal External clock | | | C.3.4 | Memory | | | C.5 | MC68HC705D32 EPROM description | | | C.5.1 | Programming sequence | | | C.5.2 | EPROM security | | | C.5.3 | Program control register (PCR) | | | C.5.4 | EPROM mask option register (MOR) | | | C.6 | Bootloader mode | | | C.6.1 | Bootloader functions | | THIS PAGE LEFT BLANK INTENTIONALLY ## **LIST OF FIGURES** | Figure<br>Number | TITLE | Page<br>Numbe | |------------------|-----------------------------------------------------|---------------| | 1-1 | Functional block diagram | 1-3 | | 2-1 | Self-check circuit diagram (for 40-pin DIL package) | 2-2 | | 2-2 | Pin assignments for MC68HC05D9 packages | 2-4 | | 2-3 | Oscillator connections | 2-5 | | 3-1 | Programming model | 3-1 | | 3-2 | Stacking order | 3-2 | | 4-1 | Reset timing diagram | 4-2 | | 4-2 | Interrupt flowchart | | | 4-3 | STOP and WAIT flowcharts | 4-8 | | 5-1 | Memory map of the MC68HC05D9 | 5-2 | | 6-1 | Standard I/O port structure | 6-2 | | 6-2 | Port logic levels | | | 7-1 | 16-bit programmable timer block diagram | 7-2 | | 7-2 | Timer state timing diagram for reset | | | 7-3 | Timer state timing diagram for input capture | | | 7-4 | Timer state timing diagram for output compare | | | 7-5 | Timer state timing diagram for timer overflow | | | 8-1 | Serial communications interface block diagram | | | 8-2 | Rate generator division | | | 8-3 | Data format | | | 8-4 | SCI sampling technique used on all bits | | | 8-5 | SCI examples of start bit sampling technique | | | 8-6 | Artificial start following a framing error | | | 8-7 | SCI start bit following a break | | | 9-1 | PWM block diagram | | | 9-2 | PWM output waveform examples. | | | 10-1 | Equivalent test load | | | 11-1 | 40-pin PDIP mechanical dimensions | | | 11-2 | 44-pin PLCC mechanical dimensions | | | A-1 | Memory map of the MC68HC05D24 | | | A-2 | Programming model of the MC68HC05D24 | | | B-1 | Memory map of the MC68HC05D32 | | | B-2 | Programming model of the MC68HC05D32 | B-4 | | Figure<br>Number | TITLE | Page<br>Numbe | |------------------|---------------------------------------------------------|---------------| | C-1 | Memory map of the MC68HC705D32 | C-4 | | C-2 | Self-programming via the bootstrap loader (40-pin PDIP) | C-9 | ### **LIST OF TABLES** | Table<br>Number | TITLE | Page<br>Numbe | |-----------------|-------------------------------------------------|---------------| | 1-1 | Data book appendices | 1-1 | | 2-1 | Operating mode entry conditions | 2-1 | | 2-2 | Self-check mode fault indication | 2-3 | | 3-1 | MUL instruction | 3-5 | | 3-2 | Register/memory instructions | 3-5 | | 3-3 | Branch instructions | 3-6 | | 3-4 | Bit manipulation instructions | 3-6 | | 3-5 | Read/modify/write instructions | 3-7 | | 3-6 | Control instructions | 3-7 | | 3-7 | Instruction set (1 of 2) | 3-8 | | 3-8 | Instruction set (2 of 2) | 3-9 | | 3-9 | M68HC05 opcode map | 3-10 | | 4-1 | COP timeout periods (examples) | 4-4 | | 4-2 | Interrupt priorities | 4-5 | | 5-1 | MC68HC05D9 register assignment | 5-4 | | 6-1 | Bidirectional I/O pin functions | 6-2 | | 8-1 | First prescaler stage | 8-14 | | 8-2 | Second prescaler stage | 8-14 | | 10-1 | Maximum ratings | 10-1 | | 10-2 | Package thermal characteristics | 10-2 | | 10-3 | DC electrical characteristics (5.0 V operation) | 10-3 | | 10-4 | DC electrical characteristics (3.3 V operation) | 10-4 | | 10-5 | Control timing (5.0 V operation) | 10-5 | | 10-6 | Control timing (3.0 V operation) | 10-5 | | 11-1 | Order numbers | 11-4 | | A-1 | MC68HC05D24 register assignment | A-3 | | B-1 | MC68HC05D32 register assignment | B-3 | | C-1 | Operating mode entry conditions | C-2 | | C-2 | MC68HC705D32 register assignment | C-5 | | C-3 | Bootloader functions | C-8 | THIS PAGE LEFT BLANK INTENTIONALLY ## 1 INTRODUCTION #### 1.1 General description The MC68HC05D9, with 16K bytes of masked ROM, is a member of the Motorola M68HC05 family of advanced HCMOS 8-bit single chip microcomputers. Based around the industry standard M68HC05 CPU core and its familiar, efficient instruction set, this device includes five 6-bit pulse width modulation (PWM) channels, a serial communications interface (SCI), computer operating properly (COP) watchdog timer, high current output port capable of driving LEDs and a 16-bit timer with input capture and output compare. Devices similar to the MC68HC05D9 are descibed in a set of appendices at the back of this book. Table 1-1 Data book appendices | Device | Appendix | Differences from MC68HC05D9 | |--------------|----------|-----------------------------| | MC68HC05D24 | Α | 24K bytes of ROM | | MC68HC05D32 | В | 32K bytes of user | | MC68HC705D32 | С | 32K bytes of EPROM | #### 1.2 Features - 15920 bytes of masked User ROM (plus 10 bytes for User vectors) on the MC68HC05D9 - or 24112 bytes of masked User ROM (plus 10 bytes for vectors) on the MC68HC05D24 - or 32304 bytes of masked User ROM (plus 10 bytes for vectors) on the MC68HC05D32 - or 32304 bytes of User EPROM (plus 10 bytes for vectors) on the MC68HC705D32 - 239 bytes of self-check ROM (including self-check vectors) on the three mask-programmable ROM devices; 239 bytes of bootloader ROM (including bootloader vectors) on the MC68HC705D32 - 352 bytes of RAM - Memory-mapped I/O - 31 bidirectional I/O Lines - Fully static operation - On-chip oscillator with crystal/ceramic resonator - 16-bit capture/compare timer sub-system - Five 6-bit pulse width modulation channels operating at 30 kHz - High current LED drive output port (port B) - Asynchronous serial communications interface (SCI) system - Power saving STOP, WAIT and data-retention modes - Single 3.0 to 5.5 Volt supply (2 Volt data retention mode) - Computer operating properly (COP) watchdog timer with clock monitor - Software programmable external interrupt sensitivity | Device | Non volatile memory | |--------------|--------------------------------------------------------------------------------------------------------------------------| | MC68HC05D9 | <ul><li>15920 bytes User ROM (plus 10 bytes for vectors)</li><li>239 bytes self-check ROM (including vectors)</li></ul> | | MC68HC05D24 | <ul><li>24112 bytes User ROM (plus 10 bytes for vectors)</li><li>239 bytes self-check ROM (including vectors)</li></ul> | | MC68HC05D32 | <ul><li>32304 bytes User ROM (plus 10 bytes for vectors)</li><li>239 bytes self-check ROM (including vectors)</li></ul> | | MC68HC705D32 | <ul><li>32304 bytes User EROM (plus 10 bytes for vectors)</li><li>239 bytes self-check ROM (including vectors)</li></ul> | Figure 1-1 Functional block diagram THIS PAGE LEFT BLANK INTENTIONALLY # 2 OPERATING MODES AND PIN DESCRIPTIONS The MCU has two modes of operation: single chip mode and self-check mode. The mode of operation is determined by the voltage level present on the $\overline{IRQ}$ pin when the device is brought out of reset (see Table 2-1). #### 2.1 Single chip mode This is the normal operating mode of the MCU. In this mode the device functions as a self-contained microcomputer with all on-board peripherals available to the user, including the four 8-bit I/O ports. **Caution:** For the MC68HC705D32 all vectors are fetched from EPROM (locations \$3FF6–\$3FFF or \$7FF6-\$7FFF) in single chip mode; therefore, the EPROM must be programmed (via the bootloader mode) before the device is powered up in single chip mode. Single chip mode is entered on the rising edge of RESET if the voltage level on the IRQ pin is within the normal operating range. Table 2-1 Operating mode entry conditions | IRQ <sup>(1)</sup> | RESET | TCAP | Mode | |------------------------------------|-------|-----------------|-------------| | V <sub>SS</sub> to V <sub>DD</sub> | | Don't care | Single chip | | 2 V <sub>DD</sub> | | V <sub>DD</sub> | Self-check | (1) The voltage level on the $\overline{IRQ}$ pin should be maintained for at least $7x t_{CYC}$ after the rising edge of the reset signal to guarantee proper mode selection. #### 2.2 Self-check mode The MCU contains, in masked ROM at locations \$3F00 to \$3FDE (or \$7F00 to \$7FDE), a program that checks the integrity of the device with a minimum of support hardware (see Figure 2-1). To enter self-check mode, a voltage equal to $2x V_{DD}$ must be present on the $\overline{IRQ}$ pin when the device is brought out of reset. Note: The TCAP pin must be tied to V<sub>DD</sub> to ensure correct selection of the self-check mode. Failure to do so could result in unpredictable operation. **Figure 2-1** Self-check circuit diagram (for 40-pin DIL package) The self-check program indicates the results of its tests by outputting a 4-bit code on the lower four bits of port C (PC0–3). The fault codes are detailed in Table 2-2. Table 2-2 Self-check mode fault indication | PC3 | PC2 | PC1 | PC0 | Result | | | | |-----|-------|------|-------------|-----------------------|--|--|--| | 1 | 0 | 0 | 1 | Bad I/O | | | | | 1 | 0 | 1 | 0 | Bad RAM | | | | | 1 | 0 | 1 | 1 | Bad timer | | | | | 1 | 1 | 0 | 0 | Bad SCI | | | | | 1 | 1 | 0 | 1 | Bad ROM | | | | | 1 | 1 | 1 | 0 | Bad PWM | | | | | 1 | 1 | 1 | 1 | Bad interrupts or IRQ | | | | | | Flas | hing | Good device | | | | | | | All o | ther | | Bad device | | | | <sup>&#</sup>x27;0' denotes LED on; '1' denotes LED off #### 2.3 Pin descriptions Figure 2-2 shows the pin-out for this family of devices for the 40-pin plastic dual-in-line package (PDIP) and the 44-pin plastic leadless chip-carrier (PLCC). #### 2.3.1 VDD and VSS Power is supplied to the microcomputer via these two pins. VDD is the positive supply and VSS is ground. It is in the nature of CMOS designs that very fast signal transitions occur on the MCU pins. These short rise and fall times place very high short-duration current demands on the power supply. To prevent noise problems, special care must be taken to provide good power supply by-passing at the MCU. By-pass capacitors should have good high-frequency characteristics and be as close to the MCU as possible. By-passing requirements vary, depending on how heavily the MCU pins are loaded. #### 2.3.2 **VPP** This pin is used to supply programming power to the EPROM array on the MC68HC705D32. On the MC68HC05D9 (and the MC68HC05D24 and MC68HC05D32) this pin should be connected to $V_{DD}$ . On the MC68HC705D32, the voltage on this pin should never be allowed to go below $V_{DD}$ . Note: \* On MC68HC705D32 and MC68HC705D32 only. This pin should be connected to $V_{DD}$ on the masked ROM devices in this family. Figure 2-2 Pin assignments for MC68HC05D9 packages #### 2.3.3 OSC1/OSC2 These pins provide control input for an on-chip clock oscillator circuit. A crystal, ceramic resonator or external clock signal connected to these pins provides the oscillator clock. The oscillator frequency is divided by 2 to provide the internal bus frequency. #### 2.3.3.1 Crystal The circuit shown in Figure 2-3(a) is recommended when using a crystal. The internal oscillator is designed to interface with an AT-cut parallel-resonant quartz crystal resonator in the frequency range specified for f<sub>osc</sub> (see Section 10.4, AC electrical characteristics). Use of an external CMOS oscillator is recommended when crystals outside the specified ranges are to be used. The crystal and components should be mounted as close as possible to the input pins to minimise output distortion and start-up stabilization time. #### 2.3.3.2 Ceramic resonator A ceramic resonator may be used instead of a crystal in cost-sensitive applications. The circuit in Figure 2-3(a) is recommended when using a ceramic resonator. Figure 2-3(d) lists the recommended capacitance and feedback resistance values. The manufacturer of the particular ceramic resonator being considered should be consulted for specific information. | | Crys | stal | | |----------------------|---------|---------|------| | | 2MHz | 4MHz | Unit | | R <sub>S</sub> (max) | 400 | 75 | Ω | | $C_0$ | 5 | 7 | pF | | C <sub>1</sub> | 8 | 12 | nF | | C <sub>OSC1</sub> | 15 – 40 | 15 – 30 | pF | | C <sub>OSC2</sub> | 15 – 30 | 15 – 25 | pF | | R <sub>P</sub> | 10 | 10 | MΩ | | Q | 30 000 | 40 000 | _ | Ceramic resonator (c) External clock source connections | | 2 – 4MHz | Unit | |----------------------|----------|-----------| | R <sub>S</sub> (typ) | 10 | Ω | | $C_0$ | 40 | pF | | C <sub>1</sub> | 4.3 | pF | | C <sub>OSC1</sub> | 30 | pF | | C <sub>OSC2</sub> | 30 | pF | | $R_P$ | 1 – 10 | $M\Omega$ | | Q | 1250 | _ | | | | | (d) Crystal and ceramic resonator parameters Figure 2-3 Oscillator connections #### 2.3.3.3 External clock An external clock should be applied to the OSC1 input with the OSC2 pin not connected, as shown in Figure 2-3(c). The $t_{OXOV}$ specification does not apply when using an external clock input. The equivalent specification of the external clock source should be used in lieu of $t_{OXOV}$ . #### 2.3.4 **RESET** This pin is used to apply an active low reset signal to the MCU. Applying a logic zero to this pin forces the device to a known start-up state. An external RC circuit can be connected to this pin to generate a power-on reset (POR). In this case, the time constant must be chosen high enough (minimum 100 ms) to allow the oscillator circuit to stabilise. This input has an internal Schmitt trigger to improve noise immunity. When a reset condition occurs internally, i.e. from the COP watchdog or clock monitor circuitry, this pin provides an active-low open drain output signal which may be used to reset external hardware. #### 2.3.5 **IRQ** IRQ is an input pin for external interrupt sources. The interrupt type (edge or edge-and-level sensitive) can be selected via the option register. #### 2.3.6 TCAP An external signal can be applied to this input pin to trigger an input capture event in the 16-bit timer. Input capture can be programmed to occur on either the rising edge or the falling edge of the signal applied to TCAP (see Section 7, Programmable timer). #### 2.3.7 PA0-PA7 Port A comprises eight bidirectional pins (PA0 to PA7). The direction and state of each pin is software programmable. All pins are configured as inputs during power-on or reset. #### 2.3.8 PB0-PB7 Port B comprises eight bidirectional pins (PB0 to PB7). The direction and state of each pin is software programmable, and each pin can drive one LED load. All pins are configured as inputs during power-on or reset. #### 2.3.9 PC0-PC7 Port C comprises eight bidirectional pins (PC0 to PC7). The direction and state of each pin is software programmable. All pins are configured as inputs during power-on or reset. #### 2.3.10 PD0-PD7 Port D comprises seven bidirectional pins (PD0 to PD5, PD7), with each pin supporting one of the on-chip hardware functions. PD6 is dedicated to the TCMP pin and is always an output, therefore a read of bit 6 of the port D data register will always return the value on the TCMP pin. #### 2.3.10.1 PD0/RDI When the SCI is enabled, this pin is configured as the high-impedance receive data input pin and the SCI becomes active. When the SCI is disabled, this pin is configured as a normal I/O port pin. #### 2.3.10.2 PD1/TDO When the SCI is enabled, this pin is configured as the transmit data output pin and the SCI becomes active. When the SCI is disabled, this pin is configured as a normal I/O port pin. #### 2.3.10.3 PD2-PD5, PD7/PWM0-PWM4 When the associated PWM enable bits in the PWM mode register are set, these pins are configured to output the PWM signals. When the PWM channels are disabled, these pins are configured as normal I/O pins. #### 2.3.10.4 PD6/TCMP As an output, this pin is always configured to support the output compare function in the 16-bit timer. Consequently, there is no corresponding data direction register bit associated with this pin. Reading the associated bit in the port D data register always returns the instantaneous value present on the pin, whether this is caused by the output compare function or by an external signal applied to the pin. #### 2.4 Software-selectable options #### 2.4.1 Option register The option register (OPTION) is a user-writable register located at \$3FDF on the MC68HC05D9 (\$7FDF on the MC68HC05D24 and MC68HC05D32). It allows the user to configure the memory map and the external interrupt $\overline{IRQ}$ . | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |--------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | OPTION | \$3FDF | RAM0 | RAM1 | 0 | 0 | 0 | | IRQ | 0 | 0000 0u10 | #### RAM0 This bit maps 48 bytes of either RAM or ROM into the memory map from \$0020 to \$004F. This bit is readable and writable at all times, allowing the user software to switch back and forth between RAM and ROM when necessary. Reset clears this bit. - 1 (set) Maps 48 bytes of RAM into the memory map starting at address \$0020. - 0 (clear) Maps 48 bytes of ROM/EPROM into the memory map starting at address \$0020. #### RAM1 This bit maps 128 bytes of either RAM or ROM/EPROM into the memory map from \$0100 to \$017F. This bit is readable and writable at all times, allowing the user software to switch back and forth between RAM and ROM/EPROM when necessary. Reset clears this bit. - 1 (set) Maps 128 bytes of RAM into the memory map starting at address \$0100. - 0 (clear) Maps 128 bytes of ROM/EPROM into the memory map starting at address \$0100. #### IRQ This bit selects the external interrupt $\overline{IRQ}$ sensitivity. This bit is not readable and can only be written once after reset. Reset sets this bit. - 1 (set) Edge-and-level sensitive interrupt selected. - 0 (clear) Edge sensitive only option is selected. # 3 CPU CORE AND INSTRUCTION SET This section provides a description of the CPU core registers, the instruction set and the addressing modes of the MC68HC05D9. #### 3.1 Registers The MCU contains five registers, as shown in the programming model of Figure 3-1. The interrupt stacking order is shown in Figure 3-2. Figure 3-1 Programming model #### 3.1.1 Accumulator (A) The accumulator is a general purpose 8-bit register used to hold operands and results of arithmetic calculations or data manipulations. Figure 3-2 Stacking order #### 3.1.2 Index register (X) The index register is an 8-bit register, which can contain the indexed addressing value used to create an effective address. The index register may also be used as a temporary storage area. #### 3.1.3 Program counter (PC) The program counter is a 16-bit register, which contains the address of the next byte to be fetched. #### 3.1.4 Stack pointer (SP) The stack pointer is a 16-bit register, which contains the address of the next free location on the stack. During an MCU reset or the reset stack pointer (RSP) instruction, the stack pointer is set to location \$00FF. The stack pointer is then decremented as data is pushed onto the stack and incremented as data is pulled from the stack. When accessing memory, the ten most significant bits are permanently set to 0000000011. These ten bits are appended to the six least significant register bits to produce an address within the range of \$00C0 to \$00FF. Subroutines and interrupts may use up to 64 (decimal) locations. If 64 locations are exceeded, the stack pointer wraps around and overwrites the previously stored information. A subroutine call occupies two locations on the stack; an interrupt uses five locations. #### 3.1.5 Condition code register (CCR) The CCR is a 5-bit register in which four bits are used to indicate the results of the instruction just executed, and the fifth bit indicates whether interrupts are masked. These bits can be individually tested by a program, and specific actions can be taken as a result of their state. Each bit is explained in the following paragraphs. ## 3 #### Half carry (H) This bit is set during ADD and ADC operations to indicate that a carry occurred between bits 3 and 4. #### Interrupt (I) When this bit is set all maskable interrupts are masked. If an interrupt occurs while this bit is set, the interrupt is latched and remains pending until the interrupt bit is cleared. #### Negative (N) When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was negative. #### Zero (Z) When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was zero. #### Carry/borrow (C) When set, this bit indicates that a carry or borrow out of the arithmetic logical unit (ALU) occurred during the last arithmetic operation. This bit is also affected during bit test and branch instructions and during shifts and rotates. #### 3.2 Instruction set The MCU has a set of 62 basic instructions. They can be grouped into five different types as follows: - Register/memory - Read/modify/write - Branch - Bit manipulation - Control The following paragraphs briefly explain each type. All the instructions within a given type are presented in individual tables. This MCU uses all the instructions available in the M146805 CMOS family plus one more: the unsigned multiply (MUL) instruction. This instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is then stored in the index register and the low-order product is stored in the accumulator. A detailed definition of the MUL instruction is shown in Table 3-1. #### 3.2.1 Register/memory Instructions 3 Most of these instructions use two operands. The first operand is either the accumulator or the index register. The second operand is obtained from memory using one of the addressing modes. The jump unconditional (JMP) and jump to subroutine (JSR) instructions have no register operand. Refer to Table 3-2 for a complete list of register/memory instructions. #### 3.2.2 Branch instructions These instructions cause the program to branch if a particular condition is met; otherwise, no operation is performed. Branch instructions are two-byte instructions. Refer to Table 3-3. #### 3.2.3 Bit manipulation instructions The MCU can set or clear any writable bit that resides in the first 256 bytes of the memory space (page 0). All port data and data direction registers, timer and serial interface registers, control/status registers and a portion of the on-chip RAM reside in page 0. An additional feature allows the software to test and branch on the state of any bit within these locations. The bit set, bit clear, bit test and branch functions are all implemented with single instructions. For the test and branch instructions, the value of the bit tested is also placed in the carry bit of the condition code register. Refer to Table 3-4. #### 3.2.4 Read/modify/write instructions These instructions read a memory location or a register, modify or test its contents, and write the modified value back to memory or to the register. The test for negative or zero (TST) instruction is an exception to this sequence of reading, modifying and writing, since it does not modify the value. Refer to Table 3-5 for a complete list of read/modify/write instructions. #### 3.2.5 Control instructions These instructions are register reference instructions and are used to control processor operation during program execution. Refer to Table 3-6 for a complete list of control instructions. #### **3.2.6** Tables Tables for all the instruction types listed above follow. In addition there is a complete alphabetical listing of all the instructions (see Table 3-7 and Table 3-8), and an opcode map for the instruction set of the M68HC05 MCU family (see Table 3-9). Table 3-1 MUL instruction | Operation | Х | <b>A</b> *X → A: | | | |-----------------|---------------------------------------------------------------------------|--------------------------------------------------------------------|---------------|----------------| | Description | Multiplies the eight bits bits in the accumulator a concatenated accumula | and places t | the 16-bit re | sult in the | | Condition codes | I : N<br>N : N<br>Z : N | cleared<br>lot affected<br>lot affected<br>lot affected<br>cleared | C | | | Source | | MUL | | | | Form | Addressing mode<br>Inherent | Cycles<br>11 | Bytes<br>1 | Opcode<br>\$42 | Table 3-2 Register/memory instructions | | | | | | | | | | Add | ressi | ng mo | odes | | | | | | | | |------------------------------------------|----------|------------|---------|----------|--------|---------|----------|--------|---------|----------|---------------------------|---------|----------|------------------------------|---------|----------|-------------------------------|---------|----------| | | | | media | ate | | Direc | t | Ex | ctend | ed | Indexed<br>(no<br>offset) | | | Indexed<br>(8-bit<br>offset) | | | Indexed<br>(16-bit<br>offset) | | t | | Function | Mnemonic | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | | Load A from memory | LDA | A6 | 2 | 2 | B6 | 2 | 3 | C6 | 3 | 4 | F6 | 1 | 3 | E6 | 2 | 4 | D6 | 3 | 5 | | Load X from memory | LDX | AE | 2 | 2 | BE | 2 | 3 | CE | 3 | 4 | FE | 1 | 3 | EE | 2 | 4 | DE | 3 | 5 | | Store A in memory | STA | | | | В7 | 2 | 4 | C7 | 3 | 5 | F7 | 1 | 4 | E7 | 2 | 5 | D7 | 3 | 6 | | Store X in memory | STX | | | | BF | 2 | 4 | CF | 3 | 5 | FF | 1 | 4 | EF | 2 | 5 | DF | 3 | 6 | | Add memory to A | ADD | AB | 2 | 2 | BB | 2 | 3 | СВ | 3 | 4 | FB | 1 | 3 | EB | 2 | 4 | DB | 3 | 5 | | Add memory and carry to A | ADC | A9 | 2 | 2 | В9 | 2 | 3 | C9 | 3 | 4 | F9 | 1 | 3 | E9 | 2 | 4 | D9 | 3 | 5 | | Subtract memory | SUB | A0 | 2 | 2 | В0 | 2 | 3 | C0 | 3 | 4 | F0 | 1 | 3 | E0 | 2 | 4 | D0 | 3 | 5 | | Subtract memory from A with borrow | SBC | A2 | 2 | 2 | B2 | 2 | 3 | C2 | 3 | 4 | F2 | 1 | 3 | E2 | 2 | 4 | D2 | 3 | 5 | | AND memory with A | AND | A4 | 2 | 2 | B4 | 2 | 3 | C4 | 3 | 4 | F4 | 1 | 3 | E4 | 2 | 4 | D4 | 3 | 5 | | OR memory with A | ORA | AA | 2 | 2 | ВА | 2 | 3 | CA | 3 | 4 | FA | 1 | 3 | EA | 2 | 4 | DA | 3 | 5 | | Exclusive OR memory with A | EOR | A8 | 2 | 2 | B8 | 2 | 3 | C8 | 3 | 4 | F8 | 1 | 3 | E8 | 2 | 4 | D8 | 3 | 5 | | Arithmetic compare A with memory | CMP | A1 | 2 | 2 | B1 | 2 | 3 | C1 | 3 | 4 | F1 | 1 | 3 | E1 | 2 | 4 | D1 | 3 | 5 | | Arithmetic compare X with memory | СРХ | A3 | 2 | 2 | В3 | 2 | 3 | C3 | 3 | 4 | F3 | 1 | 3 | E3 | 2 | 4 | D3 | 3 | 5 | | Bit test memory with A (logical compare) | BIT | <b>A</b> 5 | 2 | 2 | B5 | 2 | 3 | C5 | 3 | 4 | F5 | 1 | 3 | E5 | 2 | 4 | D5 | 3 | 5 | | Jump unconditional | JMP | | | | ВС | 2 | 2 | CC | 3 | 3 | FC | 1 | 2 | EC | 2 | 3 | DC | 3 | 4 | | Jump to subroutine | JSR | | | | BD | 2 | 5 | CD | 3 | 6 | FD | 1 | 5 | ED | 2 | 6 | DD | 3 | 7 | | | | Relative addressing mode | | | | | | | |---------------------------------------|----------|--------------------------|---------|----------|--|--|--|--| | Function | Mnemonic | Opcode | # Bytes | # Cycles | | | | | | Branch always | BRA | 20 | 2 | 3 | | | | | | Branch never | BRN | 21 | 2 | 3 | | | | | | Branch if higher | BHI | 22 | 2 | 3 | | | | | | Branch if lower or same | BLS | 23 | 2 | 3 | | | | | | Branch if carry clear | BCC | 24 | 2 | 3 | | | | | | (Branch if higher or same) | (BHS) | 24 | 2 | 3 | | | | | | Branch if carry set | BCS | 25 | 2 | 3 | | | | | | (Branch if lower) | (BLO) | 25 | 2 | 3 | | | | | | Branch if not equal | BNE | 26 | 2 | 3 | | | | | | Branch if equal | BEQ | 27 | 2 | 3 | | | | | | Branch if half carry clear | BHCC | 28 | 2 | 3 | | | | | | Branch if half carry set | BHCS | 29 | 2 | 3 | | | | | | Branch if plus | BPL | 2A | 2 | 3 | | | | | | Branch if minus | BMI | 2B | 2 | 3 | | | | | | Branch if interrupt mask bit is clear | BMC | 2C | 2 | 3 | | | | | | Branch if interrupt mask bit is set | BMS | 2D | 2 | 3 | | | | | | Branch if interrupt line is low | BIL | 2E | 2 | 3 | | | | | | Branch if interrupt line is high | BIH | 2F | 2 | 3 | | | | | | Branch to subroutine | BSR | AD | 2 | 6 | | | | | Table 3-4 Bit manipulation instructions | | | Addressing Modes | | | | | | | | | | | | |--------------------------|-----------------|------------------|--------------|----------|--------|---------|----------|--|--|--|--|--|--| | | | Е | Bit set/clea | ır | Bit te | anch | | | | | | | | | Function | Mnemonic | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | | | | | | | | Branch if bit n is set | BRSET n (n=0-7) | | | | 2•n | 3 | 5 | | | | | | | | Branch if bit n is clear | BRCLR n (n=0-7) | | | | 01+2•n | 3 | 5 | | | | | | | | Set bit n | BSET n (n=0-7) | 10+2•n | 2 | 5 | | | | | | | | | | | Clear bit n | BCLR n (n=0-7) | 11+2•n | 2 | 5 | | | | | | | | | | Table 3-5 Read/modify/write instructions | | | | | | | | A | ddres | sing | mode | es | | | | | | | |----------------------------|----------|--------|-------------|----------|--------|-------------|----------|--------|---------|----------|--------|---------------------------|----------|--------|------------------------------|----------|--| | | | In | here<br>(A) | nt | In | here<br>(X) | nt | I | Direc | t | | Indexed<br>(no<br>offset) | | | Indexed<br>(8-bit<br>offset) | | | | Function | Mnemonic | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | Opcode | # Bytes | # Cycles | | | Increment | INC | 4C | 1 | 3 | 5C | 1 | 3 | 3C | 2 | 5 | 7C | 1 | 5 | 6C | 2 | 6 | | | Decrement | DEC | 4A | 1 | 3 | 5A | 1 | 3 | 3A | 2 | 5 | 7A | 1 | 5 | 6A | 2 | 6 | | | Clear | CLR | 4F | 1 | 3 | 5F | 1 | 3 | 3F | 2 | 5 | 7F | 1 | 5 | 6F | 2 | 6 | | | Complement | COM | 43 | 1 | 3 | 53 | 1 | 3 | 33 | 2 | 5 | 73 | 1 | 5 | 63 | 2 | 6 | | | Negate (two's complement) | NEG | 40 | 1 | 3 | 50 | 1 | 3 | 30 | 2 | 5 | 70 | 1 | 5 | 60 | 2 | 6 | | | Rotate left through carry | ROL | 49 | 1 | 3 | 59 | 1 | 3 | 39 | 2 | 5 | 79 | 1 | 5 | 69 | 2 | 6 | | | Rotate right through carry | ROR | 46 | 1 | 3 | 56 | 1 | 3 | 36 | 2 | 5 | 76 | 1 | 5 | 66 | 2 | 6 | | | Logical shift left | LSL | 48 | 1 | 3 | 58 | 1 | 3 | 38 | 2 | 5 | 78 | 1 | 5 | 68 | 2 | 6 | | | Logical shift right | LSR | 44 | 1 | 3 | 54 | 1 | 3 | 34 | 2 | 5 | 74 | 1 | 5 | 64 | 2 | 6 | | | Arithmetic shift right | ASR | 47 | 1 | 3 | 57 | 1 | 3 | 37 | 2 | 5 | 77 | 1 | 5 | 67 | 2 | 6 | | | Test for negative or zero | TST | 4D | 1 | 3 | 5D | 1 | 3 | 3D | 2 | 4 | 7D | 1 | 4 | 6D | 2 | 5 | | | Multiply | MUL | 42 | 1 | 11 | | | | | | | | | | | | | | Table 3-6 Control instructions | | | Inherent addressing mode | | | | | | |--------------------------|----------|--------------------------|---------|----------|--|--|--| | Function | Mnemonic | Opcode | # Bytes | # Cycles | | | | | Transfer A to X | TAX | 97 | 1 | 2 | | | | | Transfer X to A | TXA | 9F | 1 | 2 | | | | | Set carry bit | SEC | 99 | 1 | 2 | | | | | Clear carry bit | CLC | 98 | 1 | 2 | | | | | Set interrupt mask bit | SEI | 9B | 1 | 2 | | | | | Clear interrupt mask bit | CLI | 9A | 1 | 2 | | | | | Software interrupt | SWI | 83 | 1 | 10 | | | | | Return from subroutine | RTS | 81 | 1 | 6 | | | | | Return from interrupt | RTI | 80 | 1 | 9 | | | | | Reset stack pointer | RSP | 9C | 1 | 2 | | | | | No-operation | NOP | 9D | 1 | 2 | | | | | Stop | STOP | 8E | 1 | 2 | | | | | Wait | WAIT | 8F | 1 | 2 | | | | | Mnemonic | Addressing modes | | | | | | | | | | Condition codes | | | | | |----------|------------------|-----|-----|-----|-----|----|-----|-----|-----|-----|-----------------|---|--------------|--------------------|--------------| | | INH | IMM | DIR | EXT | REL | IX | IX1 | IX2 | BSC | ВТВ | Н | I | N | Z | С | | ADC | | | | | | | | | | | <b>\( \)</b> | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | ADD | | | | | | | | | | | $\Diamond$ | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | AND | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | • | | ASL | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | ASR | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | <b>\</b> | | BCC | | | | | | | | | | | • | • | | • | • | | BCLR | | | | | | | | | | | • | • | | • | • | | BCS | | | | | | | | | | | • | | | • | | | BEQ | | | | | | | | | | | • | • | | • | • | | BHCC | | | | | | | | | | | • | • | | • | • | | BHCS | | | | | | | | | | | • | • | | • | • | | BHI | | | | | | | | | | | • | | | • | • | | BHS | | | | | | | | | | | • | | | | | | BIH | | | | | | | | | | | • | | | | | | BIL | | | | | | | | | | | • | | | | | | BIT | | | | | | | | | | | • | | <b>\( \)</b> | <b>\( \)</b> | | | BLO | | | | | | | | | | | | • | | | | | BLS | | | | | | | | | | | • | • | | • | | | BMC | | | | | | | | | | | • | | | • | | | BMI | | | | | | | | | | | | | | • | | | BMS | | | | | | | | | | | • | | | | | | BNE | | | | | | | | | | | • | | | | | | BPL | | | | | | | | | | | • | • | | • | | | BRA | | | | | | | | | | | • | • | | • | | | BRN | | | | | | | | | | | | • | | • | | | BRCLR | | | | | | | | | | | • | | | • | <b>\( \)</b> | | BRSET | | | | | | | | | | | • | • | | • | <b>\Q</b> | | BSET | | | | | | | | | | | • | • | | • | | | BSR | | | | | | | | | | | • | • | | • | • | | CLC | | | | | | | | | | | • | • | | • | 0 | | CLI | | | | | | | | | | | | 0 | | • | | | CLR | | | | | | | | | | | • | • | 0 | 1 | | | CMP | | | | | | | | | | | • | • | <b>\Q</b> | <b>\rightarrow</b> | <b>\Q</b> | #### Condition code symbols Address mode abbreviations Tested and set if true, H Half carry (from bit 3) BSC Bit set/clear IMM Immediate cleared otherwise Not affected BTB Bit test & branch Indexed (no offset) Interrupt mask DIR Direct IX1 Indexed, 1 byte offset N Negate (sign bit) ? Load CCR from stack IX2 Indexed, 2 byte offset Z Zero 0 Cleared EXT Extended REL Relative C Carry/borrow 1 Set INH Inherent Not implemented Table 3-8 Instruction set (2 of 2) | Mnemonic | | | | Ac | ldressir | ng mod | des | | | | ( | code | | | | | | |-----------|-----|-----|-----|-----|----------|--------|-----|-----|-----|-----|---|------|------------------------|------------------------|------------------------|--|--| | winemonic | INH | IMM | DIR | EXT | REL | IX | IX1 | IX2 | BSC | ВТВ | Н | I | N | Z | С | | | | COM | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | 1 | | | | CPX | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | | | DEC | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | • | | | | EOR | | | | | | | | | | | • | • | <b>\(\rightarrow\)</b> | <b>\( \)</b> | • | | | | INC | | | | | | | | | | | • | • | <b>\(\rightarrow\)</b> | <b>\( \)</b> | • | | | | JMP | | | | | | | | | | | • | • | • | • | • | | | | JSR | | | | | | | | | | | • | • | • | • | • | | | | LDA | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | • | | | | LDX | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | • | | | | LSL | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | | | LSR | | | | | | | | | | | • | • | 0 | <b>\( \)</b> | <b>\( \)</b> | | | | MUL | | | | | | | | | | | 0 | • | • | • | 0 | | | | NEG | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | | | NOP | | | | | | | | | | | • | • | • | • | • | | | | ORA | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | • | | | | ROL | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | | | ROR | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | | | RSP | | | | | | | | | | | • | • | • | • | • | | | | RTI | | | | | | | | | | | ? | ? | ? | ? | ? | | | | RTS | | | | | | | | | | | • | • | • | • | • | | | | SBC | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\(\rightarrow\)</b> | <b>\(\rightarrow\)</b> | | | | SEC | | | | | | | | | | | • | • | • | • | 1 | | | | SEI | | | | | | | | | | | • | 1 | • | • | • | | | | STA | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | • | | | | STOP | | | | | | | | | | | • | 0 | • | • | • | | | | STX | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | • | | | | SUB | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | <b>\( \)</b> | | | | SWI | | | | | | | | | | | • | 1 | • | • | • | | | | TAX | | | | | | | | | | | • | • | • | • | | | | | TST | | | | | | | | | | | • | • | <b>\( \)</b> | <b>\( \)</b> | • | | | | TXA | | | | | | | | | | | • | • | • | • | | | | | WAIT | | | | | | | | | | | • | 0 | • | • | • | | | #### Condition code symbols Address mode abbreviations Tested and set if true, H Half carry (from bit 3) BSC Bit set/clear IMM Immediate cleared otherwise BTB Bit test & branch IX Indexed (no offset) Interrupt mask Not affected DIR Direct IX1 Indexed, 1 byte offset Negate (sign bit) Load CCR from stack IX2 0 Cleared EXT Extended Indexed, 2 byte offset Z Zero INH Inherent 1 Set C Carry/borrow Not implemented | Cor | ntrol | | Register/memory | | | | | | | | | | |-----------|-----------|--------------|-----------------|-----------|-------------|----------------|-----------|-------------|-----|--|--|--| | INH | INH | IMM | DIR | EXT | IX2 | IX1 | IX | | | | | | | 8<br>1000 | 9<br>1001 | A<br>1010 | B<br>1011 | C<br>1100 | D<br>1101 | E<br>1110 | F<br>1111 | High<br>LOW | | | | | | RTI 9 | | SUB IMI | SUB DI | SUB EXT | SUB SUB IX2 | SUB IX1 | SUB IX | 0<br>0000 | | | | | | RTS INH | | CMP<br>2 IMI | M CMP | R 3 EXT | CMP IX2 | CMP IX1 | CMP IX | 1<br>0001 | | | | | | | | SBC IMI | SBC DI | SBC EXT | SBC SBC IX2 | SBC 4 | SBC IX | 2<br>0010 | | | | | | SWI INH | | | 2 CPX | R 3 CPX | CPX 5 | CPX IX1 | CPX IX | 3<br>0011 | | | | | | | | AND<br>2 IMI | AND DI | R 3 EXT | | AND 4 | AND IX | 4<br>0100 | | | | | | | | BIT IMI | 2 BIT | | BIT S | BIT 4<br>2 IX1 | BIT IX | 5<br>0101 | | | | | | | | LDA<br>2 IMI | LDA DI | B LDA EXT | LDA IX2 | LDA 4<br>2 IX1 | LDA IX | 6<br>0110 | | | | | | | TAX INH | | STA DI | R 3 STA | STA 6 | STA 5 | STA IX | 7<br>0111 | | | | | | | CLC INH | EOR IMI | EOR DI | BOR EXT | EOR IX2 | EOR IX1 | EOR IX | 8<br>1000 | | | | | | | SEC INH | ADC | 2 ADC | ADC EXT | ADC 5 | ADC ADC IX1 | ADC IX | 9<br>1001 | | | | | | | CLI 2 | ORA | 2 ORA | | ORA 5 | ORA IX1 | ORA 1 IX | A<br>1010 | | | | | | | SEI 2 | ADD | 2 ADD | ADD EXT | ADD 5 | ADD 4 | ADD IX | B<br>1011 | ] - | | | | | | RSP INH | | JMP DI | R 3 EXT | JMP 4 | JMP 3 | JMP 1 IX | C<br>1100 | | | | | | | NOP INH | BSR | 6 JSR | 5 JSR EXT | JSR 7 | JSR 6 | JSR IX | D<br>1101 | | | | | | STOP INH | | LDX | 2 LDX | | LDX 5 | LDX IX1 | LDX 1X | E<br>1110 | 3 | | | | | | | | | | | - | | | 1 | | | | | | Bit mani | pulation | Branch | | Rea | nd/modify/wi | rite | | Con | rol | Register/memory | | | | | | | |-----------|--------------------------------------|------------------|---------------|------------------|-----------|--------------|-----------|-----------|------------|-----------|------------------|-------------|-----------|-------------|-----------|-----------|-------------| | | BTB | BSC | REL | DIR | INH | INH | IX1 | IX | INH | INH | IMM | DIR | EXT | IX2 | IX1 | IX | | | High | 0<br>0000 | 1<br>0001 | 2<br>0010 | 3<br>0011 | 4<br>0100 | 5<br>0101 | 6<br>0110 | 7<br>0111 | 8<br>1000 | 9<br>1001 | A<br>1010 | B<br>1011 | C<br>1100 | D<br>1101 | E<br>1110 | F<br>1111 | High<br>Low | | 0<br>0000 | BRSETO 5<br>BTB | BSET0 5<br>BSC | BRA REL 2 | NEG DIR 1 | NEGA INH | NEGX INH | NEG 6 | NEG 1 IX | RTI 9 | | SUB 2 IMM 2 | SUB 3 | SUB EXT | SUB 5 | SUB 4 | SUB IX | 0 0000 | | 1<br>0001 | BRCLR0 BTB | BCLR0 BSC | BRN REL | | | | | | RTS NH | | CMP 2 IMM 2 | CMP 3 DIR 3 | CMP EXT | CMP 5 1X2 1 | CMP IX1 | CMP IX | 1<br>0001 | | 2<br>0010 | BRSET1 BTB | BSET1 BSC | BHI REL | 1 | MUL INH | | | | | | SBC 2 IMM 2 | | SBC EXT | | SBC IX1 | SBC IX | | | 3<br>0011 | BRCLR1 BTB | BCLR1 BSC | BLS REL | COM DIR 1 | COMA INH | COMX INH | COM KIX1 | COM IX | SWI INH | | CPX 2 IMM 2 | | CPX EXT | | CPX IX1 | CPX IX | 3<br>0011 | | 4<br>0100 | BRSET2 <sup>5</sup> <sub>3</sub> | BSET2 BSC | BCC REL 2 | LSR DIR 1 | LSRA INH | LSRX INH | LSR 6 | LSR IX | | | AND 2 | AND 3 DIR 3 | AND EXT | | AND IX1 | AND IX | 4<br>0100 | | 5<br>0101 | BRCLR2<br>BTB | BCLR2 BSC | BCS REL | | | | | | | | BIT 2 IMM 2 | | BIT EXT | | BIT IX1 | BIT IX | 5<br>0101 | | 6<br>0110 | BRSET3 <sup>5</sup> <sub>3</sub> BTB | BSET3 5<br>2 BSC | BNE REL 2 | ROR DIR 1 | RORA INH | RORX INH | ROR 6 | ROR IX | | | LDA 2 | | LDA EXT | | LDA IX1 | LDA 1 | | | 7<br>0111 | BRCLR3 <sup>5</sup> | | BEQ REL 2 | ASR DIR 1 | ASRA INH | ASRX INH | | | | TAX INH | 2 | STA DIR 3 | STA EXT | | STA 5 | STA 1 | 7<br>0111 | | 8<br>1000 | BRSET4 <sup>5</sup> 3 BTB | BSET4 BSC | BHCC BHCC REL | LSL 5 | LSLA INH | LSLX 3 | | | | CLC 2 | | | EOR EXT | | EOR IX1 | EOR 1 | | | 9<br>1001 | BRCLR4 5<br>BTB | BCLR4 BSC | BHCS REL | ROL DIR 1 | ROLA INH | ROLX INH | ROL KIX1 | | | SEC INH | | | ADC EXT | | ADC IX1 | ADC 1X | | | A<br>1010 | BRSET5 BTB | BSET5 BSC | BPL 2 REL 2 | DEC DIR 1 | DECA INH | DECX 3 | DEC 6 | DEC 1X | | CLI 2 | | | ORA EXT | | ORA IX1 | ORA 1 IX | | | B<br>1011 | BRCLR5 BTB | BCLR5<br>2 BSC | BMI REL | | | | | | | SEI 2 | ADD 2 | | ADD EXT | ADD 5 | ADD 1X1 | ADD 1X | | | C<br>1100 | BRSET6 BTB | BSET6 BSC | BMC REL 2 | INC 5<br>2 DIR 1 | INCA INH | INCX INH | | | | RSP INH | 2 | JMP DIR 3 | JMP EXT | JMP 1X2 | | JMP 1 IX | C<br>1100 | | D<br>1101 | BRCLR6 BTB | BCLR6 BSC | BMS REL 2 | TST 4 | TSTA INH | TSTX INH | TST 5 | TST 4 | | NOP INH | BSR 6<br>2 REL 2 | | JSR EXT | | JSR 1X1 | JSR 1 IX | D<br>1101 | | E<br>1110 | BRSET7 BTB | | BIL REL | | | | | | STOP 2 | | LDX 2 | LDX 3 | LDX EXT | | LDX IX1 | LDX 1 | E<br>1110 | | F<br>1111 | BRCLR7 <sup>5</sup> | BCLR7 BSC | BIH REL | CLR DIR 1 | CLRA INH | CLRX INH | CLR 6 IX1 | CLR IX | WAIT 1 INH | TXA INH | 2 | STX DIR 3 | STX EXT | STX 6 | STX STX | STX 4 | F<br>1111 | Not implemented | BSC | Bit set/clear | IX | Indexed (no offset) | |-----|---------------------|-----|---------------------------------| | BTB | Bit test and branch | IX1 | Indexed, 1 byte (8-bit) offset | | DIR | Direct | IX2 | Indexed, 2 byte (16-bit) offset | | EXT | Extended | REL | Relative | INH A X Accumulator Inherent IMM Immediate Index register Legend Opcode in hexadecimal Opcode in binary 1111-Mnemonic 0000 ► SUB 🗸 Bytes Cycles Address mode #### 3.3 Addressing modes Ten different addressing modes provide programmers with the flexibility to optimize their code for all situations. The various indexed addressing modes make it possible to locate data tables, code conversion tables and scaling tables anywhere in the memory space. Short indexed accesses are single byte instructions; the longest instructions (three bytes) enable access to tables throughout memory. Short absolute (direct) and long absolute (extended) addressing are also included. One or two byte direct addressing instructions access all data bytes in most applications. Extended addressing permits jump instructions to reach all memory locations. The term 'effective address' (EA) is used in describing the various addressing modes. The effective address is defined as the address from which the argument for an instruction is fetched or stored. The ten addressing modes of the processor are described below. Parentheses are used to indicate 'contents of' the location or register referred to. For example, (PC) indicates the contents of the location pointed to by the PC (program counter). An arrow indicates 'is replaced by' and a colon indicates concatenation of two bytes. For additional details and graphical illustrations, refer to the *M6805 HMOS/M146805 CMOS Family Microcomputer/ Microprocessor User's Manual* or to the *M68HC05 Applications Guide*. #### 3.3.1 Inherent In the inherent addressing mode, all the information necessary to execute the instruction is contained in the opcode. Operations specifying only the index register or accumulator, as well as the control instruction, with no other arguments are included in this mode. These instructions are one byte long. #### 3.3.2 Immediate In the immediate addressing mode, the operand is contained in the byte immediately following the opcode. The immediate addressing mode is used to access constants that do not change during program execution (e.g. a constant used to initialize a loop counter). $$EA = PC+1$$ ; $PC \leftarrow PC+2$ #### 3.3.3 **Direct** In the direct addressing mode, the effective address of the argument is contained in a single byte following the opcode byte. Direct addressing allows the user to directly address the lowest 256 bytes in memory with a single two-byte instruction. EA = (PC+1); PC $$\leftarrow$$ PC+2 Address bus high $\leftarrow$ 0; Address bus low $\leftarrow$ (PC+1) #### 3.3.4 Extended 3 In the extended addressing mode, the effective address of the argument is contained in the two bytes following the opcode byte. Instructions with extended addressing mode are capable of referencing arguments anywhere in memory with a single three-byte instruction. When using the Motorola assembler, the user need not specify whether an instruction uses direct or extended addressing. The assembler automatically selects the short form of the instruction. $$EA = (PC+1):(PC+2); PC \leftarrow PC+3$$ Address bus high $\leftarrow$ (PC+1); Address bus low $\leftarrow$ (PC+2) #### 3.3.5 Indexed, no offset In the indexed, no offset addressing mode, the effective address of the argument is contained in the 8-bit index register. This addressing mode can access the first 256 memory locations. These instructions are only one byte long. This mode is often used to move a pointer through a table or to hold the address of a frequently referenced RAM or I/O location. $$EA = X; PC \leftarrow PC+1$$ Address bus high $\leftarrow$ 0; Address bus low $\leftarrow$ X #### 3.3.6 Indexed, 8-bit offset In the indexed, 8-bit offset addressing mode, the effective address is the sum of the contents of the unsigned 8-bit index register and the unsigned byte following the opcode. Therefore the operand can be located anywhere within the lowest 511 memory locations. This addressing mode is useful for selecting the mth element in an n element table. EA = $$X+(PC+1)$$ ; PC $\leftarrow$ PC+2 Address bus high $\leftarrow$ K; Address bus low $\leftarrow$ X+(PC+1) where K = the carry from the addition of X and (PC+1) #### 3.3.7 Indexed, 16-bit offset In the indexed, 16-bit offset addressing mode, the effective address is the sum of the contents of the unsigned 8-bit index register and the two unsigned bytes following the opcode. This address mode can be used in a manner similar to indexed, 8-bit offset except that this three-byte instruction allows tables to be anywhere in memory. As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing. $$EA = X+[(PC+1):(PC+2)]; PC \leftarrow PC+3$$ Address bus high $\leftarrow$ (PC+1)+K; Address bus low $\leftarrow$ X+(PC+2) where K = the carry from the addition of X and (PC+2) #### 3.3.8 Relative The relative addressing mode is only used in branch instructions. In relative addressing, the contents of the 8-bit signed byte (the offset) following the opcode are added to the PC if, and only if, the branch conditions are true. Otherwise, control proceeds to the next instruction. The span of relative addressing is from -126 to +129 from the opcode address. The programmer need not calculate the offset when using the Motorola assembler, since it calculates the proper offset and checks to see that it is within the span of the branch. EA = PC+2+(PC+1); PC $$\leftarrow$$ EA if branch taken; otherwise EA = PC $\leftarrow$ PC+2 #### 3.3.9 Bit set/clear In the bit set/clear addressing mode, the bit to be set or cleared is part of the opcode. The byte following the opcode specifies the address of the byte in which the specified bit is to be set or cleared. Any read/write bit in the first 256 locations of memory, including I/O, can be selectively set or cleared with a single two-byte instruction. $$EA = (PC+1); PC \leftarrow PC+2$$ Address bus high $\leftarrow$ 0; Address bus low $\leftarrow$ (PC+1) #### 3.3.10 Bit test and branch The bit test and branch addressing mode is a combination of direct addressing and relative addressing. The bit to be tested and its condition (set or clear) is included in the opcode. The address of the byte to be tested is in the single byte immediately following the opcode byte (EA1). The signed relative 8-bit offset in the third byte (EA2) is added to the PC if the specified bit is set or cleared in the specified memory location. This single three-byte instruction allows the program to branch based on the condition of any readable bit in the first 256 locations of memory. The span of branch is from -125 to +130 from the opcode address. The state of the tested bit is also transferred to the carry bit of the condition code register. $$\begin{aligned} \text{EA1} &= (\text{PC+1}); \, \text{PC} \leftarrow \text{PC+2} \\ \text{Address bus high} \leftarrow 0; \, \text{Address bus low} \leftarrow (\text{PC+1}) \\ \text{EA2} &= \text{PC+3+(PC+2)}; \, \text{PC} \leftarrow \text{EA2 if branch taken}; \\ \text{otherwise PC} \leftarrow \text{PC+3} \end{aligned}$$ THIS PAGE LEFT BLANK INTENTIONALLY # 4 # RESETS, INTERRUPTS AND LOW POWER MODES #### 4.1 Resets The MCU can be reset in four ways: by the initial power-on reset function, by an active low input to the RESET pin, by a COP watchdog timer reset and by an internal clock monitor reset. See Figure 4-1. #### 4.1.1 Power-on reset A power-on reset occurs when a positive transition is detected on VDD. The power-on reset function is strictly for power turn-on conditions and should not be used to detect drops in the power supply voltage. The power-on circuitry provides a stabilization delay $(t_{PORL})$ from when the oscillator becomes active. If the external $\overline{RESET}$ pin is low at the end of this delay then the processor remains in the reset state until $\overline{RESET}$ goes high. The user must ensure that the voltage on VDD has risen to a point where the MCU can operate properly by the time $t_{PORL}$ has elapsed. If there is doubt, the external $\overline{RESET}$ pin should remain low until the voltage on VDD has reached the specified minimum operating voltage. This may be accomplished by connecting an external RC-circuit to this pin to generate a power-on reset (POR). In this case, the time constant must be great enough (at least 100 ms) to allow the oscillator circuit to stabilise. At power-up, the RESET pin is pulled active low by an internal open drain n-channel device driven from the power-on reset signal. This pin can be used as a reset output. #### 4.1.2 **RESET** pin When the oscillator is running in a stable state, the MCU is reset when a logic zero is applied to the $\overline{\text{RESET}}$ input for a minimum period of 8 machine cycles ( $t_{\text{CYC}}$ ). This pin contains an internal Schmitt trigger as part of its input to improve noise immunity. Figure 4-1 Reset timing diagram #### 4.1.3 Computer operating properly (COP) reset The MCU contains a watchdog timer that automatically times out unless it is reset within a specific time by a program reset sequence. If the COP watchdog timer is allowed to timeout, a reset is generated which drives the RESET pin low to reset the MCU and the external system. The COPF flag in the COP control register (COPCR) is set whenever a COP timeout or clock monitor reset occurs; this allows COP and clock monitor resets to be distinguished from external and power-on resets. The COP reset function can be enabled by programming the COPE control bit in the COP control register. This bit can be written once only after reset, but can be read at any time. Control bits CM0 and CM1 in COPCR allow the user to select one of four COP timeout periods. Table 4-1 shows the relationship between CM0 and CM1 and the timeout period for various system clock frequencies. The sequence for resetting the watchdog timer is as follows: - Write \$55 to the COP reset register (COPRST) - Write \$AA to the COP reset register Both writes must occur in this sequence prior to the timeout, but any number of instructions may be executed between the two writes. #### 4.1.4 Clock monitor reset The MCU contains a clock monitor circuit that measures the bus clock frequency ( $f_{OP}$ ). The clock monitor function is enabled by the CME control bit in COPCR. Upon detection of a slow or absent clock, the clock monitor circuit (if enabled by CME = 1) will cause a system reset to be generated. If the bus clock input rate is above approximately 200 kHz, then the clock monitor does not generate a reset. If the bus clock is lost or its frequency falls below 10 kHz, then a reset is generated, and the $\overline{\text{RESET}}$ pin is driven low to reset the external system. Special considerations are needed when using STOP and the clock monitor in the same system. Since the STOP function causes the clocks to be halted, the clock monitor function will generate a reset sequence if it is enabled prior to the STOP mode being entered. For systems that do not expect nor want a STOP function, this interaction can be useful to detect the unauthorized execution of a STOP instruction that could not be detected by the COP watchdog system. On the other hand, in systems that use both the STOP and clock monitor functions, this interaction means that the CME bit must be written to zero just prior to executing a STOP instruction and should be written back to one as soon as the MCU resumes execution. #### 4.1.5 COP control register (COPCR) | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | COP control (COPCR) | \$001E | 0 | 0 | 0 | COPF | CME | COPE | CM1 | CM0 | 0000 0000 | *Note:* Bits 5, 6 and 7 are not used; these bits always read zero. #### **COPF** — Computer operating properly failure The COPF flag in the COP control register is set whenever a COP timeout or clock monitor reset occurs; this allows COP and clock monitor resets to be distinguished from external and power-on resets. COPF is cleared by reading COPCR. 1 (set) - COP or clock monitor reset has occurred 0 (clear) - COP or clock monitor reset has not occurred #### CME — Clock monitor enable This bit enables the clock monitor circuitry to generate a reset whenever the clock frequency falls below a specified level. CME can be read or written at any time. 1 (set) - Clock monitor enabled 0 (clear) - Clock monitor disabled #### **COPE** — Computer operating properly enable This bit enables the COP circuitry to generate a reset whenever the COP timer times out. COPE can be read at any time, but can be written only once after reset. 1 (set) - COP timeout enabled 0 (clear) - COP timeout disabled #### CM1, CM0 — COP mode bits The COP mode bits select one of four timeout durations for the COP timer. CM1 and CM0 are cleared by reset and can only be written once. Table 4-1 shows examples of COP timeout periods for several different bus frequencies ( $f_{OP}$ ). | CM1 | СМО | f <sub>OP</sub> /2 <sup>15</sup><br>divided by | XTAL = 4.0MHz<br>f <sub>OP</sub> = 2.0MHz | XTAL = 3.5795MHz<br>f <sub>OP</sub> = 1.7897MHz | XTAL = 2.0MHz<br>f <sub>OP</sub> = 1.0MHz | XTAL = 1.0MHz<br>f <sub>OP</sub> = 0.5MHz | |-----|-----|------------------------------------------------|-------------------------------------------|-------------------------------------------------|-------------------------------------------|-------------------------------------------| | 0 | 0 | 1 | 16.38 ms | 18.31 ms | 32.77 ms | 65.54 ms | | 0 | 1 | 4 | 65.54 ms | 73.24 ms | 131.07 ms | 262.14 ms | | 1 | 0 | 16 | 262.14 ms | 292.95 ms | 524.29 ms | 1.048 s | | 1 | 1 | 64 | 1.048 s | 1.172 s | 2.097 s | 4.194 s | **Table 4-1** COP timeout periods (examples) #### 4.2 Interrupts The MCU can be interrupted by four different sources, three maskable hardware interrupts and one non-maskable software interrupt: - External signal on the IRQ pin - 16-bit programmable timer - Serial communications interface - Software interrupt instruction (SWI) Interrupts cause the processor to save the register contents on the stack and to set the interrupt mask (I-bit) to prevent additional interrupts. The RTI instruction (return from interrupt) causes the register contents to be recovered from the stack and normal processing to resume. Unlike reset, hardware interrupts do not cause the current instruction execution to be halted, but are considered pending until the current instruction is complete. The current instruction is the one already fetched and being operated on. When the current instruction is complete, the processor checks all pending hardware interrupts. If interrupts are not masked (CCR I-bit clear) and the corresponding interrupt enable bit is set, the processor proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If both an external interrupt and a timer interrupt are pending after an instruction execution, the external interrupt is serviced first. Table 4-2 shows the relative priority of all the possible interrupt sources. Figure 4-2 shows the interrupt processing flow. Vector address **Priority** Source Register Flags \$3FFE, \$3FFF highest Reset COP/Clock monitor reset **COPF** \$3FFE, \$3FFF **COPCR** Software interrupt (SWI) \$3FFC, \$3FFD External interrupt (IRQ) \$3FFA, \$3FFB 16-bit programmable timer TSR ICF, OFC, TOF \$3FF8, \$3FF9 SCI **SCSR** TDRE, TC, RDRF, IDLE, OR \$3FF6, \$3FF7 lowest Table 4-2 Interrupt priorities #### 4.2.1 Non-maskable software interrupt (SWI) The software interrupt (SWI) is an executable instruction and a non-maskable interrupt: it is executed regardless of the state of the I-bit in the CCR. If the I-bit is zero (interrupts enabled), SWI is executed after interrupts that were pending when the SWI was fetched, but before interrupts generated after the SWI was fetched. The SWI interrupt service routine address is specified by the contents of memory locations \$3FFC and \$3FFD (\$7FFC and \$7FFD on the MC68HC05D24, MC68HC05D32 and MC68HC705D32). #### 4.2.2 Maskable hardware interrupts If the interrupt mask bit (I-bit) of the CCR is set, all maskable interrupts (internal and external) are disabled. Clearing the I-bit enables interrupts. Note: The internal interrupt latch is cleared in the first part of the interrupt service routine: therefore, one external interrupt pulse could be latched and serviced as soon as the I-bit is cleared. ### 4 #### 4.2.2.1 External interrupt (IRQ) The interrupt request is latched immediately following the active edge or level on the $\overline{IRQ}$ pin. It is then synchronized internally and handled by the interrupt service routine, located at the address specified by the contents of \$3FFA and \$3FFB (\$7FFA and \$7FFB on the MC68HC05D24, MC68HC05D32 and MC68HC705D32). An $\overline{IRQ}$ interrupt will cause the MPU to exit from STOP mode. #### 4.2.2.2 16-bit programmable timer interrupt There are three different timer interrupt flags that cause a timer interrupt whenever they are set and enabled. The timer interrupt enable bits are located in the timer control register (TCR) and the timer interrupt flags are located in the timer status register (TSR). All three interrupts will vector to the same service routine, located at the address specified by the contents of memory locations \$3FF8 and \$3FF9 (\$7FF8 and \$7FF9 on the MC68HC05D24, MC68HC05D32 and MC68HC705D32). #### 4.2.2.3 Serial communications interface interrupt There are five different SCI interrupt flags that cause an SCI interrupt whenever they are set and enabled. The SCI interrupt enable bits are located in the serial communication control register 2 (SCCR2) and the SCI interrupt flags are located in the serial communication status register (SCSR). All three interrupts will vector to the same service routine, located at the address specified by the contents of memory locations \$3FF6 and \$3FF7 (\$7FF6 and \$7FF7 on the MC68HC05D24, MC68HC05D32 and MC68HC705D32). #### 4.2.3 Hardware controlled interrupt sequence The following three functions (RESET, STOP, and WAIT) are not in the strictest sense interrupts. However, they are acted upon in a similar manner. Flowcharts for STOP and WAIT are shown in Figure 4-3. RESET: A reset condition causes the program to vector to its starting address, which is specified by the contents of memory locations \$3FFE (MSB) and \$3FFF (LSB). The I-bit in the condition code register is also set. STOP: The STOP instruction causes the oscillator to be turned off and the processor to 'sleep' until an external interrupt (IRQ), if enabled, or a reset occurs. WAIT: The WAIT instruction causes all processor clocks to stop, but leaves the timer clock running. This 'rest' state of the processor can be cleared by reset, an external interrupt (IRQ), if enabled, or a timer or SCI interrupt. There are no special wait vectors for these individual interrupts. Figure 4-2 Interrupt flowchart Figure 4-3 STOP and WAIT flowcharts #### 4.3 Low power modes #### 4.3.1 STOP The STOP instruction places the MCU in its lowest power consumption mode. In STOP mode, the internal oscillator is turned off, halting all internal processing, including timer (and COP watchdog timer) operation. During the STOP mode, all interrupt enable bits in TCR and SCCR2 are cleared by internal hardware to remove any pending timer or SCI interrupt requests and to disable any further interrupts from these sources. The timer prescaler is cleared. The I-bit in the CCR is cleared to enable external interrupts. All other bits, registers and memory contents remain unaltered. All input/output lines remain unchanged. The processor can be brought out of the STOP mode only by an external interrupt on $(\overline{IRQ})$ or by a reset. #### 4.3.2 WAIT The WAIT instruction places the MCU in a low-power consumption mode, but the WAIT mode consumes more power than the STOP mode. All CPU action is suspended, but the timer remains active. Any enabled interrupt from the timer or the SCI can cause the MCU to exit the WAIT mode. During the WAIT mode, the I-bit in the CCR is cleared to enable interrupts. All other registers, memory, and input/output lines remain in their previous state. #### 4.3.3 Data retention mode The contents of the RAM are retained at supply voltages as low as 2.0V V<sub>DD</sub>. This is called the data retention mode, in which data is maintained but the device is not guaranteed to operate. For lowest power consumption in data retention mode the device should be put into STOP mode before reducing the supply voltage, to ensure that all the clocks are stopped. If the device is not in STOP mode then it is recommended that RESET be held low whilst the power supply is outwith the normal operating range, to ensure that processing is suspended in an orderly manner. Recovery from data retention mode, after the power supply has been restored, is by an external interrupt, or by pulling the RESET line high. THIS PAGE LEFT BLANK INTENTIONALLY # **5**MEMORY AND REGISTERS The MCU has a 16K byte memory map consisting of registers (for I/O, control and status), User RAM, user ROM, self-check ROM and reset and interrupt vectors as shown in Figure 5-1. Two control bits in the option register (\$3FDF) allow the user to switch between RAM and ROM/EPROM, at any time, in two special areas of the memory map, \$0020–\$004F (48 bytes) and \$0100–\$017F (128 bytes). #### 5.1 RAM The main user RAM consists of 176 bytes at \$0050–\$00FF. This RAM array is always present in the memory map and includes a 64 byte stack area. The stack pointer can access 64 bytes of RAM in the range \$00FF to \$00C0. *Note:* Using the stack area for data storage or temporary work locations requires care to prevent it from being overwritten due to stacking from an interrupt or subroutine call. Two additional RAM arrays are available at \$0020–\$004F (48 bytes) and \$0100–\$017F (128 bytes). These may be accessed at any time by setting the RAM0 and RAM1 bits, respectively, in the option register (see Section 2.4). #### 5.2 ROM The main user ROM/EPROM occupies 15744 bytes in the memory space from \$017F to \$3FFF. This array includes 15744 bytes of main User ROM, 128 bytes of User ROM that are mapped into the memory space when the RAM0 bit in the option register is cleared and the User reset and interrupt vectors (\$3FF6–\$3FFF). It also includes the self-check ROM and vectors and the option register. Two additional ROM arrays are mapped into the address space at \$0020–\$004F (48 bytes) and \$0100–\$017F (128 bytes) when RAM0 and RAM1, respectively, in the option register are cleared (see Section 2.4). Figure 5-1 Memory map of the MC68HC05D9 ### 5.3 Registers Except for the option register, all I/O, control and status registers are contained within one 32-byte block in page zero of the address space (\$0000–\$001F). These registers are shown in Table 5-1. 5 Table 5-1 MC68HC05D9 register assignment | Register name | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |----------------------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | Port A data (PORTA) | \$0000 | | | | | | | | | undefined | | Port B data (PORTB) | \$0001 | | | | | | | | | undefined | | Port C data (PORTC) | \$0002 | | | | | | | | | undefined | | Port D data (PORTD) | \$0003 | | | | | | | | | undefined | | Data direction A (DDRA) | \$0004 | | | | | | | | | 0000 0000 | | Data direction B (DDRB) | \$0005 | | | | | | | | | 0000 0000 | | Data direction C (DDRC) | \$0006 | | | | | | | | | 0000 0000 | | Data direction D (DDRD) | \$0007 | | | | | | | | | 0u00 0000 | | PWM mode (PWMM) | \$0008 | 0 | 0 | SCIB | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | 0010 0000 | | PWM channel 0 (PWM0) | \$0009 | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 1 (PWM1) | \$000A | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 2 (PWM2) | \$000B | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 3 (PWM3) | \$000C | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 4 (PWM4) | \$000D <sup>(1)</sup> | 0 | 0 | | | | | | | 0000 0000 | | SCI baud rate (BAUD) | \$0000 | | | SCP1 | SCP0 | | SCR2 | SCR1 | SCR0 | uu00 uuuu | | SCI control 1 (SCCR1) | \$000E | R8 | T8 | 0 | М | WAKE | 0 | 0 | 0 | uu0u u000 | | SCI control 2 (SCCR2) | \$000F | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | 0000 0000 | | SCI status (SCSR) | \$0010 | TDRE | TC | RDRF | IDLE | OR | NF | FE | 0 | 1100 0000 | | SCI data (SCDR) | \$0011 | | | | | | | | | undefined | | Timer control (TCR) | \$0012 | ICIE | OCIE | TOIE | 0 | 0 | 0 | IEDG | OLVL | 0000 0000 | | Timer status (TSR) | \$0013 | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | uuu0 0000 | | (100) | \$0014 | | | | | | | | | undefined | | Input capture (ICR) | \$0015 | | | | | | | | | undefined | | 0.1.1. (0.0.1) | \$0016 | | | | | | | | | undefined | | Output compare (OCR) | \$0017 | | | | | | | | | undefined | | T (TONT) | \$0018 | | | | | | | | | 1111 1111 | | Timer counter (TCNT) | \$0019 | | | | | | | | | 1111 1100 | | AU (ALTONIT) | \$001A | | | | | | | | | 1111 1111 | | Alternate counter (ALTCNT) | \$001B | | | | | | | | | 1111 1100 | | Reserved | \$001C | | | | | | | | | undefined | | COP reset (COPRST) | \$001D | ICAF | ICBF | OCAF | TOF | 0 | 0 | 0 | 0 | 0000 0000 | | COP control (COPCR) | \$001E | 0 | 0 | 0 | COPF | CME | COPE | CM1 | CM0 | 0000 0000 | | Reserved | \$001F | | | | | | | | | undefined | | OPTION | \$3FDF | RAM0 | RAM1 | 0 | 0 | 0 | | IRQ | 0 | 0000 0u10 | | JJ.1 | Ţ51 D1 | | | | | | | | | 0000 001 | u = undefined <sup>(1)</sup> If SCIB = 0, the PWM4 register is available at location \$000D If SCIB = 1, the SCI baud rate generator register is available at location \$000D # 6 PARALLEL INPUT/OUTPUT PORTS In single chip mode there are four 8-bit wide parallel ports comprising 31 bidirectional I/O lines and one output-only line. The bidirectional ports are programmable as either inputs or outputs under software control, via the data direction registers. To prevent glitches on the output pins, data should be written to the I/O port data register before configuring the port as outputs, by setting the corresponding data direction register bits. #### 6.1 Input/output programming Bidirectional port lines may be programmed as inputs or outputs under software control. The direction of each pin is determined by the state of the corresponding bit in the port data direction register (DDR). Each port has an associated DDR. Any I/O port pin is configured as an output if its corresponding DDR bit is set to a logic one ('1'). A pin is configured as an input if its corresponding DDR bit is cleared to a logic zero ('0'). At power-on or reset, all DDRs are cleared, thus configuring all port pins as inputs. The data direction registers can be written to or read by the processor. During the programmed output state, a read of the data register reads the value of the output data latch and not the I/O pin (see Figure 6-1 and Table 6-1). #### 6.2 Ports A, B and C Ports A, B and C are 8-bit bidirectional ports (see Figure 6-1). Their data registers reside at addresses \$0000–\$0002 and their data direction registers (DDRn) at \$0004–\$0006, respectively. Reset does not affect the data register, but clears the data direction register, thereby returning the ports to inputs. Writing a '1' to a data direction register bit sets the corresponding port bit to output mode. Figure 6-1 Standard I/O port structure Table 6-1 Bidirectional I/O pin functions | R/W <sup>(1)</sup> | DDR | I/O Pin function | |--------------------|-----|---------------------------------------------------------------------------| | 0 | 0 | The I/O pin is in input mode. Data is written into the output data latch. | | 0 | 1 | Data is written into the output data latch, and output to the I/O pin. | | 1 | 0 | The state of the I/O pin is read. | | 1 | 1 | The I/O pin is in output mode. The output data latch is read. | (1) Note that $R/\overline{W}$ is an internal signal, not available to the user. #### 6.3 Port D Port D is an 8-bit wide port that shares pins with the on-board sub-systems (timer, SCI and PWM). When a sub-system function is enabled, the associated pin or pins are configured to support the input/output requirements of that function (see Section 2.3.10). In particular, a bit whose pin is shared with the timer, SCI or PWM sub-system can be used to read the level on the pin, even when the associated sub-system is enabled. When a sub-system is enabled, certain pins associated with that sub-system are capable of becoming outputs. These pins then get their drive signals directly from the sub-system rather than from the port D data register. These pins, however, remain under the control of the data direction register and can be configured as input pins when driven directly from the sub-system. The port D data register is located at address \$0003 and the port D data direction register (DDR) at \$0007. Bits 0–5 and 7 are bidirectional lines, their direction controlled by the corresponding bits in DDRD. Bit 6 is dedicated to the timer output compare function as an output; as an input, reading this bit returns the instantaneous level on the TCMP pin. Consequently, bit 6 does not have a C1-1- corresponding data direction register bit in DDRD. Reset does not affect the data register, but clears the data direction register, thereby returning the ports to inputs. Writing a '1' to a DDR bit sets the corresponding port bit to output mode. When a bit of DDRD is cleared, the corresponding bit in the data register monitors the level on the pin at all times. Note: The operation of the timer and PWM sub-systems can cause transitions on the port D pins that are asynchronous with respect to the read cycles on the port D data register. User software should be written in such a way as not to depend on the value of any bit on port D that was read while the operation of one of the sub-systems may have been causing transitions on the pin. #### 6.4 Port registers The following sections explain in detail the individual bits in the data and control registers associated with the ports. #### 6.4.1 Port data registers (PORTA, PORTB, PORTC and PORTD) | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | Port A data (PORTA) | \$0000 | | | | | | | | | undefined | | Port B data (PORTB) | \$0001 | | | | | | | | | undefined | | Port C data (PORTC) | \$0002 | | | | | | | | | undefined | | Port D data (PORTD) | \$0003 | | | | | | | | | undefined | Each bit can be configured as input or output via the corresponding data direction bit in the port data direction register (DDRx). Reset does not affect the state of the port data registers. #### 6.4.2 Data direction registers (DDRA, DDRB, DDRC and DDRD) | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |-------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | Data direction A (DDRA) | \$0004 | | | | | | | | | 0000 0000 | | Data direction B (DDRB) | \$0005 | | | | | | | | | 0000 0000 | | Data direction C (DDRC) | \$0006 | | | | | | | | | 0000 0000 | | Data direction D (DDRD) | \$0007 | | | | | | | | | 0u00 0000 | Writing a '1' to any bit configures the corresponding bit in the port data register as an output; conversely, writing any bit to '0' configures the corresponding port data bit as an input. Reset clears these registers, thus configuring all pins as inputs. ## 6 #### 6.5 Other port considerations All input/output ports can emulate open-drain outputs. This is done by writing a '0' to the relevant output port latch. By toggling the corresponding data direction bit, the port pin will be either output a '0' or be tri-state (i.e. an input). (See Figure 6-2.) When using a port pin as an open-drain output, certain precautions must be taken in the user software. If a read-modify-write instruction is used on a port where the open-drain is assigned and the pin at this time is programmed as an input, it will read it as a '1'. The read-modify-write instruction will then write this '1' into the output data latch on the next cycle. This would cause the open-drain pin not to output a "0" when desired. Note: 'Open-drain' outputs should not be pulled above V<sub>DD</sub>. Figure 6-2 Port logic levels THIS PAGE LEFT BLANK INTENTIONALLY # **7**PROGRAMMABLE TIMER The programmable input capture/output compare timer on the MC68HC05D9 consists of a 16-bit read-only free-running counter, preceded by a fixed divide-by-four prescaler. Selected input edges cause the current counter value to be latched into a 16-bit input capture register so that software can later read this value to determine when the edge occurred. When the free running counter value matches the value in the output compare registers, the programmed pin action takes place. Refer to Figure 7-1 for a block diagram of the timer. The timer has a 16-bit architecture hence each specific functional segment is represented by two registers. These registers contain the high and low byte of that functional segment. Accessing the low byte of a specific timer function allows full control of that function; however, an access of the high byte inhibits that specific timer function until the low byte is also accessed. Note: The I-bit in the CCR should be set while manipulating both the high and low byte register of a specific timer function to ensure that an interrupt does not occur. #### 7.1 Counter The key element in the programmable timer is a 16-bit, free-running counter or counter register, preceded by a prescaler that divides the internal processor clock by four. The prescaler gives the timer a resolution of 2µs if the internal bus clock is 2 MHz. The counter is incremented during the low portion of the internal bus clock. Software can read the counter at any time without affecting its value. The free-running counter is set to \$FFFC during reset and is always read-only. During a power-on reset, the counter is also preset to \$FFFC and begins running after the oscillator start-up delay. Because the free-running counter is 16 bits preceded by a fixed divide-by-four prescaler, the value in the free-running counter repeats every 262,144 internal bus clock cycles. TOF is set when the counter overflows (from \$FFFF to \$0000); this will cause an interrupt if TOIE is set. Figure 7-1 16-bit programmable timer block diagram ### 7.1.1 Counter registers The double-byte, free-running counter can be read from either of two locations, \$18—\$19 (counter register) or \$1A—\$1B (alternate counter register). A read from only the less significant byte (LSB) of the free-running counter (\$19 or \$1B) receives the count value at the time of the read. If a read of the free-running counter or alternate counter register first addresses the more significant byte (MSB) (\$18 or \$1A), the LSB is transferred to a buffer. This buffer value remains fixed after the first MSB read, even if the user reads the MSB several times. This buffer is accessed when reading 7 the free-running counter or alternate counter register LSB and thus completes a read sequence of the total counter value. In reading either the free-running counter or alternate counter register, if the MSB is read, the LSB must also be read to complete the sequence. State bit 0 Address bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 on reset 1111 1111 \$0018 Timer counter (TCNT) \$0019 1111 1100 The alternate counter register differs from the counter register only in that a read of the LSB will not clear the timer overflow flag (TOF). Therefore, to avoid the possibility of missing timer overflow interrupts due to clearing of TOF, the alternate counter register should be used where this is a critical issue. State Address bit 0 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 on reset \$001A 1111 1111 Alternate counter (ALTCNT) \$001B 1111 1100 #### 7.2 Timer functions The 16-bit programmable timer is monitored and controlled by a group of ten registers, full details of which are contained in the following paragraphs. An explanation of the timer functions is also given. #### 7.2.1 Timer control register (TCR) The timer control register (\$12) is used to enable the input capture (ICIE), output compare (OCIE), and timer overflow (TOIE) functions as well as selecting input edge sensitivity (IEDG) and output level polarity (OLVL). | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | Timer control (TCR) | \$0012 | ICIE | OCIE | TOIE | 0 | 0 | 0 | IEDG | OLVL | 0000 00u0 | #### ICIE — Input capture interrupt enable ICIE is a read/write control bit that is used to enable or disable interrupts coming from the input capture circuitry. Reset clears this bit. 1 (set) - Input capture interrupt enabled. 0 (clear) - Input capture interrupt disabled. #### OCIE — Output compare interrupt enable OCIE is a read/write control bit that is used to enable or disable interrupts coming from the output compare circuitry. Reset clears this bit. - 1 (set) Output compare interrupt enabled. - 0 (clear) Output compare interrupt disabled. #### **TOIE** — Timer overflow interrupt enable TOIE is a read/write control bit that is used to enable or disable interrupts coming from the timer overflow detection circuitry. Reset clears this bit. - 1 (set) Timer overflow interrupt enabled. - 0 (clear) Timer overflow interrupt disabled. #### IEDG — Input edge IEDG is a read/write control bit that is used to specify the input capture trigger mechanism. Reset clears this bit. - 1 (set) A positive going edge on the TCAP pin will trigger free-running counter transfer to the input capture register. - 0 (clear) A negative going edge on the TCAP pin will trigger free-running counter transfer to the input capture register. #### **OLVL** — Output level OLVL is a read/write control bit that is used to specify whether a logic high or logic low level will appear on the TCMP pin following the next successful output compare. Reset clears this bit. - 1 (set) A high output value will be clocked into the output level register by the next successful output compare and will appear on the TCMP pin. - 0 (clear) A low output value will be clocked into the output level register by the next successful output compare and will appear on the TCMP pin. #### 7.2.2 Timer status register (TSR) The timer status register (\$13) contains the status bits for the above three interrupt conditions – ICF, OCF, TOF. Accessing the timer status register satisfies the first condition required to clear the status bits. The remaining step is to access the register corresponding to the status bit. | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |--------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | Timer status (TSR) | \$0013 | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | uuu0 0000 | #### ICF — Input capture flag ICF is a read-only bit that is set whenever an input capture occurs. If input capture interrupts are enabled (via ICIE in TCR), the setting of this bit will interrupt the processor. It is cleared by the sequence of reading TSR followed by the input capture low register (\$15). - 1 (set) Input capture has occurred. - 0 (clear) No interrupt capture has occurred. #### OCF — Output compare flag OCF is a read-only bit that is set whenever an output compare occurs. If output compare interrupts are enabled (via OCIE in TCR), the setting of this bit will interrupt the processor. It is cleared by the sequence of reading TSR followed by the output compare low register (\$17). - 1 (set) Output compare has occurred. - 0 (clear) No output compare has occurred. #### TOF — Timer overflow flag TOF is a read-only bit that is set whenever a timer overflow occurs. If timer overflow interrupts are enabled (via TOIE in TCR), the setting of this bit will interrupt the processor. It is cleared by the sequence of reading TSR followed by the counter low register (\$19). - 1 (set) Timer overflow has occurred. - 0 (clear) No timer overflow has occurred. Note: When using the timer overflow function and reading the free-running counter at random times to measure an elapsed time, a problem could occur where the timer overflow flag may be cleared unintentionally if the timer status register is read or written when TOF is set and the LSB of the free-running counter is read, but not for the purpose of servicing the flag. #### 7.2.3 Input capture register 'Input capture' is a technique whereby an external signal (connected to the TCAP pin) is used to trigger a read of the free running counter. In this way it is possible to relate the timing of an external signal to the internal counter value, and hence to elapsed time. State Address bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 on reset \$0014 undefined Input capture (ICR) \$0015 undefined The two 8-bit registers that make up the 16-bit input capture register are read-only, and are used to latch the value of the free-running counter after the input capture edge detector senses a valid transition. The level transition that triggers the counter transfer is defined by the input edge bit (IEDG). The most significant 8 bits are stored in the input capture high register at \$14, the least significant in the input capture low register at \$15. The result obtained from an input capture will be one greater than the value of the free-running counter on the rising edge of the internal bus clock preceding the external transition. This delay is required for internal synchronization. Resolution is one count of the free-running counter, which is four internal bus clock cycles. The free-running counter contents are transferred to the input capture register on each valid signal transition whether the input capture flag (ICF) is set or clear. The input capture register always contains the free-running counter value that corresponds to the most recent input capture. After a read of the input capture register MSB (\$14), the counter transfer is inhibited until the LSB (\$15) is also read. This characteristic causes the time used in the input capture software routine and its interaction with the main program to determine the minimum pulse period. A read of the input capture register LSB (\$15) does not inhibit the free-running counter transfer since the two actions occur on opposite edges of the internal bus clock. Reset does not affect the contents of the input capture register, except when exiting STOP mode. #### 7.2.4 Output compare register 'Output compare' is a technique that may be used, for example, to generate an output waveform, or to signal when a specified time has elapsed, by presetting the output compare register to the appropriate value. Note that the output pin used is the shared PD6/TCMP pin. State Address bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 on reset \$0016 undefined Output compare (OCR) \$0017 undefined The 16-bit output compare register is made up of two 8-bit registers at locations \$16 (MSB) and \$17 (LSB). The contents of the output compare register are compared with the contents of the 7 free-running counter continually and, if a match is found, the corresponding output compare flag (OCF) in the timer status register is set and the output level (OLVL) bit clocked to the output level register. The output compare register values and the output level bit should be changed after each successful comparison to establish a new elapsed timeout. An interrupt can also accompany a successful output compare provided the corresponding interrupt enable bit (OCIE) is set. (The free-running counter is updated every four internal bus clock cycles.) After a processor write cycle to the output compare register containing the MSB (\$16), the output compare function is inhibited until the LSB (\$17) is also written. The user must write both bytes (locations) if the MSB is written first. A write made only to the LSB (\$17) will not inhibit the compare function. The processor can write to either byte of the output compare register without affecting the other byte. The output level (OLVL) bit is clocked to the output level register whether the output compare flag (OCF) is set or clear. The minimum time required to update the output compare register is a function of the program rather than the internal hardware. Because the output compare flag and the output compare register are not defined at power on, and not affected by reset, care must be taken when initialising output compare functions with software. The following procedure is recommended: - 1) Write to output compare high to inhibit further compares; - 2) Read the timer status register to clear OCF (if set); - 3) Write to output compare low to enable the output compare function. All bits of the output compare register are readable and writable and are not altered by the timer hardware or reset. If the compare function is not needed, the two bytes of the output compare register can be used as storage locations. #### 7.3 Timer during WAIT mode Only the CPU clock halts during WAIT mode, hence the timer continues to run. A timer interrupt may be used to bring the CPU out of WAIT mode. If RESET is used to exit WAIT mode, the counters are forced to \$FFFC. #### 7.4 Timer during STOP mode In the STOP mode all MCU clocks are stopped, hence the timer stops counting. If STOP is exited by an interrupt the counter retains the last count value. If the device is reset then the counter is forced to \$FFFC. During STOP, if at least one valid input capture edge occurs at the TCAP pin, the input capture detection circuitry is armed. This does not set any timer flags nor wake up the MCU. When the MCU does wake up, however, there is an active input capture flag and data from the first valid edge that occurred during the STOP period. If the device is reset to exit STOP mode, then no input capture flag or data remains, even if a valid input capture edge occurred. #### 7.5 Timer state diagrams The relationships between the internal clock signals, the counter contents and the status of the flag bits are shown in the following figures. The signals labelled 'internal' (processor clock, timer clocks and reset) are not available to the user. 7 Note: The counter and timer control registers are the only ones affected by power-on or external reset. Figure 7-2 Timer state timing diagram for reset Note: If the input edge occurs in the shaded area from one timer state T10 to the next timer state T10, then the input capture flag will be set during the next T11 state. Figure 7-3 Timer state timing diagram for input capture Note: (1)The CPU write to the compare registers may take place at any time, but a compare only occurs at timer state T01. Thus a four cycle difference may exist between the write to the compare register and the actual compare. (2) The output compare flag is set at the timer state T11 that follows the comparison match (\$F457 in this example). Figure 7-4 Timer state timing diagram for output compare Note: The timer overflow flag is set at timer state T11 (transition of counter from \$FFFF to \$0000). It is cleared by a read of the timer status register during the internal processor clock high time, followed by a read of the counter low register. Figure 7-5 Timer state timing diagram for timer overflow # 8 SERIAL COMMUNICATIONS INTERFACE This section describes the UART type serial communications interface system (SCI). The SCI can be used, for example, to connect a CRT terminal or personal computer to the MCU or to form a serial communication network connecting several widely distributed MCUs. #### 8.1 Overview and features The SCI on the MCU is a full duplex UART type asynchronous system. The SCI uses standard non-return-to-zero (NRZ) format (one start bit, eight or nine data bits, and one stop bit). An on-chip baud rate generator derives standard baud rate frequencies from the MCU oscillator. Both the transmitter and the receiver are double buffered, so back-to-back characters can be handled easily even if the CPU is delayed in responding to the completion of an individual character. The SCI transmitter and receiver are functionally independent but use the same data format and baud rate. #### 8.1.1 SCI two-wire system features - Standard NRZ (mark/space) format - Advanced error detection method includes noise detection for noise duration of up to 1/16th bit time - Full-duplex operation - Software programmable for one of 32 different baud rates - Software selectable word length (eight- or nine-bit words) - Separate transmitter and receiver enable bits - Can be interrupt driven - Four separate enable bits available for interrupt control #### 8.1.2 SCI receiver features - Receiver wake-up function (idle line or address bit) - Idle line detect - Framing error detect - Noise detect - Overrun detect - Receiver data register full flag #### 8.1.3 SCI transmitter features - Transmit data register empty flag - · Transmit complete flag - Send break #### 8.2 Functional description A block diagram of the SCI is shown in Figure 8-1. The user has option bits in serial communications control register 1 (SCCR1) to select the "wake-up" method (WAKE bit) and data word length (M bit) of the SCI. Serial communications control register 2 (SCCR2) provides control bits which individually enable/disable the transmitter or receiver (TE and RE, respectively), enable system interrupts (TIE, TCIE, ILIE) and provide the wake-up enable bit (RWU) and the send break code bit (SBK). Control bits in the baud rate register (BAUD) allow the user to select one of 32 different baud rates for the transmitter and receiver. Data transmission is initiated by a write to the serial communications data register (SCDR). Provided the transmitter is enabled, data stored in the SCDR is transferred to the transmit data shift register. This transfer of data sets the transmit data register empty flag (TDRE) in the SCI status register (SCSR) and may generate an interrupt if the transmit interrupt is enabled. The transfer of data to the transmit data shift register is synchronized with the bit rate clock (Figure 8-2). All data is transmitted least significant bit first. Upon completion of data transmission, the transmission complete flag (TC) in the SCSR is set (provided no pending data, preamble or break is to be sent), and an interrupt may be generated if the transmit complete interrupt is enabled. If the transmitter is disabled, and the data, preamble or break (in the transmit data shift register) has been sent, the TC bit will also be set. This will also generate an interrupt if the transmission complete interrupt enable bit (TCIE) is set. If the transmitter is disabled in the middle of a transmission, that character will be completed before the transmitter gives up control of the TDO pin. - Note 1: The serial communications data register (SCI SCDR) is controlled by the internal $R/\overline{W}$ signal. It is the transmit data register when written to and the receive data register when read. - Note 2: Receive data in (RDI) is served by pin 0 of port B (PD0) - Note 3: Transmit data out (TDO) is served by pin 1 of port B (PD1) Figure 8-1 Serial communications interface block diagram When SCDR is read, it contains the last data byte received, provided that the receiver is enabled. The receive data register full flag bit (RDRF) in the SCSR is set to indicate that a data byte has been transferred from the input serial shift register to the SCDR, which can cause an interrupt if the receiver interrupt is enabled. The data transfer from the input serial shift register to the SCDR is synchronized by the receiver bit rate clock. The OR (overrun), NF (noise), or FE (framing) error flags in the SCSR may be set if data reception errors occurred. An idle line interrupt is generated if the idle line interrupt is enabled and the IDLE bit (which detects idle line transmission) in SCSR is set. This allows a receiver that is not in the wake-up mode to detect the end of a message or the preamble of a new message, or to resynchronize with the transmitter. A valid character must be received before the idle line condition or the IDLE bit will not be set and an idle line interrupt will not be generated. Figure 8-2 Rate generator division #### 8.3 Data format Receive data or transmit data is the serial data that is transferred to the internal data bus from the receive data input pin (RDI) or from the internal bus to the transmit data output pin (TDO). The non-return-to-zero (NRZ) data format shown in Figure 8-3 is used and must meet the following criteria: - The idle line is brought to a logic one state prior to transmission/reception of a character. - A start bit (logic zero) is used to indicate the start of a frame. - The data is transmitted and received least significant bit first. - A stop bit (logic one) is used to indicate the end of a frame. A frame consists of a start bit, a character of eight or nine data bits, and a stop bit. - A break is defined as the transmission or reception of a low (logic zero) for at least one complete frame time. Figure 8-3 Data format #### 8.4 Receiver wake-up operation The receiver logic hardware also supports a receiver wake-up function which is intended for systems having more than one receiver. With this function a transmitting device directs messages to an individual receiver or group of receivers by passing addressing information as the initial byte(s) of each message. The wake-up function allows receivers not addressed to remain in a dormant state for the remainder of the unwanted message. This eliminates any further software overhead to service the remaining characters of the unwanted message and thus improves system performance. The receiver is placed in wake-up mode by setting the receiver wake-up bit (RWU) in the SCCR2 register. While RWU is set, all the receiver related status flags (RDRF, IDLE, OR, NF, and FE) are inhibited (cannot become set). Note that the idle line detect function is inhibited while the RWU bit is set. Although RWU may be cleared by a software write to SCCR2, it would be unusual to do so. Normally RWU is set by software and gets cleared automatically with hardware by one of the two methods described below. #### 8.4.1 Idle line wake-up In idle line wake-up mode, a dormant receiver wakes up as soon as the RDI line becomes idle. Idle is defined as a continuous logic high level on the RDI line for ten (or eleven) full bit times. Systems using this type of wake-up must provide at least one character time of idle between messages to wake up sleeping receivers, but must not allow any idle time between characters within a message. #### 8.4.2 Address mark wake-up In address mark wake-up, the most significant bit (MSB) in a character is used to indicate that the character is an address (1) or a data (0) character. Sleeping receivers will wake up whenever an address character is received. Systems using this method for wake-up would set the MSB of the first character of each message and leave it clear for all other characters in the message. Idle periods may be present within messages and no idle time is required between messages for this wake-up method. #### 8.5 Receive data (RDI) Receive data is the serial data that is applied through the input line and the serial communications interface to the internal bus. The receiver circuitry clocks the input at a rate equal to 16 times the baud rate and this time is referred to as the RT clock. Once a valid start bit is detected the start bit, each data bit and the stop bit are sampled three times at positions 8 RT, 9 RT and 10 RT (1 RT is the position where the bit is expected to start), as shown in Figure 8-4. The value of the bit is determined by voting logic which takes the value of the majority of the samples. Figure 8-4 SCI sampling technique used on all bits #### 8.6 Start bit detection When the RDI input is detected low, it is tested for three more sample times (referred to as the start edge verification samples in Figure 8-5). If at least two of these three verification samples detect a logic zero, a valid start bit has been detected, otherwise the line is assumed to be idle. A noise flag is set if all three verification samples do not detect a logic zero. A valid start bit could be assumed with a set noise flag present. If there has been a framing error without detection of a break (10 zeros for 8-bit format or 11 zeros for 9-bit format), the circuit continues to operate as if there was a stop bit and the start edge will be placed artificially. The last bit received in the data shift register is inverted to a logic one, and the three logic one start qualifiers (shown in Figure 8-5) are forced into the sample shift register during the interval when detection of a start bit is anticipated (see Figure 8-6); therefore, the start bit will be accepted no sooner than it is anticipated. If the receiver detects that a break produced the framing error, the start bit will not be artificially induced and the receiver must detect a logic one before the start bit can be recognised (see Figure 8-7). Figure 8-5 SCI examples of start bit sampling technique Figure 8-6 Artificial start following a framing error Figure 8-7 SCI start bit following a break #### 8.7 Transmit data (TDO) Transmit data is the serial data from the internal data bus that is applied through the serial communications interface to the output line. The transmitter generates a bit time by using a derivative of the RT clock, thus producing a transmission rate equal to 1/16th that of the receiver sample clock. #### 8.8 SCI registers Primarily the SCI system is configured and controlled by five registers (BAUD, SCCR1, SCCR2, SCSR, and SCDR). In addition, the serial communications interface baud bit (SCIB) in the PWM mode register (PWMM) provides access to the SCI baud rate register (BAUD) at address \$000D (see Figure 8-1). #### 8.8.1 PWM mode register (PWMM) | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |-----------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | PWM mode (PWMM) | \$0008 | 0 | 0 | SCIB | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | 0010 0000 | #### SCIB — Serial communications interface baud SCIB is a read/write control bit that provides access to either the SCI baud rate register or the PWM4 data register at address \$000D. This bit is set following reset. 1 (set) - SCI baud rate register accessed at address \$000D 0 (clear) - SCI PWM4 register accessed at address \$000D The other control bits in this register are discussed in Section 9. #### 8.8.2 Serial communications data register (SCDR) The SCI data register (SCDR) is actually two separate registers. When SCDR is read, the read-only receive data register is accessed and when SCDR is written, the write-only transmit data register is accessed. This address is unaffected by reset. | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |-----------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | SCI data (SCDR) | \$0011 | | | | | | | | | undefined | #### 8.8.3 Serial communications control register 1 (SCCR1) The SCI control register 1 (SCCR1) contains control bits related to the nine data bit character format and the receiver wake-up feature. *Note:* Bits 0–2 and 5 are not implemented in this register and always read as zeros. | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |-----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | SCI control 1 (SCCR1) | \$000E | R8 | T8 | 0 | М | WAKE | 0 | 0 | 0 | uu0u u000 | #### R8 — Receive data bit 8 This read-only bit is the ninth serial data bit received when the SCI system is configured for nine data bit operation (M = 1). The most significant bit (bit 8) of the received character is transferred into this bit at the same time as the remaining eight bits (bits 0–7) are transferred from the serial receive shifter to the SCI receive data register. #### T8 — Transmit data bit 8 This read/write bit is the ninth data bit to be transmitted when the SCI system is configured for nine data bit operation (M = 1). When the eight low order bits (bits 0–7) of a transmit character are transferred from the SCI data register to the serial transmit shift register, this bit (bit 8) is transferred to the ninth bit position of the shifter. #### M — Mode (select character format) The M bit is a read/write bit which controls the character length for both the transmitter and receiver at the same time. The 9th data bit is most commonly used as an extra stop bit or in conjunction with the "address mark" wake-up method. It can also be used as a parity bit. #### WAKE — Wake-up mode select This read/write bit is used to select the wake-up mode used by the receiver. - 1 (set) Wake-up on address mark; if RWU is set, SCI will wake-up if the 8th (if M=1) or 9th (if M=0) bit received on the Rx line is set - 0 (clear) Wake-up on idle line; if RWU is set, SCI will wake-up after 11 (if M=0) or 12 (if M=1) consecutive '1's on the Rx line #### 8.8.4 Serial communications control register 2 (SCCR2) The SCI control register 2 (SCCR2) contains the control bits that enable/disable individual SCI functions. SCCR2 is cleared during reset and can be read or written at any time. | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |-----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | SCI control 2 (SCCR2) | \$000F | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | 0000 0000 | #### TIE — Transmit interrupt enable This bit allows the processor to be interrupted by the SCI when the contents of the transmit data register are transferred to the transmit shift register, i.e. when the transmit data register is ready to accept the next byte to be transmitted. - 1 (set) Transmit interrupt enabled (interrupt if TDRE = 1) - 0 (clear) Transmit interrupt disabled #### TCIE — Transmit complete interrupt enable This bit allows the processor to be interrupted by the SCI when the last bit has been transferred out of the transmit shift register to the TDO line. - 1 (set) Transmit complete interrupt enabled (interrupt if TC = 1) - 0 (clear) Transmit complete interrupt disabled #### RIE — Receiver interrupt enable This bit allows the processor to be interrupted by the SCI when the contents of the receive shift register are transferred to the receive data register or when an overrun occurs (i.e. when a byte is ready to be transferred from the receive shift register but the receive data register still contains the previously received byte. - 1 (set) Receiver interrupt enabled (interrupt if RDRF or OR = 1) - 0 (clear) Receiver interrupt disabled #### ILIE — Idle line interrupt enable This bit allows the processor to be interrupted by the SCI when the receiver detects an idle line condition. ``` 1 (set) – Idle line interrupt enabled (interrupt if IDLE = 1) ``` 0 (clear) - Idle line interrupt disabled #### TE — Transmitter enable When the transmitter enable bit is set, the transmit shift register output is applied to the TDO line. Depending on the state of control bit M (SCCR1), a preamble of 10 (M = 0) or 11 (M = 1) consecutive ones is transmitted when software sets the TE bit from a cleared state. After loading the last byte in the serial communications data register and receiving the TDRE flag, the user can clear TE. Transmission of the last byte will then be completed before the transmitter gives up control of the TDO pin. While the transmitter is active, the data direction register control for Port D bit 1 is overridden and the line is forced to be an output. ``` 1 (set) - Transmitter enabled ``` 0 (clear) - Transmitter disabled #### RE — Receiver enable When the receiver enable bit is set, the RDI line is applied to the receiver shift register input. When RE is clear, the receiver is disabled and all the status bits associated with the receiver (RDRF, IDLE, OR, NF and FE) are inhibited. While the receiver is enabled, the data direction register control for Port D bit 0 is overridden and the line is forced to be an input. After writing to RE, at least 10 RT cycles must occur before data can be received correctly ``` 1 (set) - Receiver enabled ``` 0 (clear) - Receiver disabled #### RWU — Receiver wake-up When the receiver wake-up bit is set by the user software, it puts the receiver to sleep and enables the wake-up function. If the WAKE bit is cleared, RWU is cleared by the SCI logic after receiving $10 \ (M = 0) \ or \ 11 \ (M = 1)$ consecutive ones. If the WAKE bit is set, RWU is cleared by the SCI logic after receiving a data word whose MSB is set. ``` 1 (set) - Receiver wake-up enabled ``` 0 (clear) - Receiver wake-up disabled #### SBK — Send break If the send break bit is toggled set and cleared, the transmitter sends 10 (M = 0) or 11 (M = 1) zeros and then reverts to idle sending data. If SBK remains set, the transmitter will continually send whole blocks of zeros (sets of 10 or 11) until cleared. At the completion of the break code, the transmitter sends at least one high bit to guarantee recognition of a valid start bit. If the transmitter is empty and idle, setting and clearing SBK is likely to queue two character times of break because the first break transfers almost immediately to the shift register and the second is then queued into the parallel transmit buffer. 1 (set) - Send break 0 (clear) - Do not send break #### 8.8.5 Serial communications status register (SCSR) This read-only register contains all the flag bits that indicate the status of the SCI and are used to generate interrupts from the SCI to the processor. State Address bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 on reset **RDRF IDLE** 1100 0000 SCI status (SCSR) \$0010 **TDRE** TC OR NF FΕ #### TDRE — Transmit data register empty flag This bit is set when the byte in the transmit data register is transferred to the serial shift register. New data will not be transmitted unless the SCSR register is read before writing to the transmit data register. Reset sets this bit. 1 (set) - Transmit data register empty 0 (clear) - Transmit data register full #### TC — Transmission complete flag This bit is set to indicate that the SCI transmitter has no meaningful information to transmit (no data in shifter, no preamble, no break). When TC is set the serial line will go idle (continuous MARK). Reset sets this bit. 1 (set) - Transmission complete 0 (clear) - Transmission not complete #### RDRF — Receive data register full flag This bit is set when the contents of the receiver serial shift register is transferred to the receiver data register. Reset clears this bit. 1 (set) - Receive data register full 0 (clear) - Receive data register empty 8 #### IDLE — Idle line detected flag This bit is set when a receiver idle line is detected (the receipt of a minimum of ten/eleven consecutive "1"s). This bit will not be set by the idle line condition when the RWU bit is set. Once cleared, IDLE will not be set again until after RDRF has been set, (until after the line has been active and becomes idle again). Reset clears this bit. 1 (set) Idle line detected 0 (clear) - Idle line not detected #### OR — Overrun error flag This bit is set when a new byte is ready to be transferred from the receiver shift register to the receiver data register and the receive data register is already full (RDRF bit is set). Data transfer is inhibited until this bit is cleared. Reset clears this bit. 1 (set) Overrun error has occurred 0 (clear) - Overrun error has not occurred #### NF — Noise error flag This bit is set if there is noise on a "valid" start bit, any of the data bits, or on the stop bit. The NF bit is set during the same cycle as the RDRF bit but does not get set if an overrun (OR) occurs. Reset clears this bit. 1 (set) Noise error has occurred Noise error has not occurred #### FE — Framing error flag This bit is set when the word boundaries in the bit stream are not synchronized with the receiver bit counter (generated by the reception of a logic zero bit where a stop bit was expected). The FE bit reflects the status of the byte in the receive data register. It is set during the same cycle as the RDRF bit but does not get set if an overrun (OR) has occurred. The transfer from the receive shifter to the receive data register is also inhibited if an overrun has occurred. The framing error flag inhibits further transfer of data into the receive data register until it is cleared. Reset clears this bit. 1 (set) Framing error has occurred 0 (clear) - Framing error has occurred #### 8.8.6 Baud rate register (BAUD) The baud rate register (BAUD) is used to set the bit rate for the SCI system. Normally this register is written once, during initialisation, to set the baud rate for SCI communications. Both the receiver and the transmitter use the same baud rate which is derived from the MCU bus rate clock. A two stage divider is used to develop custom baud rates from normal MCU crystal frequencies so it is not necessary to use special baud rate crystal frequencies. (See Figure 8-2.) | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | SCI baud rate (BAUD) | \$000D | | | SCP1 | SCP0 | | SCR2 | SCR1 | SCR0 | uu00 uuuu | Note: This register shares address \$000D with PWM4. Access to the baud rate register is gained by setting the SCIB bit in the PWM mode register to 1. The SCIB bit defaults to 1 on reset. #### SCP1, SCP0 — Serial prescaler select bits These read/write bits select one of four division ratios for the first prescaler stage (N) shown in Figure 8-2. The bus frequency clock (f<sub>OP</sub>) is divided by the factor N shown in Table 8-1. This prescaled output provides an input to the second prescaler stage which is controlled by the SCI rate select bits (SCR2–SCR0) **Table 8-1** First prescaler stage | SCP1 | SCP0 | SCI prescaler division ratio (N) | |------|------|----------------------------------| | 0 | 0 | 1 | | 0 | 1 | 3 | | 1 | 0 | 4 | | 1 | 1 | 13 | #### SCR2, SCR1, SCR0 — SCI rate select bits These three read/write bits select one of eight division ratios for the second prescaler stage (M) shown in Figure 8-2. The prescaler output described above is divided by the factors shown in Table 8-2. Table 8-2 Second prescaler stage | SCR2 | SCR1 | SCR0 | SCI rate select division ratio (M) | |------|------|------|------------------------------------| | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 2 | | 0 | 1 | 0 | 4 | | 0 | 1 | 1 | 8 | | 1 | 0 | 0 | 16 | | 1 | 0 | 1 | 32 | | 1 | 1 | 0 | 64 | | 1 | 1 | 1 | 128 | # 9 PULSE WIDTH MODULATION UNIT The pulse width modulation unit on the MC68HC05D9 is a self-contained sub-system providing 5 PWM channels of six bits to be used as independent D to A converters. It consists of a 6-bit counter, a PWM mode control register and 5 PWM channel data registers (see Figure 9-1). The PWM output signals, PWM0–4, appear on port D pins 2–5 and 7, respectively, provided they are enabled. Figure 9-1 PWM block diagram #### 9.1 PWM counter The PWM counter, which has a range of \$00 to \$3F, is driven by the bus frequency clock, f<sub>op</sub>. The output pulse level on each channel is set to 1 (high) when the counter value equals \$00. The counter value is continuously compared with the contents of each data register. When the counter value equals that of the PWM data register, the output pulse is reset to 0 (low). #### 9.2 PWM registers #### 9.2.1 PWM mode register This register contains five bits, PWM0–PWM4, that enable the PWM output waveforms to appear on the associated port D pins and one bit, SCIB, which allows either the PWM4 data register or the SCI baud register to be accessible at address \$000D. On reset, the SCI baud register is available at this address. When not being used for the PWM outputs, the associated pins can be configured as normal I/O pins by clearing the corresponding PWM bit in the PWM mode register, where a 1 dedicates the pin to PWM output. Due to the port D data direction register being set to input on reset, the PWM channels present a high impedance until the PWM mode register is rewritten. | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |-----------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | PWM mode (PWMM) | \$0008 | 0 | 0 | SCIB | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | 0010 0000 | #### SCIB — Serial communications interface baud SCIB is a read/write control bit that provides access to either the SCI baud rate register or the PWM4 data register at address \$000D. This bit is set following reset. 1 (set) - SCI baud rate register accessed at address \$000D 0 (clear) - PWM4 register accessed at address \$000D #### PWM0 - 4 — PWM channel enable bits These read/write bits allow the corresponding PWM channels to be enabled or disabled. 1 (set) - PWM channel enabled 0 (clear) - PWM channel disabled #### 9.2.2 PWM channel data registers (PWM0–PWM4) | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |----------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | PWM channel 0 (PWM0) | \$0009 | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 1 (PWM1) | \$000A | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 2 (PWM2) | \$000B | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 3 (PWM3) | \$000C | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 4 (PWM4) | \$000D | 0 | 0 | | | | | | | 0000 0000 | The PWM4 data register shares its address at \$000D with the SCI baud register. Read or write access to the PWM4 register is gained by setting the SCIB bit in the PWM mode register to 0. On reset, this bit defaults to a 1 and the PWM rate is set at f<sub>OP</sub>/64, corresponding to a maximum rate of 31.3 kHz. A value of \$00 loaded into the data registers results in a continuously low output, whereas a value of \$20 results in a 50% duty cycle output and so on. The maximum value is \$3F which corresponds to an output which is at 1 for 63/64 of the cycle. (See Figure 9-2.) When the MCU makes a write to a PWM register, the new value will only be picked up by the D to A converters at the end of a conversion cycle. The counter is cleared to \$00 on reset and the data latches are set to \$00. Therefore, on power-on and on each subsequent reset of the device, the PWM channels resume their zero values. Figure 9-2 PWM output waveform examples. THIS PAGE LEFT BLANK INTENTIONALLY # 10 ELECTRICAL SPECIFICATIONS This section contains the electrical specifications and associated timing information for the MC68HC05D9, MC68HC05D24, MC68HC05D32 and MC68HC705D32. #### 10.1 Maximum ratings Table 10-1 Maximum ratings | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------|------| | Supply voltage | $V_{DD}$ | – 0.3 to +7.0 | V | | Input voltage (ports, OSC1) | V <sub>IN</sub> | V <sub>SS</sub> – 0.3 to<br>V <sub>DD</sub> + 0.3 | V | | Input voltage<br>- RESET, IRQ | V <sub>IN</sub> | V <sub>SS</sub> – 0.3 to<br>2 x V <sub>DD</sub> + 0.3 | V | | Input voltage<br>- VPP - MC68HC705D32 | V <sub>PP</sub> | V <sub>SS</sub> - 0.3 to 19 | V | | Operating temperature range | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub> -40 to +85 (all devices except MC68HC05D9) -40 to +105 (MC68HC05D9 only) | °C | | Storage temperature range | T <sub>STG</sub> | - 65 to +150 | °C | | Current drain per pin (note 2) – excluding V <sub>DD</sub> and V <sub>SS</sub> | I <sub>D</sub> | 25 | mA | - (1) All voltages are with respect to $V_{SS}$ . - (2) Maximum current drain per pin is for one pin at a time, limited by an external resistor. - (3) This device contains circuitry designed to protect against damage due to high electrostatic voltages or electric fields. However, it is recommended that normal precautions be taken to avoid the application of any voltages higher than those given in the maximum ratings table to this high impedance circuit. For maximum reliability all unused inputs should be tied to either V<sub>SS</sub> or V<sub>DD</sub>. #### 10.2 Thermal characteristics and power considerations The average chip junction temperature, T<sub>J</sub>, in degrees Celsius can be obtained from the following equation: $$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA})$$ [1] where: $T_A$ = Ambient temperature (°C) θ<sub>JA</sub> = Package thermal resistance, junction-to-ambient (°C/W) $P_D = P_{INT} + P_{I/O}(W)$ $P_{INT}$ = Internal chip power = $I_{DD} \cdot V_{DD}$ (W) $P_{I/O}$ = Power dissipation on input and output pins (User determined) An approximate relationship between P<sub>D</sub> and T<sub>J</sub> (if P<sub>I/O</sub> is neglected) is: $$P_{D} = \frac{K}{T_{J} + 273}$$ [2] Solving equations [1] and [2] for K gives: $$K = P_D \bullet (T_A + 273) + \theta_{JA} \bullet P_D^2$$ [3] where K is a constant for a particular part. K can be determined by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained for any value of $T_A$ by solving the above equations. The package thermal characteristics are shown in Table 10-2. Table 10-2 Package thermal characteristics | Characteristics | Symbol | Value | Unit | |-------------------------------------------------------------------------|---------------|-------|------| | Thermal resistance – 40-pin plastic DIL package – 44-pin PLCC package | $\theta_{JA}$ | 50 | °C/W | | Pins | R1 | R2 | С | |---------------------|-------------------|-------------------|------| | PA0-7, PC0-7, PD0-7 | $3.26$ k $\Omega$ | $2.38$ k $\Omega$ | 50pF | | PB0-7 | 520Ω | 130Ω | 50pF | Figure 10-1 Equivalent test load 10 #### 10.3 DC electrical characteristics **Table 10-3** DC electrical characteristics (5.0 V operation) (V\_DD = 5.0 Vdc $\pm$ 10%, V\_SS = 0 Vdc, $T_A$ = $T_L$ to $T_H$ | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------|-------------------|-----------------------|-----|--------------------|-----------------| | Output voltage | | | | | | | $I_{LOAD} = -25 \mu A$ | V <sub>OH</sub> | V <sub>DD</sub> – 0.1 | _ | _ | V | | I <sub>LOAD</sub> = +25 μA | V <sub>OL</sub> | _ | _ | 0.1 | V | | Output high voltage (I <sub>LOAD</sub> = - 0.8 mA)<br>PA0-7, PB0-7, PC0-7, PD0-7 | V <sub>OH</sub> | V <sub>DD</sub> – 0.8 | ı | _ | V | | Output low voltage (I <sub>LOAD</sub> = +1.6 mA)<br>PA0-7, PB0-7, PC0-7, PD0-7 | V <sub>OL</sub> | _ | - | 0.4 | V | | Output low voltage (I <sub>LOAD</sub> = +25 mA)<br>PB0-7 | V <sub>OL</sub> | _ | _ | 1.0 | V | | Input high voltage PA0-7, PB0-7, PC0-7, PD0-7, OSC1, TCAP, IRQ, RESET | V <sub>IH</sub> | 0.7V <sub>DD</sub> | _ | _ | V | | Input low voltage PA0-7, PB0-7, PC0-7, PD0-7, OSC1, TCAP, IRQ, RESET | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.2V <sub>DD</sub> | V | | Supply current (see notes) | I <sub>DD</sub> | | | | | | RUN | טט. | _ | 5.5 | 9.5 | mA | | WAIT | | _ | 1 | 4 | mA | | STOP<br>STOP (MC68HC705D32) | | _ | 2 | 10<br><i>150</i> | μA<br><i>μA</i> | | , , | | _ | | 150 | μΑ | | High-Z leakage current<br>PA0-7, PB0-7, PC0-7, PD0-7 | I <sub>IL</sub> | _ | _ | ±1 | μΑ | | Input current OSC1, TCAP, IRQ, RESET | I <sub>IN</sub> | _ | _ | ±1 | μΑ | | Total port B sink current to V <sub>SS</sub> | I <sub>SS</sub> | _ | _ | 200 | mA | | Data retention mode voltage | $V_{RM}$ | 2.0 | _ | _ | V | | Capacitance | | | | | | | Ports (as input or output) | C <sub>OUT</sub> | _ | _ | 12 | pF | | ĪRQ, RESET | C <sub>IN</sub> | _ | _ | 8 | pF | | MC68HC705D32 EPROM | | | | | | | Programming voltage | $V_{PP}$ | 14 | 15 | 16 | V | | Programming current | I <sub>PP</sub> | _ | 2 | _ | mA | | Programming time | t <sub>PROG</sub> | 4 | _ | _ | ms | <sup>(1)</sup> All $I_{DD}$ measurements taken with suitable decoupling capacitors across the power supply to suppress the transient switching currents inherent in CMOS designs (see Section 2.3.1). <sup>(2)</sup> Typical values are at mid point of voltage range and at 25°C only. <sup>(3)</sup> RUN and WAIT IDD: measured using an external square-wave clock source (fOSC = 4MHz); all inputs 0.2V from rail; no DC loads; maximum load on outputs 50pF (except OSC2 load 20pF). <sup>(4)</sup> WAIT IDD: only the timer system active; current varies linearly with the OSC2 capacitance. <sup>(5)</sup> WAIT and STOP IDD: all ports configured as inputs; VIL = 0.2V and VIH = VDD – 0.2V. <sup>(6)</sup> STOP IDD: measured with OSC1 = VDD. **Table 10-4** DC electrical characteristics (3.3 V operation) $(V_{DD} = 3.3 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H$ | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------|-------------------|-----------------------|-----|--------------------|----------| | Output voltage | | | | | | | I <sub>LOAD</sub> = -25 μA | V <sub>OH</sub> | V <sub>DD</sub> – 0.1 | _ | _ | V | | I <sub>LOAD</sub> = +25 μA | V <sub>OL</sub> | _ | _ | 0.1 | V | | Output high voltage (I <sub>LOAD</sub> = - 0.8 mA)<br>PA0-7, PB0-7, PC0-7, PD0-7 | V <sub>OH</sub> | V <sub>DD</sub> - 0.3 | ı | _ | V | | Output low voltage (I <sub>LOAD</sub> = +1.6 mA)<br>PA0-7, PB0-7, PC0-7, PD0-7 | V <sub>OL</sub> | _ | _ | 0.3 | V | | Output low voltage (I <sub>LOAD</sub> = +25 mA)<br>PB0-7 | V <sub>OL</sub> | _ | _ | 0.5 | V | | Input high voltage PA0-7, PB0-7, PC0-7, PD0-7, OSC1, TCAP, IRQ, RESET | V <sub>IH</sub> | 0.7V <sub>DD</sub> | l | _ | V | | Input low voltage PA0-7, PB0-7, PC0-7, PD0-7, OSC1, TCAP, IRQ, RESET | V <sub>IL</sub> | V <sub>SS</sub> | ı | 0.2V <sub>DD</sub> | V | | Supply current (see notes) | I <sub>DD</sub> | | | | | | RUN | | _ | | 3 | mA | | WAIT<br>STOP | | _ | | 1.4<br>5 | mA<br>μA | | High-Z leakage current | | | | 3 | μΛ | | PA0-7, PB0-7, PC0-7, PD0-7 | I <sub>IL</sub> | _ | _ | ±1 | μΑ | | Input current OSC1, TCAP, IRQ, RESET | I <sub>IN</sub> | _ | - | ±1 | μΑ | | Total port B sink current to V <sub>SS</sub> | I <sub>SS</sub> | _ | _ | 200 | mA | | Data retention mode voltage | $V_{RM}$ | 2.0 | _ | _ | V | | Capacitance | | | | | | | Ports (as input or output) | C <sub>OUT</sub> | _ | _ | 12 | pF | | ĪRQ, RESET | C <sub>IN</sub> | _ | | 8 | pF | | MC68HC705D32 EPROM | | | | | | | Programming voltage | VPP | 14 | 15 | 16 | V | | Programming current | IPP | | 2 | _ | mA | | Programming time | t <sub>PROG</sub> | 4 | _ | _ | ms | <sup>(1)</sup> All I<sub>DD</sub> measurements taken with suitable decoupling capacitors across the power supply to suppress the transient switching currents inherent in CMOS designs (see Section 2.3.1). - (2) Typical values are at mid point of voltage range and at 25°C only. - (3) RUN and WAIT IDD: measured using an external square-wave clock source (fOSC = 4MHz); all inputs 0.2V from rail; no DC loads; maximum load on outputs 50pF (except OSC2 load 20pF). - (4) WAIT IDD: only the timer system active; current varies linearly with the OSC2 capacitance. - (5) WAIT and STOP IDD: all ports configured as inputs; VIL = 0.2V and VIH = VDD 0.2V. - (6) STOP IDD: measured with OSC1 = VDD. #### 10.4 Control timing **Table 10-5** Control timing (5.0 V operation) $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_1 \text{ to } T_H)$ | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------|-----------------------------------|------|------|------------------| | Frequency of operation | | | | | | Crystal | f <sub>OSC</sub> | _ | 4.0 | MHz | | External clock | f <sub>OSC</sub> | dc | 4.0 | MHz | | Internal operating frequency | | | | | | Crystal (f <sub>OSC</sub> /2) | f <sub>OP</sub> | _ | 2.0 | MHz | | External clock (f <sub>OSC</sub> /2) | f <sub>OP</sub> | dc | 2.0 | MHz | | Processor cycle time | t <sub>CYC</sub> | 500 | _ | ns | | Crystal oscillator start-up time | t <sub>OXOV</sub> | _ | 100 | ms | | RESET pulse width | t <sub>RL</sub> | 8 | _ | t <sub>CYC</sub> | | Power-on reset delay | t <sub>PORL</sub> | 3968 | 3968 | t <sub>CYC</sub> | | Interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 125 | _ | ns | | Interrupt pulse period | t <sub>ILIL</sub> | (1) | _ | t <sub>CYC</sub> | | OSC1 pulse width | t <sub>OH</sub> , t <sub>OL</sub> | 100 | _ | ns | <sup>(1)</sup> The minimum period $t_{IL,IL}$ should not be less than the number of cycles it takes to execute the interrupt service routine plus $t_{CYC}$ . **Table 10-6** Control timing (3.0 V operation) $(V_{DD} = 3.3 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------|-----------------------------------|------|------|------------------| | Frequency of operation | | | | | | Crystal | f <sub>OSC</sub> | _ | 2.0 | MHz | | External clock | f <sub>OSC</sub> | dc | 2.0 | MHz | | Internal operating frequency | | | | | | Crystal (f <sub>OSC</sub> /2) | f <sub>OP</sub> | _ | 1.0 | MHz | | External clock (f <sub>OSC</sub> /2) | f <sub>OP</sub> | dc | 1.0 | MHz | | Processor cycle time | t <sub>CYC</sub> | 1000 | _ | ns | | Crystal oscillator start-up time | t <sub>OXOV</sub> | _ | 100 | ms | | RESET pulse width | t <sub>RL</sub> | 8 | _ | t <sub>CYC</sub> | | Power-on reset delay | t <sub>PORL</sub> | 3968 | 3968 | t <sub>CYC</sub> | | Interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 250 | _ | ns | | Interrupt pulse period | t <sub>ILIL</sub> | (1) | _ | t <sub>CYC</sub> | | OSC1 pulse width | t <sub>OH</sub> , t <sub>OL</sub> | 200 | _ | ns | <sup>(1)</sup> The minimum period $t_{ILIL}$ should not be less than the number of cycles it takes to execute the interrupt service routine plus $t_{CYC}$ . # MECHANICAL DATA AND ORDERING INFORMATION | Dim. | Min. | Max. | Notes | Dim. | Min. | Max. | |------|-------|-------|------------------------------------------------------------------------------------------|------|-------|------| | Α | 51.69 | 52.45 | 1. Due to space limitations, case no. 711 shall be represented by | Н | 1.65 | 2.16 | | В | 13.72 | 14.22 | a general case outline, rather than one showing all the leads. 2. All dimensions in mm. | J | 0.20 | 0.38 | | С | 3.94 | 5.08 | 3. Positional tolerance of leads ('D') shall be within 0.25 mm at | K | 2.92 | 3.43 | | D | 0.36 | 0.56 | maximum material condition, in relation to seating plane and to | L | 15.24 | BSC | | F | 1.02 | 1.52 | each other. 4. Dimension 'L' is to centre of leads when formed parallel. | М | 0° | 15° | | G | 2.54 | BSC | Dimension 'B' does not include mould protrusion. | N | 0.51 | 1.02 | Figure 11-1 40-pin PDIP mechanical dimensions #### Millimeters Millimeters Inches Inches Dim Dim Min Max Min Max Min Max Min Max 17.40 17.65 0.685 0.695 16.51 0.650 0.656 Α U 16.66 В 17.40 17.65 0.685 0.695 ٧ 1.07 1.21 0.042 0.048 С 0.042 4.20 4.57 0.165 0.180 W 1.07 1.21 0.048 Ε 2.29 2.79 0.090 0.110 Χ 1.07 1.42 0.042 0.056 F 0.33 0.48 0.013 0.019 Υ 0.50 0.020 1.27 BSC 2° 2° G 0.050 BSC Z 10° 10° Н 0.66 0.81 0.026 0.032 G1 15.50 16.00 0.610 0.630 J 0.020 Κ1 0.040 0.51 1.02 **Z**1 2° 10° 10° 0.025 0.650 0.656 #### Notes: - Due to space limitation, case 777-02 shall be represented by a general (smaller) case outline drawing rather than showing all 44 leads. - Datums -L-, -M-, -N- and -P- determine where top of lead shoulder exits plastic body at mould parting line. - Dim G1: True position to be measured at datum -T-, seating plane. - Dim R and U do not include mould protrusion. Allowable mould protrusion is 0.25 (0.010) per side. - Dimensioning and tolerancing per ANSI Y14.5M, 1982. - 6. Controlling dimension: inch. - 7. 777-01 is obsolete; new standard 777-02. Figure 11-2 44-pin PLCC mechanical dimensions Κ R 0.64 16.51 16.66 #### 11.1 Ordering information This section describes the information needed to order the MCU. To initiate a ROM pattern for the MCU, it is necessary first to contact your local field service office, local sales person or Motorola representative. Please note that you will need to supply details such as mask option selections, temperature range, oscillator frequency, package type, electrical test requirements and device marking details, so that an order can be processed and a customer specific part number allocated. *Note:* The MC68HC705D32 has no customer specific ROM, or options, and may therefore be ordered as a standard part. #### 11.1.1 **EPROMs** For the MC68HC05D9, a 16K byte EPROM programmed with the customer's software (positive logic for address and data) should be submitted for pattern generation. All unused bytes should be programmed to zeros. For the MC68HC05D24 and the MC68HC05D32, a 32K byte EPROM should be used. Note: The EPROM must be programmed such that the user's software is mapped exactly as it will appear in the masked ROM, e.g. the reset vector must be located at \$3FFE and \$3FFF in the EPROM submitted for an MC68HC05D32. The EPROM should be clearly labelled, placed in a conductive IC carrier and securely packed. #### 11.1.2 Verification media All original pattern media (EPROMs) are filed for contractual purposes and are not returned. A computer listing of the ROM code will be generated and returned with a listing verification form. The listing should be thoroughly checked and the verification form completed, signed and returned to Motorola. The signed verification form constitutes the contractual agreement for creation of the custom mask. If desired, Motorola will program blank EPROMs (supplied by the customer) from the data file used to create the custom mask, to aid in the verification process. #### 11.1.3 ROM verification units (RVUs) Ten MCUs containing the customer's ROM pattern are provided for program verification. These units are manufactured using the custom mask but are for ROM verification only. They are not production parts and are neither backed nor guaranteed by Motorola Quality Assurance. For expediency, they are usually unmarked and are tested only at room temperature (25°C) and at 5 Volts. The cost of these RVUs is included in the mask charge. #### 11.1.4 Order numbers Table 11-1 Order numbers | Package type | Operating range | Order number | |--------------|----------------------------|-----------------| | | | MC68HC05D9P | | 40-pin DIP | -40 to +85°C (P suffix) | MC68HC05D24P | | 40-μιπ ΔΙΡ | -40 to +65 C (F Sullik) | MC68HC05D32P | | | | MC68HC705D32P* | | 40-pin DIP | -40 to +85°C (VP suffix) | MC68HC05D9VP | | | | MC68HC05D9FN | | 44-pin PLCC | -40 to +105°C (FN suffix) | MC68HC05D24FN | | 44-piii PLCC | -40 to +100 C (FN Sullix) | MC68HC05D32FN | | | | MC68HC705D32FN* | | 44-pin PLCC | -40 to +105°C (VFN suffix) | MC68HC05D9VFN | Note: Both packages in the table above are windowless plastic packages. Consequently the MC68HC705D32 device (marked with an asterisk) is a one time programmable (OTP) device only. # A FEATURES SPECIFIC TO THE MC68HC05D24 #### A.1 Introduction The MC68HC05D24 is similar to the MC68HC05D9, but with 24K bytes of masked ROM instead of 16K bytes. Apart from the extended ROM and the resulting changes to the memory map and register addresses, which are discussed in this appendix, the MC68HC05D24 is identical to the MC68HC05D9 (see Figure A-1). #### A.2 Memory map and registers The memory map for this device is shown in Figure A-1. The registers are shown in more detail in Table A-1. Note that the address locations of the self-check ROM, the option register and the self-check and user vectors are \$4000 higher than in the MC68HC05D9. Figure A-1 Memory map of the MC68HC05D24 Table A-1 MC68HC05D24 register assignment | Register name | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |----------------------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | Port A data (PORTA) | \$0000 | | | | | | | | | undefined | | Port B data (PORTB) | \$0001 | | | | | | | | | undefined | | Port C data (PORTC) | \$0002 | | | | | | | | | undefined | | Port D data (PORTD) | \$0003 | | | | | | | | | undefined | | Data direction A (DDRA) | \$0004 | | | | | | | | | 0000 0000 | | Data direction B (DDRB) | \$0005 | | | | | | | | | 0000 0000 | | Data direction C (DDRC) | \$0006 | | | | | | | | | 0000 0000 | | Data direction D (DDRD) | \$0007 | | | | | | | | | 0u00 0000 | | PWM mode (PWMM) | \$0008 | 0 | 0 | SCIB | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | 0010 0000 | | PWM channel 0 (PWM0) | \$0009 | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 1 (PWM1) | \$000A | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 2 (PWM2) | \$000B | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 3 (PWM3) | \$000C | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 4 (PWM4) | \$000D <sup>(1)</sup> | 0 | 0 | | | | | | | 0000 0000 | | SCI baud rate (BAUD) | - \$000Dv., | | | SCP1 | SCP0 | | SCR2 | SCR1 | SCR0 | uu00 uuuu | | SCI control 1 (SCCR1) | \$000E | R8 | T8 | 0 | М | WAKE | 0 | 0 | 0 | uu0u u000 | | SCI control 2 (SCCR2) | \$000F | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | 0000 0000 | | SCI status (SCSR) | \$0010 | TDRE | TC | RDRF | IDLE | OR | NF | FE | 0 | 1100 0000 | | SCI data (SCDR) | \$0011 | | | | | | | | | undefined | | Timer control (TCR) | \$0012 | ICIE | OCIE | TOIE | 0 | 0 | 0 | IEDG | OLVL | 0000 0000 | | Timer status (TSR) | \$0013 | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | uuu0 0000 | | (100) | \$0014 | | | | | | | | | undefined | | Input capture (ICR) | \$0015 | | | | | | | | | undefined | | (0.05) | \$0016 | | | | | | | | | undefined | | Output compare (OCR) | \$0017 | | | | | | | | | undefined | | T (TOLIT) | \$0018 | | | | | | | | | 1111 1111 | | Timer counter (TCNT) | \$0019 | | | | | | | | | 1111 1100 | | (417017) | \$001A | | | | | | | | | 1111 1111 | | Alternate counter (ALTCNT) | \$001B | | | | | | | | | 1111 1100 | | Reserved | \$001C | | | | | | | | | undefined | | COP reset (COPRST) | \$001D | ICAF | ICBF | OCAF | TOF | 0 | 0 | 0 | 0 | 0000 0000 | | COP control (COPCR) | \$001E | 0 | 0 | 0 | COPF | CME | COPE | CM1 | CM0 | 0000 0000 | | Reserved | \$001F | | | | | | | | | undefined | | KESEI VEU | ψυστι | | | | | | | | | unacimica | | OPTION | \$7FDF | RAM0 | RAM1 | 0 | 0 | 0 | IRQ | 0 | 0000 0u10 | |--------|--------|------|------|---|---|---|-----|---|-----------| u = undefined <sup>(1)</sup> If SCIB = 0, the PWM4 register is available at location \$000D If SCIB = 1, the SCI baud rate generator register is available at location \$000D #### A.3 Programming model The programming model of the MC68HC05D24 is identical to that of the MC68HC05D9, except for the program counter (see Figure A-2). Only bit 15 of the program counter (PC) in the MC68HC05D24 is permanently set to zero, thus restricting the address range to \$0000–\$7FFF (32K bytes). Figure A-2 Programming model of the MC68HC05D24 ### B # FEATURES SPECIFIC TO THE MC68HC05D32 #### **B.1** Introduction The MC68HC05D32 is similar to the MC68HC05D9, but with 32K bytes of masked ROM instead of 16K bytes. Apart from the extended ROM and the resulting changes to the memory map and register addresses, which are discussed in this appendix, the MC68HC05D32 is identical to the MC68HC05D9 (see Figure B-1). #### B.2 Memory map and registers The memory map for this device is shown in Figure B-1. The registers are shown in more detail in Table B-1. Note that the address locations of the self-check ROM, the option register and the self-check and User vectors are \$4000 higher than in the MC68HC05D9. В Figure B-1 Memory map of the MC68HC05D32 Table B-1 MC68HC05D32 register assignment | Register name | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |----------------------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | Port A data (PORTA) | \$0000 | | | | | | | | | undefined | | Port B data (PORTB) | \$0001 | | | | | | | | | undefined | | Port C data (PORTC) | \$0002 | | | | | | | | | undefined | | Port D data (PORTD) | \$0003 | | | | | | | | | undefined | | Data direction A (DDRA) | \$0004 | | | | | | | | | 0000 0000 | | Data direction B (DDRB) | \$0005 | | | | | | | | | 0000 0000 | | Data direction C (DDRC) | \$0006 | | | | | | | | | 0000 0000 | | Data direction D (DDRD) | \$0007 | | | | | | | | | 0u00 000 | | PWM mode (PWMM) | \$0008 | 0 | 0 | SCIB | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | 0010 000 | | PWM channel 0 (PWM0) | \$0009 | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 1 (PWM1) | \$000A | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 2 (PWM2) | \$000B | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 3 (PWM3) | \$000C | 0 | 0 | | | | | | | 0000 0000 | | PWM channel 4 (PWM4) | #000D(1) | 0 | 0 | | | | | | | 0000 0000 | | SCI baud rate (BAUD) | \$000D <sup>(1)</sup> | | | SCP1 | SCP0 | | SCR2 | SCR1 | SCR0 | uu00 uuu | | SCI control 1 (SCCR1) | \$000E | R8 | T8 | 0 | М | WAKE | 0 | 0 | 0 | uu0u u00 | | SCI control 2 (SCCR2) | \$000F | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | 0000 0000 | | SCI status (SCSR) | \$0010 | TDRE | TC | RDRF | IDLE | OR | NF | FE | 0 | 1100 000 | | SCI data (SCDR) | \$0011 | | | | | | | | | undefine | | Timer control (TCR) | \$0012 | ICIE | OCIE | TOIE | 0 | 0 | 0 | IEDG | OLVL | 0000 0000 | | Timer status (TSR) | \$0013 | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | uuu0 000 | | 1 1 (100) | \$0014 | | | | | | | | | undefine | | Input capture (ICR) | \$0015 | | | | | | | | | undefine | | (0.00) | \$0016 | | | | | | | | | undefine | | Output compare (OCR) | \$0017 | | | | | | | | | undefine | | | \$0018 | | | | | | | | | 1111 111 | | Timer counter (TCNT) | \$0019 | | | | | | | | | 1111 110 | | | \$001A | | | | | | | | | 1111 111 | | Alternate counter (ALTCNT) | \$001B | | | | | | | | | 1111 110 | | Reserved | \$001C | | | | | | | | | undefine | | COP reset (COPRST) | \$001D | ICAF | ICBF | OCAF | TOF | 0 | 0 | 0 | 0 | 0000 0000 | | COP control (COPCR) | \$001E | 0 | 0 | 0 | COPF | CME | COPE | CM1 | CM0 | 0000 000 | | Reserved | \$001F | | | | | | | | | undefine | | OPTION | \$7FDF | RAM0 | RAM1 | 0 | 0 | 0 | IRQ | 0 | 0000 0u10 | |--------|--------|------|------|---|---|---|-----|---|-----------| u = undefined <sup>(1)</sup> If SCIB = 0, the PWM4 register is available at location \$000D If SCIB = 1, the SCI baud rate generator register is available at location \$000D #### B.3 Programming model The programming model of the MC68HC05D32 is identical to that of the MC68HC05D9, except for the program counter (see Figure B-2). Only bit 15 of the program counter (PC) in the MC68HC05D32 is permanently set to zero, thus restricting the address range to \$0000–\$7FFF (32K bytes). **Figure B-2** Programming model of the MC68HC05D32 # C # FEATURES SPECIFIC TO THE MC68HC705D32 #### C.1 Introduction The MC68HC705D32 is similar to the MC68HC05D32, but with 32K bytes of UV-erasable EPROM instead of masked ROM. The MC68HC705D32 is identical to the MC68HC05D32 (see Figure C-1) apart from the EPROM replacing ROM. # C.2 Operating mode selection Single chip mode on the MC68HC705D32 is identical to single chip mode on the MC68HC05D32. However, on the MC68HC705D32 a bootloader ROM replaces the self-check ROM on the MC68HC05D32. The bootloader mode provides for self-programming of the EPROM array and allows software to be loaded into, and run from, the on-board RAM. The voltage level on the $\overline{\text{IRQ}}$ pin determines whether single chip mode or bootloader mode is selected (see Table C-1). Note: The TCAP pin must be tied to V<sub>DD</sub> to ensure correct selection of the bootloader mode. Failure to do so could result in unpredictable operation. **Caution:** For the MC68HC705D32, all vectors are fetched from the EPROM (locations \$7FF6-\$7FFF) in single chip mode; therefore, the EPROM must be programmed (via the bootloader mode) before the device is powered up in single chip mode. **Table C-1** Operating mode entry conditions | ĪRQ | RESET | TCAP | Mode | |----------------------|-------|-----------------|-------------| | $V_{SS}$ to $V_{DD}$ | | Don't care | Single chip | | 2 V <sub>DD</sub> | | V <sub>DD</sub> | Bootloader | Note: The voltage level on the $\overline{IRQ}$ pin should be maintained for at least 7x t<sub>cvc</sub> after the rising edge of the reset signal to guarantee proper mode selection. #### **C.3** Pin descriptions #### C.3.1 VPP Programming power is supplied to the EPROM array on the MC68HC705D32 via this pin. The nominal programming voltage is 15 Volts. The voltage level on the VPP pin should never be allowed to fall below V<sub>DD</sub>. #### C.3.2 OSC1/OSC2 These pins provide control input for an on-chip clock oscillator circuit. A crystal or an external clock signal connected to these pins provides the oscillator clock. The oscillator frequency is divided by 2 to provide the internal bus frequency. #### C.3.3 Crystal The circuit shown in Figure 2-3(b) is recommended when using a crystal. The internal oscillator is designed to interface with an AT-cut parallel-resonant quartz crystal resonator in the frequency range specified for fosc (see Section 10.4). Use of an external CMOS oscillator is recommended when crystals outside the specified ranges are to be used. The crystal and components should be mounted as close as possible to the input pins to minimise output distortion and start-up stabilizing time. ### C.3.4 External clock An external clock should be applied to the OSC1 input with the OSC2 pin not connected, as shown in Figure 2-3(d). The $t_{OXOV}$ specification does not apply when using an external clock input. The equivalent specification of the external clock source should be used in lieu of $t_{OXOV}$ . *Note:* A ceramic resonator should not be used with the MC68HC705D32. # C.4 Memory The memory map for this device is shown in Figure C-1. The registers are shown in more detail in Table C-2. Note that the MC68HC705D32 has an additional register to control the programming of the EPROM array. The circuit diagram for this self-programming mode is shown in Figure C-2. C Figure C-1 Memory map of the MC68HC705D32 Table C-2 MC68HC705D32 register assignment | Register Name | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |----------------------------|---------|--------|--------|--------|--------|--------|--------|-------|-------|----------------| | Port A data (PORTA) | \$0000 | | | | | | | | | Unaffected | | Port B data (PORTB) | \$0001 | | | | | | | | | Unaffected | | Port C data (PORTC) | \$0002 | | | | | | | | | Unaffected | | Port D data (PORTD) | \$0003 | | | | | | | | | Unaffected | | Data direction A (DDRA) | \$0004 | | | | | | | | | 0000 0000 | | Data direction B (DDRB) | \$0005 | | | | | | | | | 0000 0000 | | Data direction C (DDRC) | \$0006 | | | | | | | | | 0000 0000 | | Data direction D (DDRD) | \$0007 | | _ | | | | | | | 0u00 0000 | | Unused | \$0008 | | | | | | | | | | | Unused | \$0009 | | | | | | | | | | | SPCR SPI control register | \$000A | SPIE | SPE | DWOM | MSTR | CPOL | СРНА | SPR1 | SPR0 | 0000 uuuu | | SPSR SPI status register | \$000B | SPIF | WCOL | | MODF | | | | | 0000 uuuu | | SPDR SPI data register | \$000C | SPD7 | SPD6 | SPD5 | SPD4 | SPD3 | SPD2 | SPD1 | SPD0 | Unaffected | | SCI baud rate (BAUD) | \$000D* | _ | _ | SCP1 | SCP0 | _ | SCR2 | SCR1 | SCR0 | uu00 uuuu | | SCI control 1 (SCCR1) | \$000E | R8 | Т8 | 0 | М | WAKE | 0 | 0 | 0 | uu0u u000 | | SCI control 2 (SCCR2) | \$000F | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | 0000 0000 | | SCI status (SCSR) | \$0010 | TDRE | TC | RDRF | IDLE | OR | NF | FE | 0 | 1100 0000 | | SCI data (SCDR) | \$0011 | | | | | | | | | Unaffected | | Timer control (TCR) | \$0012 | ICIE | OCIE | TOIE | 0 | 0 | 0 | IEDG | OLVL | 0000 0000 | | Timer status (TSR) | \$0013 | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | uuu0 0000 | | Input conturo (ICD) | \$0014 | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | bit 10 | bit 9 | bit 8 | Unaffected | | Input capture (ICR) | \$0015 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Unaffected | | Output compare (OCR) | \$0016 | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | bit 10 | bit 9 | bit 8 | Unaffected | | Output compare (OCK) | \$0017 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Unaffected | | Timer counter (TCNT) | \$0018 | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | bit 10 | bit 9 | bit 8 | 1111 1111 | | Timer counter (TCIVI) | \$0019 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | 1111 1100 | | Alternate counter (ALTCNT) | \$001A | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | bit 10 | bit 9 | bit 8 | 1111 1111 | | Alternate Counter (ALTONT) | \$001B | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | 1111 1100 | | EPROM programming register | \$001C | | | | | | LATCH | | EPGM | 0000 0000 | | COP reset (COPRST) | \$001D | ICAF | ICBF | OCAF | TOF | 0 | 0 | 0 | 0 | 0000 0000 | | COP control (COPCR) | \$001E | 0 | 0 | 0 | COPF | CME | COPE | CM1 | CM0 | 0000 0000 | Table C-2 MC68HC705D32 register assignment | Register Name | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State on reset | |---------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | Reserved | \$001F | | | | | | | | | | | | | | | | | | | | | | | OPTION | \$7FDF | RAM0 | RAM1 | 0 | 0 | 0 | | IRQ | 0 | 0000 0u10 | Note: If SCIE = 0, the PWM4 register is available at location \$000D. If SCIE = 1, the SCI Baud Rate Generator register is available at this location. u = undefined ## C.5 MC68HC705D32 EPROM description The 32k byte EPROM is positioned at locations \$0020 to \$004F and \$0100 to \$7EFF, with 16 bytes of the EPROM located at \$7FF0 to \$7FFF for user vectors. Location \$7FDE is reserved for the mask option register. The erased state of EPROM reads as \$00 and EPROM power is supplied by the VPP pin and the VDD pin. The program control register (PCR) is provided for EPROM programming and testing. Access to the EPROM in bootloader and test mode is controlled by a security bit in the mask option register called SEC. For further information on EPROM security, see Appendix C.5.2. # C.5.1 Programming sequence The sequence includes: - Setting the ELAT bit - Writing the data to the address to be programmed - Setting the PGM bit - Delaying for an appropriate amount of time - Clearing the ELAT and PGM bit It is important to remember that an external programming voltage must be applied to the VPP pin while programming, but it should be equal to V<sub>DD</sub> during normal operations. # C.5.2 EPROM security A security feature has been incorporated into the MC68HC705D32 to prevent externally accessing the contents of the EPROM in any non-user mode of operation. This feature, once enabled, can only be disabled by completely erasing the EPROM. Note: For OTP (plastic) packaged parts, once the security feature has been enabled it cannot be disabled # C.5.3 Program control register (PCR) The program control register is provided for EPROM programming in BOOT modes. This register is available only in the MC68HC705D32 (EPROM device). | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |--------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | Program control register (PCR) | \$001C | | | | | | LATCH | | EPGM | 0000 0000 | #### LATCH — EPROM latch control - 1 (set) EPROM address and data bus configured for programming (writes to EPROM cause address and data to be latched). EPROM is in programming mode and cannot be read if LATCH is set. This bit should not be set if no programming voltage is being applied to the VPP pin. Reset clears this bit. - 0 (clear) EPROM address and data bus configured for normal reads. #### **EPGM** — **EPROM** program command - 1 (set) Programming power is switched ON to EPROM array. This bit can be set only if the LATCH bit has been previously set. Reset clears this bit. - 0 (clear) Programming power is switched OFF from EPROM array. # C.5.4 EPROM mask option register (MOR) The option register MOR is implemented as EPROM bits in the main EPROM array at address \$7DFE. | | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset | |-------------------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | EPROM mask option register (MOR) <sup>(1)</sup> | \$7FDE | SEC | _ | | _ | _ | _ | | | Not affected | <sup>(1)</sup> This register is implemented in EPROM, therefore reset has no effect on the state of the individual bits. #### SEC — Security bit This bit is used to control the security of the EPROM code when the device is in test or bootloader mode. - 1 (set) EPROM contents not available in bootloader/test mode - 0 (clear) EPROM contents available in bootloader/test mode #### C.6 Bootloader mode Bootloader mode is entered upon the rising edge of $\overline{RESET}$ if the VPP pin is at V<sub>TST</sub> and the TCAP pin is at logic one. The bootloader code and vectors reside in the ROM from \$7F00 to \$7FEF. This program handles copying of user code from an external EPROM into the on-chip EPROM. The bootloader function has to be done from an external EPROM. The bootloader performs one programming pass at 2 ms per byte then does a verify pass. The user code must be a one-to-one correspondence with the internal EPROM addresses. The designer MUST disable the COP hardware in bootloader mode. In the erase state the COP is disabled. #### C.6.1 Bootloader functions **Table C-3** Bootloader functions | | Poi | Bootloader | | | |-------|-------|------------|-------|----------------------| | Pin 5 | Pin 4 | Pin 3 | Pin 3 | Program operation | | 1 | Х | Х | Х | Program MOR | | 0 | 1 | Х | 0 | Load RAM and execute | | 0 | 0 | 1 | 0 | Verify | | 0 | 0 | 0 | 0 | Program/verify | | Х | Х | Х | 1 | JMP to RAM | The EPROM must be erased before performing a program cycle Figure C-2 Self-programming via the bootstrap loader (40-pin PDIP) THIS PAGE LEFT BLANK INTENTIONALLY C # **GLOSSARY** This section contains abbreviations and specialist words used in this data sheet and throughout the industry. Further information on many of the terms may be gleaned from Motorola's M68HC11 Reference Manual, **M68HC11RM/AD**, or from a variety of standard electronics text books. \$xxxx The digits following the '\$' are in hexadecimal format. %xxxx The digits following the '%' are in binary format. A/D, ADC Analog-to-digital (converter). **Bootstrap mode** In this mode the device automatically loads its internal memory from an external source on reset and then allows this program to be executed. **Byte** Eight bits. CAN Controller area network. CCR Condition codes register; an integral part of the CPU. **CERQUAD** A ceramic package type, principally used for EPROM and high temperature devices. Clear '0' — the logic zero state; the opposite of 'set'. **CMOS** Complementary metal oxide semiconductor. A semiconductor technology chosen for its low power consumption and good noise immunity. COP Computer operating properly. aka 'watchdog'. This circuit is used to detect device runaway and provide a means for restoring correct operation. **CPU** Central processing unit. D/A, DAC Digital-to-analog (converter). **EEPROM** Electrically erasable programmable read only memory. aka 'EEROM'. **EPROM** Erasable programmable read only memory. This type of memory requires exposure to ultra-violet wavelengths in order to erase previous data. aka 'PROM'. **ESD** Electrostatic discharge. MC68HC05D9 **MOTOROLA** **Expanded mode** In this mode the internal address and data bus lines are connected to external pins. This enables the device to be used in much more complex systems, where there is a need for external memory for example. **EVS** Evaluation system. One of the range of platforms provided by Motorola for evaluation and emulation of their devices. **HCMOS** High-density complementary metal oxide semiconductor. A semiconductor technology chosen for its low power consumption and good noise immunity. I/O Input/output; used to describe a bidirectional pin or function. **Input capture** (IC) This is a function provided by the timing system, whereby an external event is 'captured' by storing the value of a counter at the instant the event is detected. **Interrupt** This refers to an asynchronous external event and the handling of it by the MCU. The external event is detected by the MCU and causes a predetermined action to occur. Interrupt request. The overline indicates that this is an active-low signal format. **K byte** A kilo-byte (of memory); 1024 bytes. **LCD** Liquid crystal display. **LSB** Least significant byte. M68HC05 Motorola's family of 8-bit MCUs. MCU Microcontroller unit. MI BUS Motorola interconnect bus. A single wire, medium speed serial communications protocol. MSB Most significant byte. **Nibble** Half a byte; four bits. NRZ Non-return to zero. **Opcode**The opcode is a byte which identifies the particular instruction and operating mode to the CPU. **Operand** The operand is a byte containing information the CPU needs to execute a particular instruction. Output compare (OC) This is a function provided by the timing system, whereby an external event is generated when an internal counter value matches a predefined value. **PLCC** Plastic leaded chip carrier package. PLL Phase-locked loop circuit. This provides a method of frequency multiplication, to enable the use of a low frequency crystal in a high frequency circuit. MOTOROLA MC68HC05D9 **Pull-down, pull-up** These terms refer to resistors, sometimes internal to the device, which are permanently connected to either ground or V<sub>DD</sub>. **PWM** Pulse width modulation. This term is used to describe a technique where the width of the high and low periods of a waveform is varied, usually to enable a representation of an analog value. **QFP** Quad flat pack package. **RAM** Random access memory. Fast read and write, but contents are lost when the power is removed. **RFI** Radio frequency interference. RTI Real-time interrupt. **ROM** Read-only memory. This type of memory is programmed during device manufacture and cannot subsequently be altered. **RS-232C** A standard serial communications protocol. SAR Successive approximation register. SCI Serial communications interface. Set '1' — the logic one state; the opposite of 'clear'. Silicon glen An area in the central belt of Scotland, so called because of the concentration of semiconductor manufacturers and users found there. Single chip mode In this mode the device functions as a self contained unit, requiring only I/O devices to complete a system. SPI Serial peripheral interface. Test mode This mode is intended for factory testing. TTL Transistor-transistor logic. **UART** Universal asynchronous receiver transmitter. **VCO** Voltage controlled oscillator. see 'COP'. Watchdog Wired-OR A means of connecting outputs together such that the resulting composite output state is the logical OR of the state of the individual outputs. Word Two bytes; 16 bits. **XIRQ** Non-maskable interrupt request. The overline indicates that this has an active-low signal format. MC68HC05D9 **MOTOROLA** THIS PAGE LEFT BLANK INTENTIONALLY MOTOROLA MC68HC05D9 xiv # **INDEX** In this index numeric entries are placed first; page references in *italics* indicate that the reference is to a figure. ``` 16-bit timer interrupt 4-6 addressing modes 3-11-3-13 40-pin PDIP CCR - condition code register 3-2 mechanical dimensions 11-1 instruction set 3-3-3-10 pinout 2-4 PC - program counter 3-2 44-pin PLCC programming model 3-1, A-4, B-4 mechanical dimensions 11-2 SP - stack pointer 3-2 pinout 2-4 stacking order 3-2 X - index register 3-2 crystal 2-4, C-2 addressing modes 3-11-3-13 ELAT bit in PCR C-7 EPGM bit in PCR C-7 В EPROM MOR - EPROM mask option register C-7 BAUD – baud rate register 8-13 PCR - program control register C-6 SCP1, SCP0 - serial prescaler select bits 8-14 programming sequence C-6 SCR2, SCR1, SCR0 - SCI rate select bits 8-14 test features C-6 block diagrams EXCOL, EXROW bits in PCR C-7 40-pin PDIP pinout 2-4 44-pin PLCC pinout 2-4 MC68HC05D9 1-3 F PWM 9-1 bootloader functions C-8 features mode C-8 MC68HC05D9 1-2 self-programming C-9 flowcharts interrupt 4-7 STOP and WAIT 4-8 CCR - condition code register 3-2 ceramic resonator 2-5 clock monitor reset 4-3 I/O port structure 6-2 COP 4-2 Input 6-1 COPCR - COP control register 4-3 instruction set 3-3-3-10 CM1, CM0 - COP mode bits 4-4 interrupt priorities 4-5 CME - clock monitor enable 4-3 interrupts 4-4 COPE - COP enable 4-4 interrupt flowchart 4-7 COPF - COP failure 4-3 interrupt priorities 4-5 CPU maskable hardware interrupts 4-5 SWI - non-maskable software interrupt 4-5 accumulator 3-1 ``` | ĪRQ 2-6 | P | |----------------------------------|-------------------------------------------------| | IRQ – external interrupt 4-6 | 1 | | | PA0-PA7 2-6 | | | PB0-PB7 2-6 | | | PC – program counter 3-2 | | L | PC0-PC7 2-7 | | low power modes 4-9 | PCR | | data retention mode 4-9 | ELAT – EPROM latch control C-7 | | STOP 4-9 | EPGM – EPROM program command C-7 | | WAIT 4-9 | EXCOL, EXROW C-7 | | WALL 40 | PD0-PD7 2-7 | | | pins | | N A | IRQ 2-6 | | M | | | | OSC1, OSC2 2-4, C-2 | | maskable hardware interrupts 4-5 | PA0-PA7 2-6 | | 16-bit timer interrupt 4-6 | PB0-PB7 2-6 | | IRQ – external interrupt 4-6 | PC0-PC7 2-7 | | SCI interrupt 4-6 | PD0-PD7 2-7 | | MC68HC05D24 | RESET 2-6 | | block diagram 1-3 | TCAP 2-6 | | memory map A-2 | VDD, VSS 2-2, 2-3 | | register assignment A-3 | VPP 2-2, 2-3, C-2 | | MC68HC05D32 | port registers | | block diagram 1-3 | data direction registers 6-4 | | memory map B-2 | port data registers 6-3 | | register assignment B-3 | ports | | MC68HC05D9 | I/O port structure 6-2 | | block diagram 1-3 | I/O programming 6-1 | | MC68HC705D32 | port D 6-2 | | block diagram 1-3 | ports A, B and C 6-1 | | memory map C-4 | power-on reset 4-1 | | register assignment C-5 | programmable timer | | MC68HC705D9 | block diagram 7-2 | | block diagram 1-3 | counter 7-1 | | memory | during STOP mode 7-7 | | EPROM C-6, C-7 | during WAIT mode 7-7 | | memory map 5-2 | input capture register 7-5, 7-6 | | RAM 5-1 | output compare register 7-6 | | ROM 5-1 | TCR – timer control register 7-3 | | memory map | timer state diagrams 7-8—7-10 | | MC68HC05D24 A-2 | TSR – timer status register 7-5 | | MC68HC05D32 <i>B-2</i> | PWM | | MC68HC705D32 <i>C-4</i> | block diagram 9-1 | | modes of operation | counter 9-1 | | self-check 2-2 | output waveforms 9-3 | | single chip 2-1 | PWM0-PWM4 - PWM channel data registers 9-3 | | | PWMM – PWM mode register 9-2 | | | PWMM | | $\cap$ | PWM0–4 – PWM channel enable bits 9-2 | | O | SCIB – serial communications interface baud 9-2 | | OCF 7-5 | | | OPTION — option register | _ | | IRQ 2-8 | R | | RAM0 2-8 | | | RAM1 2-8 | RAM 5-1 | | OSC1, OSC2 2-4 | register assignment 5-4 | | oscillator connections 2-5 | register summary C-5 | | | RESET 2-6 | | | RESET pin 4-1 | | | | | resets 4-1 clock monitor reset 4-3 COP 4-2 power-on reset 4-1 RESET pin 4-1 reset timing diagram 4-2 timing diagram 4-2 ROM 5-1 RVUs – ROM verification units 11-4 | TCAP 2-6 TCR – timer control register ICIE – input capture interrupt enable 7-3 IEDG – input edge 7-4 OCIE – output compare interrupt enable 7-4 OLVL – output level 7-4 TOIE – timer overflow interrupt enable 7-4 TSR – timer status register ICF – input capture flag 7-5 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S | TOF – timer overflow flag 7-5 | | SCCR1 M - mode 8-9 R8 - receive data bit 8 8-9 T8 - transmit data bit 8 8-9 WAKE - wake-up mode select 8-10 SCCR2 ILIE - idle line interrupt enable 8-11 RE - receiver enable 8-11 RIE - receiver interrupt enable 8-10 RWU - receiver wake up 8-11 SBK - send break 8-11 TCIE - transmit complete interrupt enable 8-10 TE - transmit interrupt enable 8-10 SCI 8-1 BAUD - baud rate register 8-13 block diagram 8-3 data format 8-4 RDI - receive data 8-6 receiver 8-2 registers 8-8-8-14 SCCR1 - serial communications control register1 8-9 SCCR2 - serial communications data register 8-10 SCDR - serial communications status register 8-12 start bit detection 8-6 TDO - transmit data 8-8 transmitter 8-2 two-wire system 8-1 SCI interrupt 4-6 SCSR - serial communications status register FE - framing error flag 8-13 IDLE - idle line detected flag 8-13 NF - noise error flag 8-13 RDRF - receive data register full flag 8-12 TC - transmission complete flag 8-12 TDRE - transmit data register empty flag 8-12 Self-check mode 2-2 single chip mode 2-1 SP - stack pointer 3-2 stacking order 3-2 | V VDD, VSS 2-2 VPP 2-2, 2-3 VSS, VSS 2-3 X X - index register 3-2 | | start bit detection 8-6 | | THIS PAGE LEFT BLANK INTENTIONALLY # - Cut along this line to remove - ## CUSTOMER FEEDBACK QUESTIONNAIRE (MC68HC05D9/D Rev. 2) Motorola wishes to continue to improve the quality of its documentation. We would welcome your feedback on the publication you have just received. Having used the document, please complete this card (or a photocopy of it, if you prefer). | 1. | How would you rate | | ne docui | | one box in each categor | • | | _ | | |----|------------------------------------------------|----------------------|-----------|----------------|------------------------------|----------------|------------|------------|---------------| | | | Excellent | | Poor | <del>-</del> | Excellent | | Poor | | | | Organization | | | | Tables | Ц | <u> </u> | ַ עַ | | | | Readability | ע ע | Ш | <u> </u> | Table of contents | Ш | <u></u> | ַ עַ | | | | Understandability | | | | Index | ╚ | | ַ עַ | | | | Accuracy | | | | Page size/binding | | | | | | | Illustrations | | | | Overall impression | | ┙. | | | | | Comments: | | | | | | | | | | 2. | What is your intend | led use for this c | locumer | nt? If more th | an one option applies, pl | ease rank th | em (1, 2, | 3). | | | | Selection of device | for new applicat | tion | | Other Please | e specify: | | | | | | System design | | | | | | | | | | | Training purposes | | | | | | | | | | 3. | How well does this | manual enable | you to p | erform the ta | sk(s) outlined in question | n 2? | | | | | | | Completely | | Not at all | Comments: | | | | | | | | | | | | | | | | | 4. | How easy is it to fin | nd the informatio | n you ai | re looking for | ? | | | | | | | • | Easy | - | Difficult | Comments: | | | | | | | | | | | | | | | | | 5. | Is the level of techn | nical detail in the | followin | na sactions si | ufficient to allow you to ur | nderstand ho | w the de | vice funct | ions? | | J. | is the level of techn | icai detaii iii tile | IOIIOWIII | ig sections st | amolerit to allow you to ui | Too little det | | | o much detail | | | SECTION 1 INTRO | ODUCTION | | | | | | <br>] | | | | SECTION 2 OPER | RATING MODES | AND P | IN DESCRIP | TIONS | | ╡╘ | | | | | SECTION 3 CPU ( | CORE AND INS | TRUCT | ION SET | | | ╡╒ | 1 1 | | | | SECTION 4 RESE | TS, INTERRUP | TS AND | LOW POWE | ER MODES | ī | ╗ | 1 T | Ħ | | | SECTION 5 MEMO | ORY AND REGI | STERS | | | | <b>5</b> [ | 5 <u>5</u> | | | | SECTION 6 PARA | LLEL INPUT/OL | JTPUT I | PORTS | | | 5 i | 5 🗇 | ☐ | | | SECTION 7 PROG | RAMMABLE TI | MER | | | | 5 ( | 5 5 | | | | SECTION 8 SERIA | AL COMMUNICA | ATIONS | | | <b>5</b> ( | | | | | | SECTION 9 PULS | | | | | | | | | | | SECTION 10 ELEC | CTRICAL SPEC | IFICATI | ONS | | | | | | | | SECTION 11 MEC | HANICAL DATA | AND O | RDERING IN | NFORMATION | | | | | | | SECTION A FEAT | URES SPECIFIC | C TO TH | 05D24 | | ] [ | | | | | | SECTION B FEATURES SPECIFIC TO THE MC68HC05D32 | | | | | | | | | | | SECTION C FEAT | URES SPECIFI | С ТО ТІ | HE MC68HC | 705D32 | | _ | | | | | | | | | | | | | | | 6. | Have you found any | errors? If so, pl | ease co | mment: _ | | | | | | | 7. | From your point of v | /iew, is anvthing | missing | from the do | cument? If so, please say | / what: | | | | | | , , p | ,, | 9 | , | 2 - | | | | | | 5 | $\vec{z}$ | |---------|-----------| | aiong | 2/2/2/2 | | 1110 | ţ. | | ā | 2. | | 5 | \$ | | 1011040 | 2000 | | | | First fold back along this line - | 8. | How could we improve this document? | | |-----|-----------------------------------------------------------------------------|--| | | | | | 9. | How would you rate Motorola's documentation? | | | | Excellent Poor | | | | - In general | | | | - Against other semiconductor suppliers | | | 10. | Which semiconductor manufacturer provides the best technical documentation? | | | 11. | Which company (in any field) provides the best technical documentation? | | | 12. | How many years have you worked with microprocessors? | | | | Less than 1 year 1–3 years 3–5 years More than 5 years | | | | – Second fold back along this line – | | # REPONSE PAYEE GRANDE-BRETAGNE Motorola Ltd., Colvilles Road, Kelvin Industrial Estate, EAST KILBRIDE, G75 8BR. GREAT BRITAIN. F.A.O. Technical Publications Manager (re: MC68HC05D9/D Rev. 2) | | MOTOROLA | |----|-----------------------------| | Se | miconductor Products Sector | | | | <ul> <li>Third fold back along this line –</li> </ul> | | | | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--| | 13. | Currently there is some discussion in the semiconductor industry regarding a move towards providing data sheets in eleform. If you have any opinion on this subject, please comment. | | | | | | | | 14. | We would be grateful if you would supply the following information (at your discretion), or attach your card. | | | | | | | | | Name: | Phone No: | | | | | | | | Position: | FAX No: | | | | | | | | Department: | | | | | | | | | Company: | | | | | | | | | Address: | | | | | | | | | | | | | | | | | | Thank you for helping us improve our docu<br>Technical Publications Manager, Motorola | • | | | | | | - Finally, tuck this edge into opposite flap - | 1 | INTRODUCTION | |----|------------------------------------------| | 2 | OPERATING MODES AND PIN DESCRIPTIONS | | 3 | CPU CORE AND INSTRUCTION SET | | 4 | RESETS, INTERRUPTS AND LOW POWER MODES | | 5 | MEMORY AND REGISTERS | | 6 | PARALLEL INPUT/OUTPUT PORTS | | 7 | PROGRAMMABLE TIMER | | 8 | SERIAL COMMUNICATIONS INTERFACE | | 9 | PULSE WIDTH MODULATION UNIT | | 10 | ELECTRICAL SPECIFICATIONS | | 11 | MECHANICAL DATA AND ORDERING INFORMATION | | A | FEATURES SPECIFIC TO THE MC68HC05D24 | | В | FEATURES SPECIFIC TO THE MC68HC05D32 | | C | FEATURES SPECIFIC TO THE MC68HC705D32 | | | | - 1 INTRODUCTION 2 OPERATING MODES AND PIN DESCRIPTIONS - 3 CPU CORE AND INSTRUCTION SET - RESETS, INTERRUPTS AND LOW POWER MODES - 5 MEMORY AND REGISTERS - 6 PARALLEL INPUT/OUTPUT PORTS - 7 PROGRAMMABLE TIMER - SERIAL COMMUNICATIONS INTERFACE - PULSE WIDTH MODULATION UNIT - 10 ELECTRICAL SPECIFICATIONS - 1 1 MECHANICAL DATA AND ORDERING INFORMATION - FEATURES SPECIFIC TO THE MC68HC05D24 - FEATURES SPECIFIC TO THE MC68HC05D32 - FEATURES SPECIFIC TO THE MC68HC705D32 #### How to reach us: Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244-6609 INTERNET: http://www.mot.com/SPS/ USA/EUROPE: Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217. 303-675-2140 JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 81-3-3521-8315 HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298