

# Medium-Power Plastic NPN Silicon Transistors

... designed for driver circuits, switching, and amplifier applications. These high–performance plastic devices feature:

- Low Saturation Voltage  $V_{CE(sat)} = 0.6 \text{ Vdc (Max) } @ \text{ I}_{C} = 1.0 \text{ Amp}$
- Excellent Power Dissipation Due to Thermopad Construction  $P_D = 30 \text{ W} \oplus T_C = 25 ^{\circ}\text{C}$
- Excellent Safe Operating Area
- Gain Specified to I<sub>C</sub> = 1.0 Amp
- Complement to PNP 2N4918, 2N4919, 2N4920

#### \*MAXIMUM RATINGS

| Rating                                                               | Symbol                            | 2N4921      | 2N4922 | 2N4923        | Unit |
|----------------------------------------------------------------------|-----------------------------------|-------------|--------|---------------|------|
| Collector–Emitter Voltage                                            | VCEO                              | 40          | 60     | 80            | Vdc  |
| Collector–Base Voltage                                               | V <sub>CB</sub>                   | 40 60 80    |        | 80            | Vdc  |
| Emitter-Base Voltage                                                 | V <sub>EB</sub>                   | 5.0         |        |               | Vdc  |
| Collector Current — Continuous (1)                                   | IC                                | 1.0<br>3.0  |        |               | Adc  |
| Base Current — Continuous                                            | lΒ                                | 1.0         |        | Adc           |      |
| Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | PD                                | 30<br>0.24  |        | Watts<br>W/°C |      |
| Operating & Storage Junction<br>Temperature Range                    | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 |        |               | °C   |

#### THERMAL CHARACTERISTICS (2)

| Characteristic                       | Symbol | Max  | Unit |
|--------------------------------------|--------|------|------|
| Thermal Resistance, Junction to Case | θJC    | 4.16 | °C/W |

- (1) The 1.0 Amp maximum I<sub>C</sub> value is based upon JEDEC current gain requirements. The 3.0 Amp maximum value is based upon actual current handling capability of the device (see Figures 5 and 6).
- (2) Recommend use of thermal compound for lowest thermal resistance. \*Indicates JEDEC Registered Data.

## 2N4921 thru 2N4923\*

\*ON Semiconductor Preferred Device

1 AMPERE
GENERAL-PURPOSE
POWER TRANSISTORS
40-80 VOLTS
30 WATTS



Preferred devices are ON Semiconductor recommended choices for future use and best overall value.



Figure 1. Power Derating

Safe Area Curves are indicated by Figure 5. All limits are applicable and must be observed.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                                         |                            | Symbol              | Min            | Max               | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|----------------|-------------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                    |                            | •                   |                | •                 | •    |
| Collector–Emitter Sustaining Voltage (3) (I <sub>C</sub> = 0.1 Adc, I <sub>B</sub> = 0)                                                                                                | 2N4921<br>2N4922<br>2N4923 | VCEO(sus)           | 40<br>60<br>80 |                   | Vdc  |
| Collector Cutoff Current (VCE = 20 Vdc, IB = 0) (VCE = 30 Vdc, IB = 0) (VCE = 40 Vdc, IB = 0)                                                                                          | 2N4921<br>2N4922<br>2N4923 | ICEO                | =              | 0.5<br>0.5<br>0.5 | mAdc |
| Collector Cutoff Current<br>(VCE = Rated VCEO, VEB(off) = 1.5 Vdc)<br>(VCE = Rated VCEO, VEB(off) = 1.5 Vdc, TC = 125°C                                                                |                            | ICEX                | _              | 0.1<br>0.5        | mAdc |
| Collector Cutoff Current (V <sub>CB</sub> = Rated V <sub>CB</sub> , I <sub>E</sub> = 0)                                                                                                |                            | ICBO                | _              | 0.1               | mAdc |
| Emitter Cutoff Current<br>(VEB = 5.0 Vdc, IC = 0)                                                                                                                                      |                            | I <sub>EBO</sub>    | _              | 1.0               | mAdc |
| ON CHARACTERISTICS                                                                                                                                                                     |                            |                     |                |                   |      |
| DC Current Gain (3) (I <sub>C</sub> = 50 mAdc, V <sub>CE</sub> = 1.0 Vdc) (I <sub>C</sub> = 500 mAdc, V <sub>CE</sub> = 1.0 Vdc) (I <sub>C</sub> = 1.0 Adc, V <sub>CE</sub> = 1.0 Vdc) |                            | h <sub>FE</sub>     | 40<br>30<br>10 | <br>150<br>       | _    |
| Collector–Emitter Saturation Voltage (3) (I <sub>C</sub> = 1.0 Adc, I <sub>B</sub> = 0.1 Adc)                                                                                          |                            | VCE(sat)            | _              | 0.6               | Vdc  |
| Base–Emitter Saturation Voltage (3) (I <sub>C</sub> = 1.0 Adc, I <sub>B</sub> = 0.1 Adc)                                                                                               |                            | VBE(sat)            | _              | 1.3               | Vdc  |
| Base–Emitter On Voltage (3)<br>(I <sub>C</sub> = 1.0 Adc, V <sub>CE</sub> = 1.0 Vdc)                                                                                                   |                            | V <sub>BE(on)</sub> | _              | 1.3               | Vdc  |
| SMALL-SIGNAL CHARACTERISTICS                                                                                                                                                           |                            |                     |                | •                 | •    |
| Current–Gain — Bandwidth Product (I <sub>C</sub> = 250 mAdc, V <sub>CE</sub> = 10 Vdc, f                                                                                               | = 1.0 MHz)                 | fT                  | 3.0            | _                 | MHz  |
| Output Capacitance (V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 100 kHz)                                                                                                         |                            | C <sub>ob</sub>     | _              | 100               | pF   |
| Small–Signal Current Gain ( $I_C$ = 250 mAdc, $V_{CE}$ = 10 Vdc, f = 1.0 kHz                                                                                                           | <u></u>                    | h <sub>fe</sub>     | 25             | _                 | _    |

<sup>(3)</sup> Pulse Test: PW  $\approx$  300  $\mu$ s, Duty Cycle  $\approx$  2.0%. \*Indicates JEDEC Registered Data.



Figure 2. Switching Time Equivalent Circuit

Figure 3. Turn-On Time



Figure 4. Thermal Response



Figure 5. Active-Region Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  operation i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 150^{\circ}C$ ;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 150^{\circ}C$ . At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 6. Storage Time



Figure 7. Fall Time



V<sub>CE</sub>, COLLECTOR-EMITTER VOLTAGE (VOLTS) I<sub>C</sub> = 0.1 A 0.25 A 0.5 A 1.0 A 0.8 T<sub>J</sub> = 25°C 0.6 0.4 0.2 0.2 0.3 0.5 2.0 3.0 5.0 20 30 10 100 200 IB, BASE CURRENT (mA)

Figure 8. Current Gain

Figure 9. Collector Saturation Region





Figure 10. Effects of Base-Emitter Resistance

Figure 11. "On" Voltage





Figure 12. Collector Cut-Off Region

Figure 13. Temperature Coefficients

#### **PACKAGE DIMENSIONS**

#### **CASE 77-08** TO-225AA TYPE **ISSUE V**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.

|     | INCHES |           | MILLIMETERS |       |  |
|-----|--------|-----------|-------------|-------|--|
| DIM | MIN    | MAX       | MIN         | MAX   |  |
| Α   | 0.425  | 0.435     | 10.80       | 11.04 |  |
| В   | 0.295  | 0.305     | 7.50        | 7.74  |  |
| С   | 0.095  | 0.105     | 2.42        | 2.66  |  |
| D   | 0.020  | 0.026     | 0.51        | 0.66  |  |
| F   | 0.115  | 0.130     | 2.93        | 3.30  |  |
| G   | 0.094  | 0.094 BSC |             | BSC   |  |
| Н   | 0.050  | 0.095     | 1.27        | 2.41  |  |
| J   | 0.015  | 0.025     | 0.39        | 0.63  |  |
| K   | 0.575  | 0.655     | 14.61       | 16.63 |  |
| M   | 5°     | TYP       | 5° TYP      |       |  |
| Q   | 0.148  | 0.158     | 3.76        | 4.01  |  |
| R   | 0.045  | 0.055     | 1.15        | 1.39  |  |
| S   | 0.025  | 0.035     | 0.64        | 0.88  |  |
| U   | 0.145  | 0.155     | 3.69        | 3.93  |  |
| ٧   | 0.040  |           | 1.02        |       |  |

STYLE 1:
PIN 1. EMITTER
2. COLLECTOR
3. BASE



ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone:** 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax:** 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

**JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031

**Phone**: 81–3–5740–2700 **Email**: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.