### **Features** - High Performance, Low Power AVR® 8-bit Microcontroller - Advanced RISC Architecture - 124 Powerful Instructions Most Single Clock Cycle Execution - 32 x 8 General Purpose Working Registers - Fully Static Operation - Up to 4 MIPS Throughput at 4 MHz - Nonvolatile Program and Data Memories - 4K/8K Bytes of In-System Self-Programmable Flash (ATmega4HVD/8HVD) - 256 Bytes EEPROM - 512 Bytes Internal SRAM - Write/Erase Cycles: 10,000 Flash/ 100,000 EEPROM - Data Retention: 20 years at 85°C /100 years at 25°C<sup>(1)</sup> - Programming Lock for Software Security - Battery Management Features - One Cell Batteries - Short-circuit Protection (Discharge) - Over-current Protection (Charge and Discharge) - External Protection Input - High Voltage Outputs to Drive N-Channel Charge/Discharge FETs - Operation with 1 FET or 2 FETs supported Charge FET is optional - Battery authentication features (Available only under NDA) - · Peripheral Features - Two 8/16-bit Timer/Counters with Separate Prescaler and two output compare units - 10-bit ADC with One External Input - Two High-voltage open-drain I/O pins - Programmable Watchdog Timer - Special Microcontroller Features - debugWIRE On-chip Debug System - In-System Programmable - Power-on Reset - On-chip Voltage Reference with built-in Temperature Sensor - On-chip Voltage Regulator - External and Internal Interrupt Sources - Sleep Modes: - Idle, ADC Noise Reduction, Power-save, and Power-off - Package - 18-pad DRDFN/ MLF - Operating Voltage (VFET): 2.1 6.0V - Operating Voltage (V<sub>CC</sub>):2.0 2.4V - Maximum Withstand Voltage (VFET): 12V - Maximum Withstand Voltage (High-voltage pins): 5V - Temperature Range: -20°C to 85°C - Speed Grade: 1 4 MHz 8-bit AYR® Microcontroller with 4K/8K Bytes In-System Programmable Flash ATmega4HVD ATmega8HVD **Preliminary** **Summary** 8052BS-AVR-09/08 # 1. Pin Configurations **Figure 1-1.** Dual Row DFN/ MLF-pinout ATmega4HVD/8HVD. # Top view # Bottom view **Table 1-1.** Dual Row DFN/ MLF-pinout ATmega4HVD/8HVD. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|-----|------|------|------|--------------------------|---------------|------------------------|---------------------------------|-------------------------|-------| | А | DNC | BATT | GND | PV1 | PB1<br>(SCK/<br>SGND/T0) | DNC | VCC | PC1<br>(MOSI/INT1/<br>EXT_PROT) | - | - | | В | OD | ОС | VFET | VREG | NI | PB0<br>(ADC0) | PB2<br>(MISO/CKOUT/T1) | GND | PC0<br>(INT0/ICP0/XTAL) | RESET | ## 1.1 Pin Descriptions #### 1.1.1 VFET Input to the internal voltage regulator. 1.1.2 VCC Pin for connection of external decoupling capacitor. VCC is internally connected to the voltage regulator output VREG. 1.1.3 VREG Output from the internal voltage regulator. Internally connected to VCC. 1.1.4 GND Ground ### 1.1.5 Port B (PB2:PB0) Port B is a low-voltage 3-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port B also serves the functions of various special features of the ATmega4HVD/8HVD. ## 1.1.6 Port C (PC1:PC0) Port C is a High-voltage open-drain 2 bit bi-directional I/O port. Port C also serves the functions of various special features of the ATmega4HVD/8HVD. 1.1.7 OC High voltage output to drive Charge FET (optional). 1.1.8 OD High voltage output to drive Discharge FET. 1.1.9 NI Negative input from the battery protection resistor. 1.1.10 PV1 Input from battery cell to ADC. 1.1.11 BATT Input for detecting when a charger is connected. ### 1.1.12 **RESET/dw** Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. This pin is also used as debugWIRE communication pin. ## 2. Overview The ATmega4HVD/8HVD is a monitoring and protection circuit for 1-cell Li-ion applications with focus on high security/authentication, low cost and high utilization of the cell energy. The device contains secure authentication features as well as autonomous battery protection during charging and discharging. The External Protection Input can be used to implement other battery protection mechanisms using external components, e.g. protection against chargers with too high charge voltage can be easily implemented with a few low cost passive components. The feature set makes the ATmega4HVD/8HVD a key component in any system focusing on high security, battery protection, high system utilization and low cost. Figure 2-1. Block Diagram An integrated, low-dropout linear regulator that can handle input voltages as low as 2.1V, ensures that the stored energy can be fully exploited. The regulator capabilities, combined with a extremely low power consumption in the power saving modes, greatly enhances the cell energy utilization compared to existing solutions. The chip utilizes Atmel's Deep Under-voltage Recovery (DUVR) mode that supports precharging of deeply discharged battery cells without using a separate Pre-charge FET. An enhanced start-up scheme allows the chip to operate correctly even with only Discharge FET connected. This makes it possible to further reduce system cost for applications that do not require Charge Over-current protection. The ATmega4HVD/8HVD contains a 10-bit ADC for cell voltage measurements. The ADC is also used to monitor the on-chip temperature. Temperature is measured by the integrated Voltage Reference, which contains a built-in temperature sensor. ATmega4HVD/8HVD con- tains a high-voltage tolerant, open-drain IO pin that supports serial communication. Programming can be done in-system using the 4 General Purpose IO ports that support SPI programming The MCU includes 4K/8K bytes of In-System Programmable Flash with Self-programming capabilities, 256 bytes EEPROM, 512 bytes SRAM, 32 general purpose working registers, 4 general purpose I/O lines, debugWIRE for On-chip debugging and SPI for In-system Programming, two flexible Timer/Counters with Input Capture, internal and external interrupts, a 10-bit ADC for measuring the cell voltage and on-chip temperature, a programmable Watchdog Timer with wake-up capabilities, and software selectable power saving modes. The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The device is manufactured using Atmel's high voltage high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System, by a conventional non-volatile memory programmer or by an On-chip Boot program running on the AVR core. The ATmega4HVD/8HVD AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, and On-chip Debugger. The ATmega4HVD/8HVD is a low-power CMOS 8-bit microcontroller based on the AVR architecture. It is part of the AVR Smart Battery family that provides secure authentication, highly accurate monitoring and autonomous protection for Lithium-ion battery cells. ### 3. Resources A comprehensive set of development tools, application notes and datasheets are available for download on http://www.atmel.com/avr. ### 4. Data Retention Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C. # 5. Register Summary | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |---------------------------------------|----------|-------|-------|-------|-------|-----------|---------|--------|--------|------| | (0xFF) | Reserved | = | - | = | - | - | - | - | - | 90 | | (0xFE) | BPPLR | _ | _ | _ | | _ | _ | BPPLE | BPPL | | | (0xFD) | BPCR | _ | _ | EPID | SCD | DOCD | COCD | - | - | | | (0xFC) | Reserved | _ | _ | - | - | - | - | _ | _ | | | (0xFB) | BPOCTR | _ | _ | | | | TR[5:0] | | | | | (0xFA) | BPSCTR | _ | | l . | | SCTR[6:0] | 11(0.0) | | | | | (0xF9) | Reserved | _ | _ | _ | _ | - | _ | _ | _ | | | (0xF8) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xF7) | BPCOCD | | | | | DL[7:0] | | | | | | (0xF6) | BPDOCD | | | | | DL[7:0] | | | | | | (0xF5) | BPSCD | | | | | DL[7:0] | | | | | | (0xF4) | Reserved | _ | _ | _ | - | - | _ | _ | _ | | | (0xF3) | BPIFR | _ | _ | _ | SCIF | DOCIF | COCIF | _ | _ | | | (0xF2) | BPIMSK | _ | _ | _ | SCIE | DOCIE | COCIE | _ | _ | | | (0xF1) | Reserved | _ | _ | _ | - | - | - | _ | _ | | | (0xF0) | FCSR | _ | _ | _ | _ | DUVRD | CPS | DFE | CFE | | | (0xEF) | Reserved | _ | _ | _ | _ | - | - | -<br>- | - OI L | | | (0xEE) | Reserved | _ | _ | _ | _ | _ | _ | | _ | | | (0xED) | Reserved | | | | | | | _ | | | | (0xEC) | Reserved | _ | _ | | _ | _ | _ | _ | _ | | | (0xEC) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xEA) | Reserved | _ | _ | _ | _ | _ | _ | | | | | (0xE4) | Reserved | _ | _ | _ | | _ | _ | | _<br>_ | | | | 1 | | | | | - | _ | | | | | (0xE8) | Reserved | - | - | _ | _ | - | _ | - | - | | | (0xE7) | Reserved | _ | - | - | - | - | - | - | - | | | (0xE6) | Reserved | _ | - | _ | _ | _ | _ | = | - | | | (0xE5) | Reserved | - | _ | - | _ | - | - | _ | _ | | | (0xE4) | Reserved | - | - | - | - | - | - | - | - | | | (0xE3) | Reserved | - | - | - | _ | - | - | _ | - | | | (0xE2) | Reserved | _ | - | - | - | - | - | - | _ | | | (0xE1) | Reserved | _ | - | _ | _ | - | - | _ | _ | | | (0xE0) | Reserved | - | - | - | - | - | - | _ | - | | | (0xDF) | Reserved | _ | - | _ | - | - | - | _ | _ | | | (0xDE) | Reserved | - | - | - | - | - | - | - | - | | | (0xDD) | Reserved | - | - | _ | _ | - | - | _ | - | | | (0xDC) | Reserved | _ | _ | _ | _ | - | - | _ | - | | | (0xDB) | Reserved | - | - | - | _ | - | - | _ | - | | | (0xDA) | Reserved | _ | - | _ | _ | - | - | _ | _ | | | (0xD9) | Reserved | - | - | - | - | - | - | | - | | | (0xD8) | Reserved | - | - | - | - | - | - | - | - | | | (0xD7) | Reserved | - | - | - | _ | - | - | _ | - | | | (0xD6) | Reserved | - | - | - | - | - | - | - | - | | | (0xD5) | Reserved | - | - | - | - | - | - | - | - | | | (0xD4) | Reserved | - | - | - | - | - | - | - | - | | | (0xD3) | Reserved | - | - | - | - | - | - | - | - | | | (0xD2) | Reserved | _ | - | _ | _ | - | - | _ | - | | | (0xD1) | Reserved | - | - | - | - | - | - | - | - | | | (0xD0) | Reserved | - | - | - | - | - | - | - | - | | | (0xCF) | Reserved | - | - | - | - | - | - | - | - | | | (0xCE) | Reserved | - | - | - | - | - | - | - | - | | | (0xCD) | Reserved | - | - | - | - | - | - | - | - | | | (0xCC) | Reserved | - | - | - | - | - | - | - | - | | | (0xCB) | Reserved | - | - | - | _ | - | - | _ | - | | | (0xCA) | Reserved | - | - | - | - | - | - | - | - | | | (0xC9) | Reserved | - | - | - | - | - | - | - | - | | | (0xC8) | ROCR | ROCS | - | - | - | - | RSCDEN | RSCWIF | RSCWIE | | | (0xC7) | Reserved | - | - | - | - | - | - | - | - | | | (0xC6) | Reserved | = | - | - | - | - | - | = | - | | | (0xC5) | Reserved | - | - | - | _ | _ | _ | - | - | | | (0xC4) | Reserved | - | - | - | - | - | - | - | - | | | (0xC3) | Reserved | - | - | - | - | - | _ | - | _ | | | (0xC2) | Reserved | - | - | - | - | - | - | - | - | | | (0xC1) | Reserved | _ | _ | _ | _ | _ | _ | _ | - | | | (0xC0) | Reserved | - | - | - | _ | - | - | _ | - | | | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | | Adduses | Nama | D:4.7 | D# C | D:4 F | D:4.4 | D:4 0 | D:4 0 | D:4.4 | Dit 0 | Dawa | |--------------------------------------|--------------------------------|-------|-------|--------|----------------|--------------------|-----------|-----------|-----------|------| | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | | (0xBF) | Reserved | _ | _ | - | _ | _ | - | _ | - | | | (0xBE) | Reserved | - | - | - | - | _ | - | _ | - | | | (0xBD) | Reserved | - | _ | - | - | - | - | - | - | | | (0xBC) | Reserved | _ | _ | - | - | _ | _ | _ | - | | | (0xBB) | Reserved | _ | _ | - | _ | _ | _ | _ | - | | | (0xBA) | Reserved | = | _ | - | - | - | - | - | - | | | (0xB9) | Reserved | - | - | - | - | _ | _ | _ | - | | | (0xB8) | Reserved | - | _ | - | _ | _ | _ | - | _ | | | (0xB7) | Reserved<br>Reserved | | _ | | - | | _ | | | | | (0xB6)<br>(0xB5) | Reserved | _ | | _ | _ | - | | - | - | | | (0xB4) | Reserved | | _ | _ | _ | _ | _ | _ | - | | | (0xB3) | Reserved | - | | _ | _ | | | _ | _ | | | (0xB2) | Reserved | | _ | _ | _ | _ | | _ | _ | | | (0xB1) | Reserved | | _ | _ | _ | | | | _ | | | (0xB0) | Reserved | | _ | _ | _ | | _ | _ | _ | | | (0xAF) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xAE) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xAD) | Reserved | | _ | _ | _ | _ | _ | _ | _ | | | (0xAC) | Reserved | | _ | _ | _ | _ | _ | _ | _ | | | (0xAB) | Reserved | | _ | _ | _ | _ | _ | _ | _ | | | (0xAA) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xA9) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xA8) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xA7) | Reserved | _ | _ | - | _ | _ | _ | _ | _ | | | (0xA6) | Reserved | - | _ | - | - | _ | - | _ | - | | | (0xA5) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xA4) | Reserved | - | - | - | - | - | - | _ | _ | | | (0xA3) | Reserved | - | - | - | - | _ | - | - | _ | | | (0xA2) | Reserved | - | - | - | - | - | - | _ | _ | | | (0xA1) | Reserved | - | _ | _ | - | _ | _ | _ | _ | | | (0xA0) | Reserved | - | - | - | - | _ | - | - | _ | | | (0x9F) | Reserved | _ | - | - | _ | _ | - | - | _ | | | (0x9E) | Reserved | - | - | - | - | - | - | - | - | | | (0x9D) | Reserved | = | - | - | - | - | - | - | - | | | (0x9C) | Reserved | - | - | - | - | - | - | - | _ | | | (0x9B) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0x9A) | Reserved | - | - | - | - | - | - | - | _ | | | (0x99) | Reserved | - | - | - | - | - | - | - | - | | | (0x98) | Reserved | - | - | - | _ | _ | - | - | - | | | (0x97) | Reserved | = | - | - | - | - | - | - | - | | | (0x96) | Reserved | - | - | - | - | - | - | - | - | | | (0x95) | Reserved | = | - | - | - | - | - | - | - | | | (0x94) | Reserved | - | - | - | - | _ | - | _ | _ | | | (0x93) | Reserved | - | - | - | - | - | _ | - | - | | | (0x92) | Reserved | _ | _ | _ | - | _ | - | _ | - | | | (0x91) | Reserved | | _ | - | - | - | - | - | - | | | (0x90) | Reserved | - | _ | - | - | _ | - | _ | - | | | (0x8F) | Reserved | _ | - | - | - | - | - | - | - | | | (0x8E) | Reserved | | _ | - | - | - | - | - | - | | | (0x8D) | Reserved | - | - | - | - | - | - | - | - | | | (0x8C) | Reserved | _ | _ | - | - | _ | - | _ | - | | | (0x8B) | Reserved | _ | _ | - | - | _ | _ | _ | - | | | (0x8A) | Reserved | _ | _ | - Ti | - | | | _ | _ | | | (0x89) | OCR1B | | | | | put Compare Rec | | | | | | (0x88) | OCR1A | | | | | put Compare Rec | | | | | | (0x87) | Reserved | - | - | - | _ | - | _ | - | - | | | (0x86) | Reserved | - | - | - Time | - Countari Cou | ntor Posistor His | - Puto | - | - | | | | TCNT1H<br>TCNT1L | | | | | unter Register Hig | - | | | | | (0x85) | | | _ | | | unter Register Lo | 1 | | | | | (0x84) | | | | _ | - | | - | - | - | | | (0x84)<br>(0x83) | Reserved | _ | | | | | | | | | | (0x84)<br>(0x83)<br>(0x82) | Reserved<br>Reserved | = | - | - | - | - | -<br>CS12 | -<br>CS11 | -<br>CS10 | | | (0x84)<br>(0x83)<br>(0x82)<br>(0x81) | Reserved<br>Reserved<br>TCCR1B | - | - | - | - | - | CS12 | CS11 | CS10 | | | (0x84)<br>(0x83)<br>(0x82) | Reserved<br>Reserved | = | - | | | | | | | | | | ı | 1 | ı | | ı | 1 | i | | 1 | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|---------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|----------------------------|------| | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | | (0x7D) | Reserved | - | - | - | - | - | - | - | - | | | (0x7C) | Reserved | - | - | - | - | - | - | - | - | | | (0x7B) | Reserved | - | - | - | - | - | - | - | - | | | (0x7A) | ADCSRA | ADEN | ADSC | _ | ADIF | ADIE | _ | ADMUX1 | ADMUX0 | | | (0x79) | ADCH | - | _ | - | _ | - | _ | ADC9 | ADC8 | | | (0x78) | ADCL | | | | AD | C[7:0] | | | | | | (0x77) | Reserved | - | - | - | - | - | - | - | - | | | (0x76) | Reserved | - | - | - | - | - | - | - | - | | | (0x75) | Reserved | - | - | - | - | - | - | _ | - | | | (0x74) | Reserved | - | - | - | - | - | - | - | - | | | (0x73) | Reserved | _ | - | - | - | - | - | _ | _ | | | (0x72) | Reserved | - | - | - | - | - | - | _ | _ | | | (0x71) | Reserved | - | - | - | - | - | - | - | - | | | (0x70) | Reserved | - | - | - | - | - | - | - | - | | | (0x6F) | TIMSK1 | - | - | - | - | ICIE1 | OCIE1B | OCIE1A | TOIE1 | | | (0x6E) | TIMSK0 | - | - | - | - | ICIE0 | OCIE0B | OCIE0A | TOIE0 | | | (0x6D) | Reserved | - | - | - | - | - | - | - | - | | | (0x6C) | Reserved | - | - | - | - | - | - | - | _ | | | (0x6B) | Reserved | - | - | - | - | - | - | - | - | | | (0x6A) | Reserved | _ | _ | _ | _ | - | - | - | - | | | (0x69) | EICRA | - | - | - | - | ISC11 | ISC10 | ISC01 | ISC00 | | | (0x68) | Reserved | - | - | - | - | - | - | - | - | | | (0x67) | Reserved | - | _ | _ | | | - | - | - | | | (0x66) | FOSCCAL | | | | Fast Oscillator C | Calibration Registe | | | | | | (0x65) | Reserved<br>PRR0 | _ | _ | - DDV/DM | _ | PRSPI | - DDTIM4 | - PRTIMO | -<br>DDADC | | | (0x64) | | _ | _ | PRVRM | _ | | PRTIM1 | PRTIM0 | PRADC | | | (0x63) | Reserved | _ | - | _ | - | _ | _ | - | - | | | (0x62) | Reserved<br>CLKPR | | _ | _ | _ | _ | _ | CLKPS1 | CLKPS0 | | | (0x61) | WDTCSR | CLKPCE<br>WDIF | WDIE | | | WDE | WDP2 | WDP1 | WDP0 | | | (0x60)<br>0x3F (0x5F) | SREG | WDIF<br>I | T | WDP3<br>H | WDCE<br>S | V | N N | Z | C | | | 0x3E (0x5E) | | | | | | | | | | | | | | SP15 | SP14 | SP13 | SP12 | SP11 | SP10 | SP9 | SP8 | | | | SPH | SP15<br>SP7 | SP14<br>SP6 | SP13 | SP12<br>SP4 | SP11<br>SP3 | SP10<br>SP2 | SP9<br>SP1 | SP8<br>SP0 | | | 0x3D (0x5D) | SPL | SP7 | SP14<br>SP6 | SP13<br>SP5 | SP4 | SP11<br>SP3 | SP10<br>SP2 | SP1 | SP0 | | | 0x3D (0x5D)<br>0x3C (0x5C) | | | SP6 | SP5 | | SP3 | SP2 | 1 | + | | | 0x3D (0x5D)<br>0x3C (0x5C)<br>0x3B (0x5B) | SPL<br>Reserved<br>Reserved | SP7 | SP6 | SP5<br>- | SP4 | SP3 | SP2 | SP1<br>- | SP0 | | | 0x3D (0x5D)<br>0x3C (0x5C) | SPL<br>Reserved | SP7<br>-<br>- | SP6<br>-<br>- | SP5<br>-<br>- | SP4<br>-<br>- | SP3<br>-<br>- | SP2<br>-<br>- | SP1 – – | SP0<br>-<br>- | | | 0x3D (0x5D)<br>0x3C (0x5C)<br>0x3B (0x5B)<br>0x3A (0x5A) | SPL<br>Reserved<br>Reserved<br>Reserved | SP7<br>-<br>- | SP6<br>-<br>- | SP5<br>-<br>- | SP4<br>-<br>-<br>- | SP3<br>-<br>- | SP2<br>-<br>- | SP1 | SP0 | | | 0x3D (0x5D)<br>0x3C (0x5C)<br>0x3B (0x5B)<br>0x3A (0x5A)<br>0x39 (0x59) | SPL Reserved Reserved Reserved Reserved | SP7 | SP6 | SP5 | SP4<br>-<br>-<br>-<br>- | SP3 | SP2<br>-<br>-<br>-<br>- | SP1 | SP0 | | | 0x3D (0x5D)<br>0x3C (0x5C)<br>0x3B (0x5B)<br>0x3A (0x5A)<br>0x39 (0x59)<br>0x38 (0x58) | SPL Reserved Reserved Reserved Reserved Reserved | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | | | 0x3D (0x5D)<br>0x3C (0x5C)<br>0x3B (0x5B)<br>0x3A (0x5A)<br>0x39 (0x59)<br>0x38 (0x58)<br>0x37 (0x57) | SPL Reserved Reserved Reserved Reserved Reserved Reserved SPMCSR | SP7 | SP6 | SP5 SIGRD | SP4 CTPB | SP3 RFLB | SP2 PGWRT | SP1 | SP0 SPMEN | | | 0x3D (0x5D)<br>0x3C (0x5C)<br>0x3B (0x5B)<br>0x3A (0x5A)<br>0x39 (0x59)<br>0x38 (0x58)<br>0x37 (0x57)<br>0x36 (0x56) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved | SP7 | SP6 | SP5 SIGRD | SP4 | SP3 RFLB | SP2 PGWRT - | SP1 | SP0 | | | 0x3D (0x5D)<br>0x3C (0x5C)<br>0x3B (0x5B)<br>0x3A (0x5A)<br>0x39 (0x59)<br>0x38 (0x58)<br>0x37 (0x57)<br>0x36 (0x56)<br>0x35 (0x55) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR | SP7 | SP6 | SP5 SIGRD - CKOE | SP4 CTPB - PUD | SP3 RFLB | SP2 PGWRT | SP1 | SP0 | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUCR MCUSR | SP7 | SP6 | SP5 SIGRD - CKOE - | SP4 | SP3 RFLB WDRF | SP2 PGWRT | SP1 | SP0 | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUSR MCUSR SMCR | SP7 | SP6 | SP5 SIGRD - CKOE | SP4 | SP3 RFLB WDRF SM2 | SP2 PGWRT SM1 | SP1 | SP0 | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUCR MCUSR SMCR Reserved | SP7 | SP6 | SP5 SIGRD - CKOE | SP4 | SP3 RFLB WDRF SM2 - | SP2 PGWRT SM1 | SP1 | SP0 | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUCR MCUSR SMCR Reserved DWDR | SP7 | SP6 | SP5 | SP4 CTPB - PUD OCDRF - debugWIRE | SP3 RFLB WDRF SM2 - Data Register | SP2 | SP1 | SP0 | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) | SPL Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved | SP7 | SP6 | SP5 | SP4 CTPB - PUD OCDRF - debugWIRE | SP3 RFLB WDRF SM2 - Data Register - | SP2 | SP1 | SP0 | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) | SPL Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved Reserved | SP7 | SP6 | SP5 SIGRD - CKOE | SP4 CTPB - PUD OCDRF - debugWiRE | SP3 RFLB WDRF SM2 - Data Register | SP2 PGWRT SM1 | SP1 PGERS EXTRF SM0 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) | SPL Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved Reserved Reserved Reserved Reserved | SP7 | SP6 | SP5 SIGRD - CKOE | SP4 CTPB - PUD OCDRF - debugWiRE | SP3 RFLB WDRF SM2 - Data Register | SP2 PGWRT SM1 | SP1 PGERS EXTRF SM0 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x5C) | SPL Reserved Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved Reserved Reserved Reserved Reserved Reserved | SP7 | SP6 | SP5 SIGRD - CKOE | SP4 | SP3 RFLB WDRF SM2 - Data Register | SP2 SM1 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) | SPL Reserved Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved | SP7 | SP6 | SP5 SIGRD - CKOE | SP4 | SP3 | SP2 SM1 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x3B (0x5C) | SPL Reserved Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 SM1 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4A) 0x29 (0x4A) 0x29 (0x4A) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved | SP7 | SP6 | SP5 | SP4 CTPB - PUD OCDRF - debugWIRE General Purpo General Purpo gen/Counter0 - Out | SP3 | SP2 SM1 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4A) 0x29 (0x4A) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x4B) 0x2A (0x47) 0x2B (0x4B) 0x2A (0x4A) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved | SP7 | SP6 | SP5 SIGRD - CKOE | SP4 | SP3 | SP2 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x59) 0x38 (0x55) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x4B) 0x28 (0x4B) 0x27 (0x47) 0x26 (0x4F) 0x26 (0x4F) | SPL Reserved Reserved Reserved Reserved Reserved Reserved SPMCSR Reserved MCUCR MCUSR SMCR Reserved DWDR Reserved Reserved Reserved Reserved Reserved ROISR RESERVED TOTOL TOTOL TCCROB | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x4B) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x25 (0x45) 0x24 (0x44) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUCR MCUCR MCUSR SMCR Reserved DWDR Reserved Reserved Reserved Reserved Reserved ROIDR2 GPIOR1 OCROB OCROB TCNTOH TCNTOL TCCROB | SP7 | SP6 | SP5 | SP4 | SP3 RFLB WDRF SM2 Data Register see I/O Register 2 see I/O Register 1 put Compare Regiput Compare Regiput Compare Register Higunter Register Low - ICS0 | SP2 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUSR Reserved DWDR Reserved Reserved Reserved Reserved TCROB CCROB CCR | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 SM1 | SP1 PGERS EXTRF SM0 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x25 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x48) 0x27 (0x47) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUSR Reserved DWDR Reserved Reserved Reserved Reserved TCR0B CCR0A TCNT0H TCCR0B TCCR0A GTCCR Reserved | SP7 | SP6 | SP5 | SP4 | SP3 RFLB - WDRF SM2 - Data Register 1 se I/O Register 1 put Compare Regular Compare Regular Compare Regular Register Louter Register Louter Register Louter Register Louter Register Louter Register Louter Register Register Louter Register Register Louter Register Register Louter Register Register Louter Register Registe | SP2 SM1 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x27 (0x47) 0x26 (0x46) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUSR MCUSR SMCR Reserved DWDR Reserved | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x26 (0x4A) 0x26 (0x4A) 0x27 (0x47) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUSR MCUSR SMCR Reserved DWDR Reserved RESE | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 SPMEN SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x4B) 0x27 (0x47) 0x26 (0x46) 0x25 (0x46) 0x21 (0x47) 0x20 (0x40) 0x21 (0x41) 0x21 (0x41) 0x22 (0x42) 0x21 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUSR MCUSR MCUSR Reserved DWDR Reserved RES | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x21 (0x4A) 0x22 (0x4C) 0x28 (0x4A) 0x29 (0x4A) 0x21 (0x4A) 0x21 (0x4A) 0x22 (0x4C) 0x21 (0x4A) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F) 0x1E (0x3E) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUCR MCUCR MCUSR SMCR Reserved RES | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 SPMEN - SPMEN PORF SE | | | 0x3D (0x5D) 0x3C (0x5C) 0x3B (0x5B) 0x3A (0x5A) 0x39 (0x59) 0x38 (0x58) 0x37 (0x57) 0x36 (0x56) 0x35 (0x55) 0x34 (0x54) 0x33 (0x53) 0x32 (0x52) 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x29 (0x4A) 0x20 (0x4A) 0x21 (0x4A) 0x21 (0x4A) 0x22 (0x4A) 0x22 (0x4A) 0x23 (0x4A) 0x25 (0x4A) 0x26 (0x4A) 0x27 (0x47) 0x26 (0x4A) 0x27 (0x47) 0x26 (0x4A) 0x27 (0x47) 0x26 (0x4A) 0x27 (0x47) 0x27 (0x47) 0x28 (0x48) 0x29 (0x49) 0x21 (0x44) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F) | SPL Reserved Reserved Reserved Reserved Reserved Reserved Reserved MCUSR MCUSR MCUSR Reserved DWDR Reserved RES | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 SPMEN SPMEN PORF SE | | | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |-------------|----------|-------|-------|-------|---------|-------|--------|--------|--------|------| | 0x1B (0x3B) | Reserved | - | - | - | - | - | - | - | - | | | 0x1A (0x3A) | Reserved | = | - | - | - | - | - | - | - | | | 0x19 (0x39) | Reserved | _ | _ | - | - | _ | - | - | - | | | 0x18 (0x38) | Reserved | _ | _ | - | - | _ | - | - | - | | | 0x17 (0x37) | OSICSR | _ | - | - | OSISEL0 | - | _ | OSIST | OSIEN | | | 0x16 (0x36) | TIFR1 | _ | _ | - | - | ICF1 | OCF1B | OCF1A | TOV1 | | | 0x15 (0x35) | TIFR0 | _ | _ | - | - | ICF0 | OCF0B | OCF0A | TOV0 | | | 0x14 (0x34) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x13 (0x33) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x12 (0x32) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x11 (0x31) | Reserved | - | - | - | - | - | - | - | - | | | 0x10 (0x30) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x0F (0x2F) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x0E (0x2E) | Reserved | - | - | - | - | - | - | - | - | | | 0x0D (0x2D) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x0C (0x2C) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x0B (0x2B) | Reserved | _ | _ | - | _ | _ | _ | _ | _ | | | 0x0A (0x2A) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x09 (0x29) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x08 (0x28) | PORTC | - | - | - | - | - | - | PORTC1 | PORTC0 | | | 0x07 (0x27) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x06 (0x26) | PINC | _ | _ | _ | - | - | - | PINC1 | PINC0 | | | 0x05 (0x25) | PORTB | - | - | - | - | - | PORTB2 | PORTB1 | PORTB0 | | | 0x04 (0x24) | DDRB | _ | _ | _ | _ | _ | DDB2 | DDB1 | DDB0 | | | 0x03 (0x23) | PINB | _ | _ | _ | - | - | PINB2 | PINB1 | PINB0 | | | 0x02 (0x22) | Reserved | - | - | - | - | - | - | - | - | | | 0x01 (0x21) | Reserved | _ | _ | _ | - | - | - | - | _ | | | 0x00 (0x20) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | Notes: - 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. - 2. I/O registers within the address range \$00 \$1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. - 3. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers 0x00 to 0x1F only. - 4. When using the I/O specific commands IN and OUT, the I/O addresses \$00 \$3F must be used. When addressing I/O registers as data space using LD and ST instructions, \$20 must be added to these addresses. The ATmega4HVD/8HVD is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from \$60 \$FF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. # 6. Instruction Set Summary | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |------------------|-------------------|-----------------------------------------------------------|-------------------------------------------------------|------------|---------| | ARITHMETIC AND L | OGIC INSTRUCTIONS | • | · | | | | ADD | Rd, Rr | Add two Registers | $Rd \leftarrow Rd + Rr$ | Z,C,N,V,H | 1 | | ADC | Rd, Rr | Add with Carry two Registers | $Rd \leftarrow Rd + Rr + C$ | Z,C,N,V,H | 1 | | ADIW | Rdl,K | Add Immediate to Word | Rdh:Rdl ← Rdh:Rdl + K | Z,C,N,V,S | 2 | | SUB | Rd, Rr | Subtract two Registers | $Rd \leftarrow Rd - Rr$ | Z,C,N,V,H | 1 | | SUBI | Rd, K | Subtract Constant from Register | $Rd \leftarrow Rd - K$ | Z,C,N,V,H | 1 | | SBC | Rd, Rr | Subtract with Carry two Registers | $Rd \leftarrow Rd - Rr - C$ | Z,C,N,V,H | 1 | | SBCI | Rd, K | Subtract with Carry Constant from Reg. | Rd ← Rd - K - C | Z,C,N,V,H | 1 | | SBIW | Rdl,K | Subtract Immediate from Word | Rdh:Rdl ← Rdh:Rdl - K | Z,C,N,V,S | 2 | | AND | Rd, Rr | Logical AND Registers | Rd ← Rd • Rr | Z,N,V | 1 | | ANDI | Rd, K | Logical AND Register and Constant | $Rd \leftarrow Rd \bullet K$ | Z,N,V | 1 | | OR | Rd, Rr | Logical OR Registers | $Rd \leftarrow Rd v Rr$ | Z,N,V | 1 | | ORI | Rd, K | Logical OR Register and Constant | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | EOR | Rd, Rr | Exclusive OR Registers | $Rd \leftarrow Rd \oplus Rr$ | Z,N,V | 1 | | COM | Rd | One's Complement | $Rd \leftarrow 0xFF - Rd$ | Z,C,N,V | 1 | | NEG | Rd | Two's Complement | Rd ← 0x00 – Rd | Z,C,N,V,H | 1 | | SBR | Rd,K | Set Bit(s) in Register | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | CBR | Rd,K | Clear Bit(s) in Register | $Rd \leftarrow Rd \bullet (0xFF - K)$ | Z,N,V | 1 | | INC | Rd | Increment | Rd ← Rd + 1 | Z,N,V | 1 | | DEC | Rd | Decrement | $Rd \leftarrow Rd - 1$ | Z,N,V | 1 | | TST | Rd | Test for Zero or Minus | $Rd \leftarrow Rd \bullet Rd$ | Z,N,V | 1 | | CLR | Rd | Clear Register | $Rd \leftarrow Rd \oplus Rd$ | Z,N,V | 1 | | SER | Rd | Set Register | Rd ← 0xFF | None | 1 | | MUL | Rd, Rr | Multiply Unsigned | R1:R0 ← Rd x Rr | Z,C | 2 | | MULS | Rd, Rr | Multiply Signed | R1:R0 ← Rd x Rr | Z,C | 2 | | MULSU | Rd, Rr | Multiply Signed with Unsigned | R1:R0 ← Rd x Rr | Z,C | 2 | | FMUL | Rd, Rr | Fractional Multiply Unsigned | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z,C | 2 | | FMULSU | Rd, Rr<br>Rd, Rr | Fractional Multiply Signed | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z,C<br>Z,C | 2 | | BRANCH INSTRUCT | | Fractional Multiply Signed with Unsigned | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | 2,0 | 2 | | RJMP | k | Relative Jump | PC ← PC + k + 1 | None | 2 | | IJMP | K | Indirect Jump to (Z) | PC ← Z | None | 2 | | JMP | k | Direct Jump | PC ← k | None | 3 | | RCALL | k | Relative Subroutine Call | PC ← PC + k + 1 | None | 3 | | ICALL | K | Indirect Call to (Z) | PC ← Z | None | 3 | | CALL | k | Direct Subroutine Call | PC ← k | None | 4 | | RET | | Subroutine Return | PC ← STACK | None | 4 | | RETI | | Interrupt Return | PC ← STACK | 1 | 4 | | CPSE | Rd,Rr | Compare, Skip if Equal | if (Rd = Rr) PC ← PC + 2 or 3 | None | 1/2/3 | | CP | Rd,Rr | Compare | Rd – Rr | Z, N,V,C,H | 1 | | CPC | Rd,Rr | Compare with Carry | Rd – Rr – C | Z, N,V,C,H | 1 | | CPI | Rd,K | Compare Register with Immediate | Rd – K | Z, N,V,C,H | 1 | | SBRC | Rr, b | Skip if Bit in Register Cleared | if (Rr(b)=0) PC ← PC + 2 or 3 | None | 1/2/3 | | SBRS | Rr, b | Skip if Bit in Register is Set | if (Rr(b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | SBIC | P, b | Skip if Bit in I/O Register Cleared | if (P(b)=0) PC ← PC + 2 or 3 | None | 1/2/3 | | SBIS | P, b | Skip if Bit in I/O Register is Set | if (P(b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | BRBS | s, k | Branch if Status Flag Set | if (SREG(s) = 1) then PC←PC+k + 1 | None | 1/2 | | BRBC | s, k | Branch if Status Flag Cleared | if (SREG(s) = 0) then PC←PC+k + 1 | None | 1/2 | | BREQ | k | Branch if Equal | if (Z = 1) then PC ← PC + k + 1 | None | 1/2 | | BRNE | k | Branch if Not Equal | if (Z = 0) then PC ← PC + k + 1 | None | 1/2 | | BRCS | k | Branch if Carry Set | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRCC | k | Branch if Carry Cleared | if (C = 0) then PC ← PC + k + 1 | None | 1/2 | | BRSH | k | Branch if Same or Higher | if (C = 0) then PC ← PC + k + 1 | None | 1/2 | | BRLO | k | Branch if Lower | if (C = 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRMI | k | Branch if Minus | if (N = 1) then PC ← PC + k + 1 | None | 1/2 | | BRPL | k | Branch if Plus | if (N = 0) then PC ← PC + k + 1 | None | 1/2 | | BRGE | k | Branch if Greater or Equal, Signed | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRLT | k | Branch if Less Than Zero, Signed | if $(N \oplus V= 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | I DDIIO | k | Branch if Half Carry Flag Set | if (H = 1) then PC ← PC + k + 1 | None | 1/2 | | BRHS | | | | | | | BRHC | k | Branch if Half Carry Flag Cleared | if (H = 0) then PC ← PC + k + 1 | None | 1/2 | | BRHC<br>BRTS | k<br>k | Branch if Half Carry Flag Cleared<br>Branch if T Flag Set | if (T = 1) then PC ← PC + k + 1 | None | 1/2 | | BRHC | k | Branch if Half Carry Flag Cleared | | | | | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------| | BRVC | k | Branch if Overflow Flag is Cleared | if (V = 0) then PC ← PC + k + 1 | None | 1/2 | | BRIE | k | Branch if Interrupt Enabled | if (I = 1) then PC ← PC + k + 1 | None | 1/2 | | BRID | k | Branch if Interrupt Disabled | if ( I = 0) then PC ← PC + k + 1 | None | 1/2 | | BIT AND BIT-TEST I | INSTRUCTIONS | | | | • | | SBI | P,b | Set Bit in I/O Register | I/O(P,b) ← 1 | None | 2 | | CBI | P,b | Clear Bit in I/O Register | $I/O(P,b) \leftarrow 0$ | None | 2 | | LSL | Rd | Logical Shift Left | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ | Z,C,N,V | 1 | | LSR | Rd | Logical Shift Right | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z,C,N,V | 1 | | ROL | Rd | Rotate Left Through Carry | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$ | Z,C,N,V | 1 | | ROR | Rd | Rotate Right Through Carry | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$ | Z,C,N,V | 1 | | ASR | Rd | Arithmetic Shift Right | $Rd(n) \leftarrow Rd(n+1), n=06$ | Z,C,N,V | 1 | | SWAP | Rd | Swap Nibbles | $Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30)$ | None | 1 | | BSET | s | Flag Set | SREG(s) ← 1 | SREG(s) | 1 | | BCLR | s | Flag Clear | $SREG(s) \leftarrow 0$ | SREG(s) | 1 | | BST | Rr, b | Bit Store from Register to T | $T \leftarrow Rr(b)$ | Т | 1 | | BLD | Rd, b | Bit load from T to Register | $Rd(b) \leftarrow T$ | None | 1 | | SEC | | Set Carry | C ← 1 | С | 1 | | CLC | | Clear Carry | C ← 0 | С | 1 | | SEN | | Set Negative Flag | N ← 1 | N | 1 | | CLN | | Clear Negative Flag | N ← 0 | N | 1 | | SEZ | | Set Zero Flag | Z ← 1 | Z | 1 | | CLZ | | Clear Zero Flag | Z ← 0 | Z | 1 | | SEI | | Global Interrupt Enable | I ← 1 | 1 | 1 | | CLI | | Global Interrupt Disable | I ← 0 | 1 | 1 | | SES | | Set Signed Test Flag | S ← 1 | S | 1 | | CLS | | Clear Signed Test Flag | S ← 0 | S | 1 | | SEV | | Set Twos Complement Overflow. | V ← 1 | V | 1 | | CLV | | Clear Twos Complement Overflow | V ← 0 | V | 1 | | SET | | Set T in SREG | T ← 1 | Т | 1 | | CLT | | Clear T in SREG | T ← 0 | Т | 1 | | SEH | | Set Half Carry Flag in SREG | H ← 1 | Н | 1 | | CLH | | Clear Half Carry Flag in SREG | H ← 0 | Н | 1 | | DATA TRANSFER II | | | | | 1 | | MOV | Rd, Rr | Move Between Registers | Rd ← Rr | None | 1 | | MOVW | Rd, Rr | Copy Register Word | Rd+1:Rd ← Rr+1:Rr | None | 1 | | LDI | Rd, K | Load Immediate | Rd ← K | None | 1 | | LD | Rd, X | Load Indirect | $Rd \leftarrow (X)$ | None | 2 | | LD | Rd, X+ | Load Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ | None | 2 | | LD | Rd, - X | Load Indirect and Pre-Dec. | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$ | None | 2 | | LD | Rd, Y | Load Indirect | Rd ← (Y) | None | 2 | | LD | Rd, Y+ | Load Indirect and Post-Inc. | $Rd \leftarrow (Y), Y \leftarrow Y + 1$ | None | 2 | | LD | Rd, - Y | | | | _ | | LDD | | Load Indirect and Pre-Dec. | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$ | None | 2 | | | Rd,Y+q | Load Indirect with Displacement | $Rd \leftarrow (Y + q)$ | None | 2 | | LD | Rd,Y+q<br>Rd, Z | Load Indirect with Displacement Load Indirect | $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ | None<br>None | 2 2 | | LD<br>LD | Rd,Y+q<br>Rd, Z<br>Rd, Z+ | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. | $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ | None<br>None<br>None | 2<br>2<br>2 | | LD<br>LD<br>LD | Rd,Y+q<br>Rd, Z<br>Rd, Z+<br>Rd, -Z | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z \cdot 1, Rd \leftarrow (Z)$ | None<br>None<br>None | 2<br>2<br>2<br>2 | | LD<br>LD<br>LD<br>LDD | Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, -Z | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement | $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ | None None None None None | 2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM | $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (k)$ | None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LDD LDS ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, -Z Rd, Z+q Rd, k X, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect | $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z-1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z+q)$ $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z-1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z+q)$ $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X+1$ $X \leftarrow X-1, (X) \leftarrow Rr$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z-1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z+q)$ $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X+1$ $X \leftarrow X-1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y+, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Store Indirect and Pre-Dec. Store Indirect | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z-1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z+q)$ $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X+1$ $X \leftarrow X-1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y, Rr -Y, Rr -Y, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z-1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z+q)$ $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X+1$ $X \leftarrow X-1, (X) \leftarrow Rr$ $(Y) | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y, Rr Y+, Rr -Y, Rr Y+q,Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Store Indirect Store Indirect Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z-1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z+q)$ $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X+1$ $X \leftarrow X-1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y+q) \leftarrow Rr$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, RrX, Rr Y+, RrY, Rr Y+q,Rr Z, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect with Displacement Store Indirect with Displacement | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z \cdot 1, Rd \leftarrow (Z)$ $Rd \leftarrow (X+q)$ $Rd$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LDD LDS ST ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr Z+, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect with Displacement Store Indirect and Post-Inc. | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z \cdot 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z+q)$ $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X+1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y + q) \leftarrow Rr$ $(Z + q) \leftarrow Rr$ $(Z + q) \leftarrow Rr$ $(Z + q) \leftarrow Rr$ $(Z + q) \leftarrow Rr$ $(Z + q) \leftarrow Rr$ $(Z + q) \leftarrow Rr$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LDD LDS ST ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr Z+, Rr - Z, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. | $Rd \leftarrow (Y+q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z \cdot 1, Rd \leftarrow (Z)$ $Rd \leftarrow (X+q)$ $Rd$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LDD LDS ST ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y, Rr Y+, Rr -Y, Rr Z+q, | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $ \begin{array}{c} Rd \leftarrow (Y+q) \\ Rd \leftarrow (Z) \\ Rd \leftarrow (Z), Z \leftarrow Z+1 \\ Z \leftarrow Z \cdot 1, Rd \leftarrow (Z) \\ Rd \leftarrow (X) $ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LDD LDS ST ST ST ST ST ST ST ST STD ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr Z+, Rr - Z, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect Store Indirect and Post-Inc. Store Indirect with Displacement Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement | $ \begin{array}{c} Rd \leftarrow (Y+q) \\ Rd \leftarrow (Z) \\ Rd \leftarrow (Z), Z \leftarrow Z+1 \\ Z \leftarrow Z \cdot 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z+q) \\ Rd \leftarrow (k) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr, X \leftarrow X+1 \\ X \leftarrow X \cdot 1, (X) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y+q) \leftarrow Rr \\ (Z+q) \leftarrow Rr \\ (Z+q) \leftarrow Rr \\ (Z+q) \leftarrow Rr \\ (Z+q) \leftarrow Rr \\ (Z+q) \leftarrow Rr \\ (K+q) \leftarrow Rr \\ (Z+q) \leftarrow Rr \\ (K+q) \leftarrow$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LDD LDS ST ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y, Rr Y+, Rr -Y, Rr Z+q, Rr Z+q, Rr Z+q, Rr Z+q, Rr Z+q, Rr k, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect with Displacement Store Indirect and Pre-Dec. Store Indirect with Displacement Store Direct to SRAM Load Program Memory | $ \begin{array}{c} Rd \leftarrow (Y+q) \\ Rd \leftarrow (Z) \\ Rd \leftarrow (Z), Z \leftarrow Z+1 \\ Z \leftarrow Z \cdot 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z+q) \\ Rd \leftarrow (k) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr, X \leftarrow X+1 \\ X \leftarrow X \cdot 1, (X) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y+q) \leftarrow Rr \\ (Z+q) (K+q) \leftarrow$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y+, Rr -Y, Rr Y+q, Rr Z+q, Rr Z+q, Rr K, Rr Rd, Z | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect store Indirect and Pre-Dec. Store Indirect store Indirect with Displacement Store Direct to SRAM Load Program Memory Load Program Memory | $ \begin{array}{c} Rd \leftarrow (Y+q) \\ Rd \leftarrow (Z) \\ Rd \leftarrow (Z), Z \leftarrow Z+1 \\ Z \leftarrow Z \cdot 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z+q) \\ Rd \leftarrow (k) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr, X \leftarrow X+1 \\ X \leftarrow X \cdot 1, (X) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y+q) \leftarrow Rr \\ (Z+q) (Z+q)$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LDD LDS ST ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y, Rr Y+, Rr -Y, Rr Z+q, Rr Z+q, Rr Z+q, Rr Z+q, Rr Z+q, Rr k, Rr | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. with Displacement Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect store Indirect and Pre-Dec. Store Indirect Store Indirect and Pre-Dec. Store Indirect Store Indirect with Displacement Store Direct to SRAM Load Program Memory Load Program Memory Load Program Memory and Post-Inc | $ \begin{array}{c} Rd \leftarrow (Y+q) \\ Rd \leftarrow (Z) \\ Rd \leftarrow (Z), Z \leftarrow Z+1 \\ Z \leftarrow Z \cdot 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z+q) \\ Rd \leftarrow (k) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr, X \leftarrow X+1 \\ X \leftarrow X \cdot 1, (X) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr, Y \leftarrow Y+1 \\ Y \leftarrow Y \cdot 1, (Y) \leftarrow Rr \\ (Y+q) \leftarrow Rr \\ (Z) \leftarrow Rr \\ (Z) \leftarrow Rr \\ (Z) \leftarrow Rr \\ (Z) \leftarrow Rr \\ (Z+q) (Z+q$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LDD LDS ST ST ST ST ST ST ST ST ST | Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y+, Rr -Y, Rr Y+q, Rr Z+q, Rr Z+q, Rr K, Rr Rd, Z | Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect store Indirect and Pre-Dec. Store Indirect store Indirect with Displacement Store Direct to SRAM Load Program Memory Load Program Memory | $ \begin{array}{c} Rd \leftarrow (Y+q) \\ Rd \leftarrow (Z) \\ Rd \leftarrow (Z), Z \leftarrow Z+1 \\ Z \leftarrow Z \cdot 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z+q) \\ Rd \leftarrow (k) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr, X \leftarrow X+1 \\ X \leftarrow X \cdot 1, (X) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y+q) \leftarrow Rr \\ (Z+q) (Z+q)$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |-----------------|-----------|-------------------------|------------------------------------------|-------|---------| | PUSH | Rr | Push Register on Stack | STACK ← Rr | None | 2 | | POP | Rd | Pop Register from Stack | Rd ← STACK | None | 2 | | MCU CONTROL INS | TRUCTIONS | | | | | | NOP | | No Operation | | None | 1 | | SLEEP | | Sleep | (see specific descr. for Sleep function) | None | 1 | | WDR | | Watchdog Reset | (see specific descr. for WDR/timer) | None | 1 | | BREAK | | Break | For On-chip Debug Only | None | N/A | # 7. Ordering Information ## 7.1 ATmega4HVD | Speed (MHz) | Power Supply | Ordering Code | Package | Operation Range | |-------------|--------------|----------------|---------|-----------------| | 1 - 4 MHz | 2.0 - 2.4V | ATmega4HVD-4MX | 18M1 | -20 - 85°C | Note: This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. | | Package Type | |---------------|-----------------------------------------------------------------------------------------| | 18 <b>M</b> 1 | 18-pad (Staggered Dual-row) 6.5 x 3.5 x 0.80 mm Body. 3.20 x 2.00 mm Exposed Pad, (MLF) | ## 7.2 ATmega8HVD | Speed (MHz) | Power Supply | Ordering Code | Package | Operation Range | |-------------|--------------|----------------|---------|-----------------| | 1 - 4 MHz | 2.0 - 2.4V | ATmega8HVD-4MX | 18M1 | -20 - 85°C | Note: This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. | | | Package Type | |---|------|-----------------------------------------------------------------------------------------| | Ī | 18M1 | 18-pad (Staggered Dual-row) 6.5 x 3.5 x 0.80 mm Body. 3.20 x 2.00 mm Exposed Pad, (MLF) | # 8. Packaging Information ## 8.1 18M1 Note: 1. The terminal #1 ID is a Laser-marked Feature. # **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|----------|------|-------|------| | Α | 0.70 | 0.75 | 0.80 | | | A1 | 0.00 | 0.02 | 0.05 | | | b | 0.23 | 0.28 | 0.33 | | | С | 0.20 REF | | | | | D | 6.40 | 6.50 | 6.60 | | | D2 | 3.15 | 3.20 | 3.25 | | | Е | 3.40 | 3.50 | 3.60 | | | E2 | 1.95 | 2.00 | 2.05 | | | eT | _ | 0.70 | _ | | | eR | | 0.70 | _ | | | L | 0.35 | 0.40 | 0.45 | | | у | 0.00 | _ | 0.075 | | 3/21/07 2325 Orchard Parkway San Jose, CA 95131 **TITLE 18M1,** 18-pad (Staggered Dual-row), 6.5 x 3.5 x 0.80 mm Body, 3.20 x 2.00 mm Exposed Pad, MicroLeadFrame® Package (MLF) DRAWING NO. REV. # 9. Errata # 9.1 ATmega4HVD 9.1.1 All revisions No known errata. ## 9.2 ATmega8HVD ## 9.2.1 All revisions No known errata. # 10. Datasheet Revision History ## 10.1 Rev. B - 09/08 1. Updated Table 20-2 on page 110 and Table 20-3 on page 111 in the Register summary of section of "Battery Protection" on page 104. ## 10.2 Rev.A - 09/08 1. Initial revision. ### Headquarters Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 #### International Atmel Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 #### **Product Contact** Web Site www.atmel.com Technical Support avr@atmel.com Sales Contact www.atmel.com/contacts Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, AVR<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.