**TDA9160** ### **FEATURES** - Multistandard PAL, NTSC and SECAM - I2C-bus controlled - I<sup>2</sup>C-bus addresses can be selected by hardware - · Alignment free - Few external components - Designed for use with baseband delay lines - Integrated video filters - Horizontal and vertical drive output - · East-West correction drive output - Two CVBS inputs - S-VHS input - · Vertical divider system - H<sub>A</sub> synchronization pulse - Two level sandcastle pulse #### **GENERAL DESCRIPTION** The TDA9160 is an I<sup>2</sup>C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/processor. The device contains horizontal and vertical drive outputs and an east-west correction drive circuit. The TDA9160 has been designed for use with baseband chrominance delay lines and DC-coupled vertical and east-west output circuits. The device has three inputs, two for CVBS and one for S-VHS. The main signal is available at the luminance and colour difference outputs and, also, at the TXT output (unprocessed). The signal at the PIP output can be selected independently from the main signal. The circuit provides a drive pulse for the horizontal output stage, a differential sawtooth current for the vertical output stage and an east-west drive current for the EW output stage. These signals can be used to provide geometry correction of the picture. A two level sandcastle pulse and an H<sub>A</sub> pulse are made available for synchronization purposes. The I<sup>2</sup>C-bus address of the TDA9160 can be programmed by hardware. TDA9160 ### QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|------------------------------------------------------------|------------|------|------|------|------| | V <sub>cc</sub> | positive supply voltage | | 7.2 | 8.0 | 8.8 | ٧ | | Icc | supply current | | - | 50 | _ | mA | | V <sub>24.26(p-p)</sub> | CVBS input voltage (peak-to-peak value) | | - | 1.0 | - | ٧ | | V <sub>23(p-p)</sub> | S-VHS luminance input voltage (peak-to-peak value) | | - | 1.0 | - | V | | V <sub>22(p-p)</sub> | S-VHS chrominance burst input voltage (peak-to-peak value) | | _ | 0.3 | - | ٧ | | V <sub>1(p-p)</sub> | luminance output voltage (peak-to-peak value) | | - | 0.45 | _ | ٧ | | V <sub>25(p-p)</sub> | teletext output voltage (peak-to-peak value) | | - | 1.0 | - | ٧ | | V <sub>2(p-p)</sub> | chrominance output voltage -(R-Y) (peak-to-peak value) | PAL/NTSC | - | 525 | - | mV | | V <sub>2(p-p)</sub> | chrominance output voltage -(R-Y) (peak-to-peak value) | SECAM | | 1.05 | - | V | | V <sub>3(p-p)</sub> | chrominance output voltage -(B-Y) (peak-to-peak value) | PAL/NTSC | - | 665 | _ | mV | | V <sub>3(p-p)</sub> | chrominance output voltage -(B-Y) (peak-to-peak value) | SECAM | - | 1.33 | - | V | | V,0 | H <sub>A</sub> output voltage | | - | 5.0 | _ | V | | I <sub>15.16(p-p)</sub> | vertical drive output current (peak-to-peak value) | | - | 1 | - | mA | | 1,18 | horizontal drive output current | | _ | - | 10 | mA | | I <sub>17</sub> | EW drive output current | | - | - | 0.9 | mA | | V <sub>6</sub> | sandcastle clamping voltage level | | - | 4.5 | - | ٧ | | V <sub>6</sub> | sandcastle blanking voltage level | | - | 2.5 | - | ٧ | ### ORDERING INFORMATION | EXTENDED TYPE | | PAC | KAGE | | |---------------|------|--------------|----------|--------| | NUMBER | PINS | PIN POSITION | MATERIAL | CODE | | TDA9160 | 32 | SDIL | plastic | SOT232 | TDA9160 #### PINNING | SYMBOL | PIN | DESCRIPTION | |---------------------|------|----------------------------------------------| | Y | 1 | luminance output | | –(R-Y) | 2 | chrominance output | | (B-Y) | 3 | chrominance output | | SCL | 4 | serial clock input | | SDA | 5 | serial data input/output | | sc | 6 | sandcastle output | | V <sub>cc</sub> | 7 | positive supply input | | DEC | 8 | positive supply decoupling | | DGND | 9 | digital ground | | H <sub>A</sub> | 10 | horizontal acquisition synchronization pulse | | $V_{saw}$ | 11 | vertical sawtooth | | I <sub>ref</sub> | 12 | input current reference | | AGND1 | 13 | analog ground | | EHT/PROT | 14 | EHT tracking and over-voltage protection | | VOUT | 15 | vertical drive output A | | VOUT <sub>B</sub> | 16 | vertical drive output B | | EWOUT | 17 | east-west drive output | | HOUT | 18 | horizontal drive output | | HFB | 19 | horizontal flyback input | | PIP | 20 | picture-in-picture output | | HPLL | 21 | horizontal PLL filter | | SVHSC | 22 | S-VHS chrominance input | | SVHSY | 23 | S-VHS luminance input | | CVBS2 | 24 | CVBS2 input | | TXT | 25 | teletext output | | CVBS1 | 26 | CVBS1 input | | AGND2 | 27 | analog ground | | FILT <sub>ref</sub> | 28 | filter reference decoupling | | PLL | 29 🕏 | colour PLL filter | | XTAL | 30 | reference crystal input | | XTAL2 | 31 | second crystal input | | SEC <sub>ref</sub> | 32 | SECAM reference decoupling | TDA9160 ### **FUNCTIONAL DESCRIPTION** The TDA9160 is an I<sup>2</sup>C-bus controlled, alignment free PAL/NTSC/SECAM colour decoder/sync processor/deflection controller which has been designed for use with baseband chrominance delay lines. In the standard operating mode the I<sup>2</sup>C-bus address is 8A. If the TXT output is connected to the positive rail the address will change to 8E The standards which the TDA9160 can decode are dependent on the choice of external crystals. If a 4.4 MHz and a 3.6 MHz crystal are used then SECAM, PAL 4.4/3.6 and NTSC 4.4/3.6 can be decoded. If two 3.6 MHz crystals are used then only PAL 3.6 and NTSC 3.6 can be decoded. Which 3.6 MHz standards can be decoded is dependent on the exact frequencies of the crystal. In an application where not all standards are required only one crystal is sufficient (in this instance the crystal must be connected to the reference crystal input (pin 30)). If a 4.4 MHz crystal is used it must always be connected to pin 30. Both crystals are used to provide a reference for the filters and the horizontal PLL, however, only the reference crystal is used to provide a reference for the SECAM demodulator. To enable the calibrating circuits to be adjusted exactly two bits from the I<sup>2</sup>C-bus address are used to indicate which crystals are connected to the IC. The standard identification circuit is a digital circuit without external components; the search loop is illustrated in Fig.3. The decoder (via the I<sup>2</sup>C-bus) can be forced to decode either SECAM or PAL/NTSC (but not PAL or NTSC). Crystal selection can also be forced. Information, concerning which standard and which crystal have been selected and whether the colour killer is ON or OFF is provided by the read out. Using the forced-mode does not affect the search loop, it does, however, prevent the decoder from reaching or staying in an unwanted state. The identification circuit skips impossible standards (e.g. SECAM when no 4.4 MHz crystal is fitted) and illegal standards (e.g. forced mode). To reduce the risk of wrong identification PAL has priority over SECAM (only line identification is used for SECAM). The TDA9160 has two CVBS inputs and one S-VHS input which can be selected via the I2C-bus. The input selector can also be switched to enable CVBS2 to be processed, providing that there is no S-VHS signal present at the input. If the input selector is set to CVBS2 it will switch to S-VHS if an S-VHS sync pulse is detected at the luminance input. The S-VHS detector output can be read via the 12C-bus. If the voltage at either the S-VHS luminance or the chrominance input (pins 22 and 23) exceeds +5.5 V the IC will revert to test mode. The TDA9160 also provides outputs for picture-in-picture and teletext (PIP pin 20 and TXT pin 25). The decoder input signal can be switched directly to the TXT output. The PIP output signal can be selected independently from the TXT output. If S-VHS is selected at the TXT output only the luminance signal will be present; if S-VHS is selected at the PIP output then the luminance and chrominance signals will be added. All filters, including the luminance delay line, are an integral part of the IC. The filters are gyrator-capacitor type filters. The resonant frequency of the filters is controlled by a circuit that uses the active crystal to tune the SECAM Cloche filter during the vertical flyback time. The remaining filters and the delay line are matched to this filter. The filters can be switched to either 4.43 MHz, 4.28 MHz or 3.58 MHz irrespective of the frequency of the active crystal. The switching is controlled by the identification circuit. The S-VHS luminance signal does not pass through the notch filter to preserve bandwidth. The luminance delay line delivers the Y signal to the output 40 ns after the –(R-Y) and –(B-Y) signals. This compensates for the delay of the external chrominance delay lines. The PAL/NTSC demodulator employs an oscillator that can operate with either crystal (3.6 or 4.4 MHz). If the I<sup>2</sup>C-bus indicates that only one crystal is connected it will always connect to the crystal at the reference input (pin 30). The Hue signal, which is adjustable via the I<sup>2</sup>C-bus, is gated during the burst for NTSC signals. The SECAM demodulator is an auto-calibrating PLL demodulator which has two references. The reference crystal, to force the PLL to the desired free-running frequency and the bandgap reference, to obtain the correct absolute value of the output signal. The VCO of the PLL is calibrated during each vertical flyback period, when the reference crystal is active. When the second crystal is active the VCO is not calibrated. During this time the frequency of the VCO is kept constant by applying a constant voltage to its control input. If the reference crystal is not 4.4 MHz the decoder will not produce the correct SECAM signals. The main part of the sync circuit is a 432 x $f_{\rm H}$ (6.75 MHz) oscillator the TDA9160 frequency of which is divided by 432 to lock the phase 1 loop to the incoming signal. The time constant of the loop can be forced by the I<sup>2</sup>C-bus (fast or slow). If required the IC can select the time constant, depending on the noise content of the input signal and whether the loop is phase locked or not (medium or slow). The free-running frequency of the oscillator is determined by a digital control circuit that is locked to the active crystal. When a power-on-reset pulse is detected the frequency of the oscillator is switched to a frequency greater than 6.75 MHz to protect the horizontal output transistor. The oscillator frequency is reset to 6.75 MHz when the crystal indication bits have been loaded into the IC. To ensure that this procedure does not fail it is absolutely necessary to send subaddress 00 before subaddress 01. Subaddress 00 contains the crystal indication bits, when subaddress 01 is received the line oscillator calibration will be initiated. The calibration is terminated when the oscillator frequency reaches 6.75 MHz. The oscillator is again calibrated when an out-of-lock condition with the input signal is realised by the coincidence detector. Again the calibration will be terminated when the oscillator frequency reaches 6.75 MHz. The phase 1 loop can be opened using the I2C-bus. This is to facilitate On Screen Display (OSD) information. If there is no input signal or a very noisy input signal the phase 1 loop can be opened to provide a stable line frequency and thus a stable picture. The sync part provides an $H_A$ pulse that is coupled to the processed CVBS signal. The horizontal drive signal can be switched off via the I2C-bus (standby mode). The horizontal drive is also switched off when the over-voltage protection circuit trips or when a POR is detected. Should either of these two conditions occur the IC will return to the normal operating mode when the appropriate command is received via the I2C-bus. The duty cycle of the horizontal drive signal is increased from 2%, at start-up, to a constant value of 55% in approximately 300 lines. The two-level sandcastle pulse provides a combined horizontal and vertical blanking signal and a clamping pulse coupled to the display section of the TV. The vertical sawtooth generator drives the geometry processing circuits which provide control for the horizontal shift, EW width, EW parabola/width ratio, EW corner/parabola ratio, trapezium correction, vertical slope, vertical shift, vertical amplitude and the S-correction. All of these control functions can be set via the I2C-bus. The geometry processor has a differential current output for the vertical drive signal and a single-ended output for the EW drive. Both the vertical drive and the EW drive outputs can be modulated for EHT compensation. The EHT compensation pin (pin 14) can also be used for over-voltage protection. De-interlace of the vertical output can be set via the I2C-bus. The vertical divider system has a fully integrated vertical sync separator. The divider can accommodate both 50 and 60 Hz systems; it can either locate the field frequency automatically or it can be forced to the desired system via the I<sup>2</sup>C-bus. A block diagram of the vertical divider system is illustrated in Fig.4. The divider system operates at 432 times the horizontal line frequency. The line counter receives enable pulses at twice the line frequency, thereby counting two lines per pulse. A state diagram of the controller is illustrated in Fig.5. Because it is symmetrical only the right hand part will be described. Depending on the previously found field frequency, the controller will be in one of the 'count' states. When the line counter has counted 488 pulses (i.e. 244 lines of the video input signal) the controller will move to the next state depending on the output of the norm counter. This can be either NORM, NEAR-NORM or NO-NORM depending on the position of the vertical sync pulse in the previous fields. When the counter is in the NORM state it generates the vertical sync pulse (VSP) automatically and then, when the line counter is at LC = 626, moves to the WAIT state. In this condition it waits for the next pulse of the double line frequency signal and then moves to the COUNT state of the current field frequency. When the controller returns to the COUNT state the line counter will be reset half a line after the start of the vertical sync pulse of the video input signal. When the controller is in the NEAR-NORM state it will move to the COUNT state if it detects the vertical sync pulse within the NEAR-NORM window (i.e. 622 < LC < 628). If no vertical sync pulse is detected, the controller will move back to the COUNT state when the line counter reaches LC = 628. The line counter will then be reset. When the controller is in the NO-NORM state it will move to the COUNT state when it detects a vertical sync pulse and reset the line counter. If a sync pulse is not detected before LC = 722 (if the TDA9160 phase loop is locked in forced mode) it will move to the COUNT state and reset the line counter. If the phase loop is not locked the controller will move back to the COUNT state when LC = 628. The forced mode option keeps the controller in either the left-hand side (60 Hz) or the right-hand side (50 Hz) of the state diagram. Figure 6 illustrates the state diagram of the 'norm' counter which is an up/down counter that counts up if it finds a vertical sync pulse within the selected window. In the NEAR-NORM and NORM states the first correct vertical sync pulse after one or more incorrect vertical sync pulses is processed as an incorrect pulse. This procedure prevents the system from staying in the NEAR-NORM or NORM state if the vertical sync pulse is correct in the first field and incorrect in the second field. If no vertical sync pulse is found in the selected window this will always result in a down pulse for the 'norm' counter. Figure 7 illustrates the timing of the display sandcastle (DSC) and the reset pulse of the vertical sawtooth with respect to the input signal. #### I<sup>2</sup>C-bus protocol If the TXT output is connected to the positive supply the address will change from 8A to 8E. Valid subaddresses = 00 to 0F Auto-increment mode available for subaddresses. Subaddress 00 must always be sent before subaddress 01 in order to protect the horizontal output transistor. Table\_1 Slave address (8A) | A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W | |----|----|----|----|----|----|----|-----| | 1 | 0 | 0 | 0 | 1 | X | 1 | Х | #### Table 2 inputs | SUBADDRESS | | | | MSB | | | | LSB | |------------|------|----------------|------|------|------|------|------|------| | 00 | INA | INB | INC | IND | FOA | FOB | XA | ХВ | | 01 | FORF | FORS | DL | STB | POC | FM | SAF | FRQF | | 02 | - | - | HU5 | HU4 | HU3 | HU2 | HU1 | HU0 | | 03 | 1_ | <del> </del> - | HS5 | HS4 | HS3 | HS2 | HS1 | HS0 | | 04 | - | | EW5 | EW4 | EW3 | EW2 | EW1 | EW0 | | 05 | 1 | | PW5 | PW4 | PW3 | PW2 | PW1 | PW0 | | 06 | | | CP5 | CP4 | CP3 | CP2 | CP1 | CP0 | | 07 | | | TC5 | TC4 | TC3 | TC2 | TC1 | TC0 | | 08 | + | | VS5 | CS4 | VS3 | VS2 | VS1 | VS0 | | 09 | | | VA5 | VA4 | VA3 | VA2 | VA1 | VA0 | | 0A | - | | SC5 | SC4 | SC3 | SC2 | SC1 | SC0 | | 0B | SBL | - | VSH5 | VSH4 | VSH3 | VSH2 | VSH1 | VSH0 | ### Table 3 Outputs | Table o Calpais | | | | | | | | | |-----------------|-----|-----|-----|----|------|-----|-----|-----| | ADDRESS | POR | FSI | STS | SL | PROT | SAK | SBK | FRQ | TDA9160 #### INPUT SIGNALS Table 4 Source select 1 | INA | INB | DECODER AND TXT | |-----|-----|-----------------| | 0 | 0 | CVBS1 | | 0 | 1 | CVBS2 | | 1 | 0 | S-VHS | | 1 | 1 | S-VHS (CVBS2) | Table 6 Phase time constant | FOA | FOB | MODE | |-----|-----|------| | 0 | 0 | auto | | 0 | 1 | slow | | 1 | _ | fast | Table 8 Forced field frequency | FORF | FORS | FIELD FREQUENCY | |------|------|-----------------| | 0 | 0 | auto | | 0 | 1 | 60 Hz | | 1 | 0 | 50 Hz | | 1 | 1 | auto | Table 10 Standby | STB | CONDITION | | |-----|-------------|--| | 0 | standby | | | 1 | normal mode | | Table 12 Forced standard | ADD | LOGIC | CONDITION | |------|-------|-------------------| | FM | 0 | auto search | | | 1 | forced mode | | SAF | 0 | PAL/NTSC | | | 1 | SECAM | | FRQF | 0 | second crystal | | | 1 | reference crystal | ### Note to table 12 If XA and XB indicate that only one crystal is connected to the IC and FM and FRQF force it to use the second crystal the colour will be switched off. Table 5 Source select 2 | INC | IND | DECODER AND TXT | |-----|-----|-----------------| | 0 | 0 | CVBS1 | | 0 | 1 | CVBS2 | | 1 | 0 | S-VHS | | 1 | 1 | S-VHS (CVBS2) | Table 7 XTAL indication | XA | ХВ | CRYSTAL | |----|----|-----------------| | 0 | 0 | 2 x 3.6 MHz | | 0 | 1 | 1 x 3.6 MHz | | 1 | 0 | 1 x 4.4 MHz | | 1 | 1 | 3.6 and 4.4 MHz | Table 9 interlace | DL | CONDITION | | | | |----|--------------|--|--|--| | 0 | interlace | | | | | 1 | de-interlace | | | | Table 11 Phase loop control | POC | CONDITION | | | |-----|---------------------|--|--| | 0 | phi one loop closed | | | | 1 | phi one loop open | | | Table 13 Service blanking | ſ | SBL | CONDITION | | |---|-----|----------------------|--| | Ī | 0 | service blanking OFF | | | Ī | 1 | service blanking ON | | Table 14 Other input signals | FUNCTION | ADDRESS | DIGITAL NUMBER | |--------------------|--------------|------------------| | hue | HU5 to HU0 | 000000 = -45° | | | | 111111 = +45° | | horizontal shift | HS5 to HS0 | 000000 = -2.2 μs | | | | 111111 = +2.2 μs | | EW width | EW5 to EW0 | 000000 = 80% | | | | 111111 = 100% | | EW parabola/width | PW5 to PW0 | 000000 = 0% | | | | 111111 = 24% | | EW corner/parabola | CP5 to CP0 | 000000 = 0% | | | | 111111 = -44% | | EW trapezium | TC5 to TC0 | 000000 = -4% | | | | 111111 = +4% | | vertical slope | VS5 to VS0 | 000000 = -14% | | | | 111111 = +14% | | vertical amplitude | VA5 to VA0 | 000000 = -80% | | | | 111111 = +120% | | S correction | SC5 to SC0 | 000000 = 0% | | | | 111111 = 20% | | vertical shift | VSH5 to VSH0 | 000000 = -4% | | | | 111111 = +4% | Table 15 Standard read-out | SAK | SBK | FRQ | STANDARD | | | | |-----|-----|--------------|--------------------------|------------|--|--| | 0 | 0 | 0 | PAL, second crystal | | | | | 0 | 0 | 1 | PAL, reference crystal | | | | | 0 | 1 | 0 | NTSC, second crystal | | | | | 0 | 1 | 1 | NTSC, reference crystal | | | | | 1 | 0 | 0 | not used | | | | | 1 | 0 | 1 | SECAM, reference crystal | | | | | 1 | 1 | 0 colour off | 0 colour off | colour off | | | | 1 | 1 | 1 | clolour off | | | | TDA9160 ### INPUT SIGNALS ### Table 16 Power-on-reset | POR | CONDITION | | | |-----|-----------------|--|--| | 0 | normal mode | | | | 1 | power-down mode | | | ### Table 17 Field frequency indication | FSI | CONDITION | | | |-----|-----------|--|--| | 0 | 50 Hz | | | | 1 | 60 Hz | | | ### Table 18 S-VHS status | STS | CONDITION | | | |-----|--------------------|--|--| | 0 | no signal at input | | | | 1 | signal at input | | | ### Table 19 Phase lock indication | SL | CONDITION | | | |----|------------|--|--| | 0 | not locked | | | | 1 | locked | | | ### Table 20 Over-voltage protection | PROT | CONDITION | |------|--------------------------| | 0 | no over-voltage detected | | 1 | over-voltage detected | TDA9160 ### LIMITING VALUES In accordance with the Absolute Maximum System (IEC134) | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |------------------|-------------------------------------|------------|------|------|------| | V <sub>cc</sub> | positive supply voltage | | - | 8.8 | V | | l <sub>cc</sub> | supply current | | - | 70 | mA | | P <sub>tot</sub> | total power dissipation | | - | - | W | | T | storage temperature range | | -55 | +150 | °C | | T <sub>amb</sub> | operating ambient temperature range | | -10 | +65 | °C | ### THERMAL RESISTANCE | SYMBOL | PARAMETER | THERMAL RESISTANCE | |--------|--------------------------------------|--------------------| | R | from junction to ambient in free air | t.b.f. | ### CHARACTERISTICS $V_{CC}$ = 8 V; $T_{amb}$ = 25 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|-------------------------------------|------------|------|------|----------|------| | Supply | | | | | | | | V <sub>cc</sub> | positive supply voltage | | 7.2 | 8.0 | 8.8 | V | | Icc | supply current | | - | 50 | - | mA | | P <sub>tot</sub> | total power dissipation | | | 400 | - | mW | | Input switc | h | | | | | | | CVBS1 AND | CVBS2 INPUTS (PINS 26 AND 24) | | | | | | | V <sub>26 24(p-p)</sub> | input voltage (peak-to-peak value) | | - | 1.0 | 1.43 | ٧ | | Z <sub>I</sub> | input impedance | | 60 | | <u>-</u> | kΩ | | S-VHS Y INF | PUT (PIN 23) | | | | | | | V <sub>23(p-p)</sub> | input voltage (peak-to-peak value) | | - | 1.0 | 1.43 | V | | Z <sub>i</sub> | input impedance | | 60 | | - | kΩ | | <del></del> | OMINANCE INPUT (PIN 22) | · · | | | | | | V <sub>22(p-p)</sub> | input voltage (peak-to-peak value) | burst | - | 0.3 | 1.43 | ٧ | | Z <sub>i</sub> | input impedance | | 60 | | - | kΩ | | | OUTPUT (PIN 1) | | | | | | | V <sub>1(p-p)</sub> | output voltage (peak-to-peak value) | | - | 450 | - | mV | | Z <sub>o</sub> | output impedance | | - | | 500 | Ω | | v <sub>o</sub> | top sync level | | - | 2.1 | - | V | | S/N | signal-to-noise ratio | | - | tbf | - | dB | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|-----------------------------------------------------------|-------------------------------|----------------|------|------|------| | SUPP | suppression of unselected inputs | | 50 | _ | - | dB | | TXT AND PIF | OUTPUTS (PINS 25 AND 20) | | | | | | | V <sub>20.25(p-p)</sub> | output voitage (peak-to-peak value) | | - | 1.0 | - | V | | Zo | output impedance | | - | - | 500 | Ω | | V <sub>O</sub> | top sync level | TXT output | - | 1.8 | | V | | · · | | PIP output | - | 2.8 | - | V | | SUPP | suppression of unselected inputs | f = 0 to 5 MHz;<br>PIP output | 50 | - | - | dB | | SUPP | suppression of unselected inputs | f = 0 to 5 MHz;<br>TXT output | 35 | - | - | dB | | Bias gener | ator | | | | | | | V <sub>8</sub> | digital supply voltage | | - | 5.0 | - | V | | V <sub>12</sub> | DC voltage | | 1- | 3.9 | _ | V | | | regeneration | <u> </u> | - <del>1</del> | | | , | | V <sub>ACC(p-p)</sub> | burst amplitude within ACC range (peak-to-peak value) | | 25 | - | 500 | mV | | CR | catching range | note 1 | 500 | T | - | Hz | | φ | phase shift for 400 Hz deviation | | - | - | 5 | deg | | TC | temperature coefficient of oscillator | | - | tbf | - | Hz/K | | Z <sub>i</sub> | input impedance | reference crystal input | - | 1.0 | - | kΩ | | ' | , , | second crystal input | - | 1.5 | - | kΩ | | V <sub>dep</sub> | supply voltage dependency | | _ | tbf | - | V | | Demodulat | tors | | | | | | | Δ2/Δ3 | change of –(R-Y) and –(B-Y) signals over the ACC range | | - | - | 1 | dB | | | ratio of -(R-Y) and -(B-Y) signals | | - | 1.27 | _ | | | тс | temperature coefficient of<br>-(R-Y) and -(B-Y) amplitude | | - | tbf | _ | Hz/K | | | spread of –(R-Y) and –(B-Y) ratio between standards | | -1 | - | +1 | dB | | V <sub>2</sub> | output level of –(R-Y) during blanking | | - | 2.0 | - | V | | V <sub>3</sub> | output level of -(B-Y) during blanking | | - | 2.0 | - | V | | В | bandwidth | at -3 dB | - | 1 | - | MHz | | Z <sub>o</sub> | output impedance | | - | _ | 500 | Ω | | V <sub>dep</sub> | supply voltage dependency | | - | tbf | - | V | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|-----------------------------------------------|---------------------------|------|------|------|------| | PAL/NTSC ( | DEMODULATOR | | | | | | | V <sub>2(p-p)</sub> | -(R-Y) output voltage<br>(peak-to-peak value) | standard colour bar | - | 525 | - | mV | | V <sub>3(p-p)</sub> | -(B-Y) output voltage (peak-to-peak value) | standard colour bar | - | 665 | _ | mV_ | | α | crosstalk between –(R-Y) and –(B-Y) | | _ | tbf | - | dB | | V <sub>2.3(p-p)</sub> | 8.8 MHz residue (peak-to-peak value) | both outputs | _ | - | 15 | mV | | V <sub>2.3(p-p)</sub> | 7.2 MHz residue (peak-to-peak value) | both outputs | _ | - | 20 | mV | | S/N | signal-to-noise ratio | | 46 | - | | dB | | PAL DEMODE | ULATOR | | | | | | | V <sub>B(p-p)</sub> | H/2 ripple (peak-to-peak value) | | - | - | 50 | mV | | S/N | signal-to-noise ratio | | 46 | _ | _ | dB | | NTSC DEMO | DULATOR | | | | | | | φ | hue phase shift | | -45 | - | +45 | deg | | SECAM DEN | MODULATOR | | | | | | | V <sub>2(p-p)</sub> | -(R-Y) output voltage<br>(peak-to-peak value) | standard colour bar | | 1.05 | - | mV | | V <sub>3(p-p)</sub> | -(B-Y) output voltage<br>(peak-to-peak value) | standard colour bar | - | 1.33 | _ | mV | | fos | black level offset | | - | | 7 | kHz | | S/N | signal-to-noise ratio | | - | 43 | | dB | | V <sub>res(p-p)</sub> | 7.8 to 9.4 MHz residue (peak-to-peak value) | | _ | - | 30 | mV | | f <sub>pole</sub> | pole frequency of deemphasis | | 77 | 85 | 93 | kHz | | | ratio of pole and zero frequency | | - | 3 | - | | | V <sub>cal</sub> | calibration voltage | | 3.0 | 4.0 | 5.0 | V | | NL | non linearity | | - | - | 3 | % | | Filters | | | | _ | | | | V <sub>tune</sub> | tuning voltage | | 1.5 | 3.0 | 6.0 | V | | Luminance | delay | | | | | | | ţ, | delay time | PAL/NTSC/BW | - | 430 | - | ns | | t <sub>e</sub> | delay time | SECAM | - | 480 | _ | ns | | Luminance | trap | | | | | | | f <sub>o</sub> | notch frequency | f <sub>sc</sub> = 3.6 MHz | 3.53 | 3.58 | 3.63 | MHz | | - | | f <sub>sc</sub> = 4.4 MHz | 4.37 | 4.43 | 4.49 | MHz | | | | SECAM | 4.23 | 4.29 | 4.35 | MHz | | | 1 | S-VHS/BW; not active | | | | | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|----------------------------------------------------------------------------------|---------------------------|---------------------------------------|------|------|-------| | В | bandwidth at -3 dB | f <sub>sc</sub> = 3.6 MHz | _ | 2.8 | - | MHz | | | | f <sub>SC</sub> = 4.4 MHz | <b>]</b> | 3.4 | - | MHz | | | | SECAM | - | 3.3 | - | MHz | | SUPP | subcarrier suppression | | 26 | _ | _ | dB | | CHROMINANO | E BANDPASS | | | | | | | f <sub>res</sub> | resonant frequency | f <sub>sc</sub> = 3.6 MHz | - | 3.58 | Ţ- | MHz | | | | f <sub>sc</sub> = 4.4 MHz | - | 4.43 | - | MHz | | В | bandwidth at -3 dB | f <sub>sc</sub> = 3.6 MHz | - | 1.6 | - | MHz | | | | f <sub>SC</sub> = 4.4 MHz | - | 2 | | MHz | | Cloche filte | er | | | | | | | f <sub>res</sub> | resonant frequency | SECAM | 4.26 | 4.29 | 4.31 | MHz | | В, | bandwidth | at -3 dB; SECAM | 241 | 268 | 295 | kHz | | Sync input | | | | | | | | V <sub>22</sub> | sync pulse amplitude | CVBS 1/2; S-VHS input | 50 | 300 | 600 | mV | | <del></del> | slicing level | | _ | 50 | _ | % | | t <sub>a</sub> | delay of sync pulse due to internal filter | | 0.2 | 0.3 | 0.4 | μѕ | | S/N | noise detector threshold level | | - | 20 | - | dB | | H | hysteresis | | _ | 3 | - | dB | | t <sub>a</sub> | delay between video signal and internally separated vertical sync pulse | | 12 | 18.5 | 27 | μs | | Horizontal | section | • | · · · · · · · · · · · · · · · · · · · | | | | | H <sub>A</sub> OUTPUT ( | PIN 10) | | | | | | | V <sub>OH</sub> | output voltage HIGH | | 2.4 | 5.0 | 5.5 | V | | V <sub>OL</sub> | output voltage LOW | | _ | 0.3 | 0.6 | V | | l <sub>sink</sub> | sink current | | 2 | _ | 1- | mA | | source | source current | | 2 | - | - | mA | | tw | pulse width | 32 clock cycles | - | 4.7 | - | μs | | t, | delay between middle of<br>horizontal sync pulse and<br>middle of H <sub>A</sub> | note 2 | 0.3 | 0.45 | 0.6 | μs | | FIRST LOOP | | | | | | | | Δf | frequency deviation when not locked | | - | - | 1.5 | % | | SVRR | supply voltage ripple rejection | | - | tbf | - | V | | TC | temperature coefficient | | - | tbf | - | Hz/°C | | f <sub>CR</sub> | catching range | | 625 | - | | Hz | | f <sub>HB</sub> | holding range | | - | _ | 1400 | Hz | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|-------------------------------------------------------------------------------|------------------------------------------|----------|-------------|-----------------|-------------------------------------| | ф | static phase shift | | - | - | 0.1 | μs/kHz | | SECOND LOO | P | | <u> </u> | <del></del> | | | | φ | control sensitivity | | 300 | <b>—</b> | - | μs/μs | | t <sub>CR</sub> | control range of the positive<br>going edge of horizontal drive<br>to flyback | HS = 00; note 4 | 13.5 | - | - | μѕ | | t <sub>a</sub> | delay between second loop<br>reference and mid-sync of<br>processed video | | - | 3 | _ | μs | | HORIZONTAL | SHIFT ** | | | | | 1 | | SR | horizontal shift range | 63 steps | -2.2 | - | +2.2 | μs | | HORIZONTAL | DRIVE OUTPUT (PIN 18) | | | • | | * | | R <sub>18</sub> | output resistance | on-state | <b>—</b> | _ | 50 | Ω | | I <sub>18</sub> | output current | | - | - | 10 | mA | | <u>-</u> | duty cycle of output current | | - | 55 | - | % | | HORIZONTAL | FLYBACK INPUT (PIN 19) | - · · · · · · · · · · · · · · · · · · · | | | | | | V <sub>HB</sub> | switching level for horizontal blanking | | - | 0.3 | - | V | | V <sub>φ2</sub> | switching level for phase two loop | | - | 3.8 | _ | ٧ | | V <sub>19</sub> | maximum input voltage | | - | - | V <sub>cc</sub> | V | | Z <sub>i</sub> | input impedance | | 10 | - | - | МΩ | | Soft start | | | • | • | | | | CR | duty cycle control range | | 2 | _ | 55 | % | | | soft start time | | 200 | 300 | 500 | lines | | Vertical sec | etion (note 3) | | | | | | | VERTICAL OS | CILLATOR | | | | | ··································· | | f <sub>fr</sub> | free running frequency | divider ratio 628 | T- | 50 | _ | Hz | | f <sub>LR</sub> | frequency locking range | | 43 | †- | 64 | Hz | | LR | divider locking range | | 488 | 625 | 722 | | | VERTICAL SAV | VTOOTH (PIN 11) | | | | • | | | V <sub>11(p-p)</sub> | voltage amplitude level<br>(peak-to-peak value) | VS = 1F; C = 100 nF;<br>$R = 39 k\Omega$ | - | 3.5 | - | V | | dis | discharge current | | - | 1 | - | mA | | charge | charge current set by external resistor | f = 50 Hz; VS = 1F | - | 19 | - | μА | | CR | vertical slope control range | 63 steps | -14 | - | +14 | % | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|---------------------------------------------------------------------|--------------------------|---------------|-----------|------|--------------| | VERTICAL DRI | VE OUTPUTS (PINS 15 AND 16) | | | | | | | I <sub>diff(p-p)</sub> | differential output current (peak-to-peak value) | VA = 1F | - | 1 | | mA | | 1,5.16 | common mode current | | | 400 | - | μА | | V <sub>o</sub> | output voltage range | | 0 | <u> -</u> | 4.0 | V | | EHT TRACKIN | NG AND OVER-VOLTAGE PROTECTION (PIN | 14) | | | | | | TR | tracking range | | 1.2 | - | 2.8 | V | | SMR | scan modulation range | | -6 | - | +6 | % | | α | sensitivity | | - | 7.5 | - | % <b>/</b> V | | V <sub>14</sub> | over-voltage protection detection level | | - | 3.9 | _ | | | DE-INTERLAC | E | | | | | | | | first field delay | <del></del> | 1- | 0.5H | - | | | Sandcastle | <u> </u> | | <u> </u> | | | | | V <sub>6</sub> | zero level | | 0 | 0.5 | 1.0 | V | | | sink current | | 0.5 | - | - | mA | | HODIZONTAL | AND VERTICAL BLANKING | | _ <del></del> | _ | | | | | blanking voltage level | | 2.0 | 2.5 | 3.0 | V | | V <sub>N</sub> | source current | | 0.5 | _ | - | mA | | source | external current required to force the output to the blanking level | | 1 | | 3 | mA | | CLAMPING P | ULSE | | | | | | | V <sub>clamp</sub> | clamping voltage level | | 4.0 | 4.5 | 5.0 | V | | Source | source current | | 0.5 | - | | mA | | t <sub>w</sub> | pulse width | PAL (17 LLC pulses) | - | 2.5 | - | μs | | -w | | SECAM (24 LLC<br>pulses) | - | 3.6 | _ | μS | | t <sub>e</sub> | delay between mid sync of input and start of clamping pulse | Ç | 3.6 | 3.7 | 3.8 | μs | | Geometry | processing (note 3) | | | | | | | EW WIDTH | | | | | | | | CR | control range | 63 steps | 100 | - | 80 | % | | I <sub>eq</sub> | equivalent EW output current | | 0 | - | 400 | μА | | V <sub>O</sub> | EW output voltage range | | 1.0 | - | 8.0 | V | | I <sub>0</sub> | EW output current range | | 0 | - | 900 | μА | | EW PARABO | | | | | | | | CR | control range | 63 steps | 0 | _ | 24 | % | | I <sub>eq</sub> | equivalent EW output current | EW = 3F | 0 | _ | 480 | μА | TDA9160 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------|-------------------------------------------------------|-------------------|------|----------|------|--------------| | EW CORNER | PARABOLA | | | - | | | | CB | control range | 63 steps | -44 | - | 0 | % | | l <sub>ea</sub> | equivalent EW output current | EW = 3F; PW = 3F | -210 | - | 0 | μА | | EW TRAPEZIL | JM | | | · | | | | CR | control range | 63 steps | -4 | <b>-</b> | +4 | % | | l <sub>eq</sub> | equivalent EW output current | | -80 | - | +80 | μΑ | | EW EHT TR. | ACKING | | | | | | | TR | tracking range | | 1.2 | - | 2.8 | V | | SMR | scan modulation range | | -6 | - | +6 | % | | eq | equivalent output current | | +120 | - | -120 | μΑ | | φ | sensitivity | | - | -7.5 | _ | % <b>∕</b> ∨ | | VERTICAL AM | PLITUDE | | | | | | | CR | control range | 63 steps; SC = 00 | 80 | - | 120 | % | | | | 63 steps; SC = 3F | 86 | | 112 | % | | l <sub>eq</sub> | equivalent differential vertical drive output current | SC = 00 | 800 | - | 1200 | μА | | VERTICAL SH | IFT | | | | | | | CR | control range | 63 steps | -4 | - | +4 | % | | l <sub>eq</sub> | equivalent differential vertical drive output current | | -40 | _ | +40 | μА | | S CORRECTION | DN NC | | | | | | | CR | control range | 63 steps | 0 | _ | 20 | % | #### Notes to the characteristics - All oscillator specifications are measured with the Philips crystal series 4322 143/144. The spurious response of the reference crystal must be less than -7 dB with respect to the fundamental frequency for a damping resistance of 1 kΩ. The spurious response of the second crystal must be less than -7 dB with respect to the fundamental frequency for a damping resistance of 1.5 kΩ. - 2. This delay is caused by the low pass filter at the sync separator inplut. - 3. All values are valid for a reference current of 100 $\mu\text{A}$ (Rc = 39 kΩ). - 4. Valid for flyback pulse width of 12 $\mu s$ at the switching level of the phase 2 loop. ### **QUALITY SPECIFICATION** Quality level according to URV 4-2-59/601. | SYMBOL | PARAMETER | RANGE A | RANGE B | UNIT | |--------|-------------------------------------------|---------|---------|------| | ESD | protection circuit specification (note 1) | 2000 | 500 | ٧ | | | , , , , , , , , , , , , , , , , , , , | 100 | 200 | pF | | | | 1500 | 0 | Ω | TDA9160 ### Test and application information #### EW output stage In order to obtain the correct tracking of the vertical and horizontal EHT correction, the EW output stage should be configured as illustrated in figure 8. ### Note to Fig.8 Resistor R<sub>ew</sub> determines the gain of the EW output stage. Resistor R<sub>c</sub> sets the reference current for both the vertical sawtooth generator and the geometry processor. The preferred value of R<sub>c</sub> = 39 k $\Omega$ results in a reference current of 100 $\mu$ A (V<sub>ref</sub> = 3.9 V). The value of R<sub>ew</sub> is given in the following equation: $$R_{ew} = R_c x \frac{V_{scan}}{(18 \ x \ V_{ref})}$$ Example: If V $_{\rm ref}$ = 3.9 k $\Omega,$ R $_{c}$ = 39 k $\Omega$ and V $_{\rm scan}$ = 120 V then R $_{\rm ew}$ = 68 k $\Omega$ TDA9160 #### Control ranges of geometry control parameters Typical case curves (R<sub>C</sub> = 39 k $\Omega$ ; C<sub>saw</sub> = 100 nF) Fig.9 Control range of vertical amplitude. VA = 31; VS = 0, 31 and 63; VSH = 31; SC = 0 Fig.10 Control range of vertical slope. VA = 31; VSH = 0, 31 and 63; SC = 0 Fig.11 Control range of vertical shift. SC = 0, 31 and 63; VA = 31; VSH = 31. The picture height does not change with the setting of S correction for nominal setting of vertical amplitude (VA = 31). Fig.12 Control range of S correction. TDA9160 EW = 0, 31 and 63; PW = 31; CP = 31 Fig.13 Control range of EW width. EW = 0, 31 and 63; PW = 31; CP = 31 Fig.14 Control range of EW parabola/width ratio. CP = 0, 31 and 63; EW = 31; PW = 63 Fig.15 Control range of EW corner/parabola ratio. TC = 0, 31 and 63; EW = 31; PW = 31; CP = 0 Fig.16 Control range of EW trapezium correction. TDA9160 ### Adjustment of geometry control parameters The deflection processor of the TDA9160 offers nine control parameters for picture alignment: - S-correctiion, vertical amplitude, vertical slope and vertrical shift for the vertical picture alignment - Horizontal shift, EW width, EW parabola/width, EW corner/parabola and EW trapezium correction for the horizontal picture alignment The required values for the settings of S-correction, EW parabola/width ratio and EW corner/parabola ratio are determined for a particular combination of picture tube type, vertical output stage and EW output stage. These parameters can be preset via the I<sup>2</sup>C-bus and do not require any additional adjustment. The remainder of the parameters are preset to the mid value of their control range (i.e. 1F), or to values that have obtained from previous TV set adjustments. After the vertical S-correction has been preset the vertical picture alignment could, in theory, be completed by positioning the top of the picture using the vertical amplitude adjustment and the bottom of the picture using the vertical slope adjustment (see note). It can be shown, however, that without compensation offsets in the external vertical output stage or in the picture tube would result in a certain linearity error especially with picture tubes that need large S-correction. The total linearity error is in first order approximation proportional to the offset and to the square of the required S-correction. A vertical shift control is available for offset compensation. For adjustmen of the vertical shift, independent of the vertical slope, a special vertical shift alignment is provided. This mode is entered by setting the SBL bit HIGH. In this mode the –(R-Y) and –(B-Y) outputs are blanked during the second half of the picture. The first line in which the colours are blanked must be positioned in the middle of the screen. The necessity to use the vertical shift alignment depends on the expected offsets in the vertical output stage and picture tube, on the required value of the S-correction and on the demands upon the vertical linearity. If the vertical shift alignment is not used VSH should be set to its mid value (i.e. VSH = 1F). The actual factory adjustments of the picture consist of the following steps: - The vertical shift is adjusted as previously described (if required). - The top of the picture is positioned by adjusting the vertical amplitude and the bottom of the picture by adjusting the vertical slope - The picture is positioned in the horizontal direction by adjusting the EW width and horizontal shift - The left and right hand sides of the picture are aligned in parallel by adjusting the EW trapezium correction (if required). #### Note The value of the vertical slope determines the charge current of the vertical sawtooth capacitor (C<sub>sew</sub> as shown in Fig.8) and thus the amplitude of the sawtooth voltage at pin 11. This voltage serves as the input voltage for the geometry processor. Consequently the setting of the vertical slope will affect both the vertical and EW output currents. ### PURCHASE OF PHILIPS I2C COMPONENTS Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 358 10011. decoder/sync processor PAL/NTSC/SECAM Objective specification ### Notes to figure 17 - 1.Pins 31 and 32 are sensitive to leakage current. - 2. The analog and digital ground currents should be well separated. - 3. The decoupling capacitor connected between pins 8 and 9 must be placed as close to the IC as possible.