## INTEGRATED CIRCUITS

# DATA SHEET

# TDA8714 8-bit high-speed analog-to-digital converter

Product specification Supersedes data of 1995 Mar 21 File under Integrated Circuits, IC02 1996 Jan 31





## 8-bit high-speed analog-to-digital converter

**TDA8714** 

#### **FEATURES**

- · 8-bit resolution
- Sampling rate up to 75 MHz
- · No missing codes guaranteed
- High signal-to-noise ratio over a large analog input frequency range (7.7 effective bits at 4.43 MHz full-scale input at f<sub>clk</sub> = 75 MHz)
- Overflow/underflow 3-state TTL output
- · TTL compatible digital inputs
- Low-level AC clock input signal allowed
- External reference voltage regulator
- · Power dissipation only 340 mW (typical)
- Low analog input capacitance, no buffer amplifier required
- No sample-and-hold circuit required.

#### **APPLICATIONS**

High-speed analog-to-digital conversion for:

- · video data digitizing
- · radar pulse analysis
- · transient signal analysis
- · high energy physics research
- ΣΔ modulators
- · medical imaging.

#### **GENERAL DESCRIPTION**

The TDA8714 is an 8-bit high-speed Analog-to-Digital Converter (ADC) for professional video and other applications. It converts the analog input signal into 8-bit binary-coded digital words at a maximum sampling rate of 75 MHz. All digital inputs and outputs are TTL compatible, although a low-level sine wave clock input signal is allowed.

#### QUICK REFERENCE DATA

| SYMBOL                | PARAMETER                     | CONDITIONS | MIN. | TYP. | MAX.  | UNIT |
|-----------------------|-------------------------------|------------|------|------|-------|------|
| V <sub>CCA</sub>      | analog supply voltage         |            | 4.75 | 5.0  | 5.25  | V    |
| V <sub>CCD</sub>      | digital supply voltage        |            | 4.75 | 5.0  | 5.25  | V    |
| V <sub>CCO</sub>      | output stages supply voltage  |            | 4.75 | 5.0  | 5.25  | V    |
| I <sub>CCA</sub>      | analog supply current         |            | _    | 25   | 30    | mA   |
| I <sub>CCD</sub>      | digital supply current        |            | _    | 27   | 33    | mA   |
| I <sub>CCO</sub>      | output stages supply current  |            | _    | 16   | 20    | mA   |
| INL                   | DC integral non-linearity     |            | _    | ±0.4 | ±0.5  | LSB  |
| DNL                   | DC differential non-linearity |            | _    | ±0.2 | ±0.35 | LSB  |
| AINL                  | AC integral non-linearity     | note 1     | _    | ±0.5 | ±1.0  | LSB  |
| f <sub>clk(max)</sub> | maximum clock frequency       |            |      |      |       |      |
|                       | TDA8714/7                     |            | 75   | _    | _     | MHz  |
|                       | TDA8714/6                     |            | 60   | _    | _     | MHz  |
|                       | TDA8714/4                     |            | 40   | _    | _     | MHz  |
| P <sub>tot</sub>      | total power dissipation       |            | _    | 340  | 435   | mW   |

#### Note

1. Full-scale sine wave ( $f_i = 4.43 \text{ MHz}$ ;  $f_{clk} = 75 \text{ MHz}$ ).

## 8-bit high-speed analog-to-digital converter

TDA8714

#### **ORDERING INFORMATION**

| TYPE       |        | PACKAGE                                         |          |                 |  |  |  |  |
|------------|--------|-------------------------------------------------|----------|-----------------|--|--|--|--|
| NUMBER     | NAME   | DESCRIPTION                                     | VERSION  | FREQUENCY (MHz) |  |  |  |  |
| TDA8714T/4 | SO24   | plastic small outline package; 24 leads;        | SOT137-1 | 40              |  |  |  |  |
| TDA8714T/6 | SO24   | body width 7.5 mm                               | SOT137-1 | 60              |  |  |  |  |
| TDA8714T/7 | SO24   |                                                 | SOT137-1 | 75              |  |  |  |  |
| TDA8714M/4 | SSOP24 | plastic shrink small outline package; 24 leads; | SOT340-1 | 40              |  |  |  |  |
| TDA8714M/6 | SSOP24 | body width 5.3 mm                               | SOT340-1 | 60              |  |  |  |  |
| TDA8714M/7 | SSOP24 |                                                 | SOT340-1 | 75              |  |  |  |  |

#### **BLOCK DIAGRAM**



## 8-bit high-speed analog-to-digital converter

TDA8714

## **PINNING**

| SYMBOL            | PIN | DESCRIPTION                                     |
|-------------------|-----|-------------------------------------------------|
|                   |     |                                                 |
| D1                | 1   | data output; bit 1                              |
| D0                | 2   | data output; bit 0 (LSB)                        |
| n.c.              | 3   | not connected                                   |
| V <sub>RB</sub>   | 4   | reference voltage BOTTOM input                  |
| n.c.              | 5   | not connected                                   |
| AGND              | 6   | analog ground                                   |
| $V_{CCA}$         | 7   | analog supply voltage (+5 V)                    |
| VI                | 8   | analog input voltage                            |
| $V_{RT}$          | 9   | reference voltage TOP input                     |
| n.c.              | 10  | not connected                                   |
| O/UF              | 11  | overflow/underflow data output                  |
| D7                | 12  | data output; bit 7 (MSB)                        |
| D6                | 13  | data output; bit 6                              |
| D5                | 14  | data output; bit 5                              |
| D4                | 15  | data output; bit 4                              |
| CLK               | 16  | clock input                                     |
| DGND              | 17  | digital ground                                  |
| V <sub>CCD</sub>  | 18  | digital supply voltage (+5 V)                   |
| V <sub>CCO1</sub> | 19  | supply voltage for output stages 1 (+5 V)       |
| OGND              | 20  | output ground                                   |
| V <sub>CCO2</sub> | 21  | supply voltage for output stages 2 (+5 V)       |
| CE                | 22  | chip enable input (TTL level input, active LOW) |
| D3                | 23  | data output; bit 3                              |
| D2                | 24  | data output; bit 2                              |



## 8-bit high-speed analog-to-digital converter

TDA8714

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                | PARAMETER                                                                | CONDITIONS         | MIN. | MAX.             | UNIT |
|-----------------------|--------------------------------------------------------------------------|--------------------|------|------------------|------|
| V <sub>CCA</sub>      | analog supply voltage                                                    | note 1             | -0.3 | +7.0             | V    |
| V <sub>CCD</sub>      | digital supply voltage                                                   | note 1             | -0.3 | +7.0             | V    |
| V <sub>CCO</sub>      | output stages supply voltage                                             | note 1             | -0.3 | +7.0             | V    |
| $\Delta V_{CC}$       | supply voltage differences between V <sub>CCA</sub> and V <sub>CCD</sub> |                    | -1.0 | +1.0             | V    |
| $\Delta V_{CC}$       | supply voltage differences between $V_{\rm CCO}$ and $V_{\rm CCD}$       |                    | -1.0 | +1.0             | V    |
| $\Delta V_{CC}$       | supply voltage differences between $V_{\text{CCA}}$ and $V_{\text{CCO}}$ |                    | -1.0 | +1.0             | V    |
| VI                    | input voltage                                                            | referenced to AGND | -0.3 | +7.0             | V    |
| V <sub>clk(p-p)</sub> | AC input voltage for switching (peak-to-peak value)                      | referenced to DGND | _    | V <sub>CCD</sub> | V    |
| Io                    | output current                                                           |                    | _    | 10               | mA   |
| T <sub>stg</sub>      | storage temperature                                                      |                    | -55  | +150             | °C   |
| T <sub>amb</sub>      | operating ambient temperature                                            |                    | 0    | +70              | °C   |
| Tj                    | junction temperature                                                     |                    | _    | +150             | °C   |

#### Note

## **HANDLING**

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air |       |      |
|                     | SOT137-1                                                | 75    | K/W  |
|                     | SOT340-1                                                | 119   | K/W  |

<sup>1.</sup> The supply voltages  $V_{CCA}$  and  $V_{CCD}$  may have any value between -0.3 V and +7.0 V provided the difference between  $V_{CCA}$  and  $V_{CCD}$  is between -1 V and +1 V.

## 8-bit high-speed analog-to-digital converter

TDA8714

#### **CHARACTERISTICS**

 $V_{CCA} = V_7 \text{ to } V_6 = 4.75 \text{ to } 5.25 \text{ V}; V_{CCD} = V_{18} \text{ to } V_{17} = 4.75 \text{ to } 5.25 \text{ V}; V_{CCO} = V_{19} \text{ and } V_{21} \text{ to } V_{20} = 4.75 \text{ to } 5.25 \text{ V}; \\ AGND \text{ and DGND shorted together; } V_{CCA} \text{ to } V_{CCD} = -0.25 \text{ to } +0.25 \text{ V}; V_{CCO} \text{ to } V_{CCD} = -0.25 \text{ to } +0.25 \text{ V}; \\ V_{CCA} \text{ to } V_{CCO} = -0.25 \text{ to } +0.25 \text{ V}; V_{i(p-p)} = 1.75 \text{ V}; T_{amb} = 0 \text{ to } +70 \text{ °C}; \text{ typical values measured at } \\ V_{CCA} = V_{CCD} = V_{CCO} = 5 \text{ V} \text{ and } T_{amb} = 25 \text{ °C}; \text{ unless otherwise specified.}$ 

| SYMBOL                 | PARAMETER                                                        | CONDITIONS                | MIN. | TYP. | MAX.             | UNIT |
|------------------------|------------------------------------------------------------------|---------------------------|------|------|------------------|------|
| Supply                 |                                                                  |                           |      |      | •                | •    |
| V <sub>CCA</sub>       | analog supply voltage                                            |                           | 4.75 | 5.0  | 5.25             | V    |
| V <sub>CCD</sub>       | digital supply voltage                                           |                           | 4.75 | 5.0  | 5.25             | V    |
| V <sub>CCO</sub>       | output stages supply voltage                                     |                           | 4.75 | 5.0  | 5.25             | V    |
| I <sub>CCA</sub>       | analog supply current                                            |                           | _    | 25   | 30               | mA   |
| I <sub>CCD</sub>       | digital supply current                                           |                           | _    | 27   | 33               | mA   |
| Icco                   | output stages supply current                                     |                           | _    | 16   | 20               | mA   |
| Inputs                 |                                                                  |                           |      | •    |                  |      |
| CLOCK INP              | JT CLK (REFERENCED TO DGND); note 1                              |                           |      |      |                  |      |
| V <sub>IL</sub>        | LOW level input voltage                                          |                           | 0    | _    | 0.8              | V    |
| V <sub>IH</sub>        | HIGH level input voltage                                         |                           | 2.0  | _    | V <sub>CCD</sub> | V    |
| I <sub>IL</sub>        | LOW level input current                                          | V <sub>clk</sub> = 0.4 V  | -400 | _    | _                | μΑ   |
| I <sub>IH</sub>        | HIGH level input current                                         | V <sub>clk</sub> = 2.7 V  | _    | _    | 300              | μΑ   |
| Z <sub>I</sub>         | input impedance                                                  | f <sub>clk</sub> = 75 MHz | _    | 18   | _                | kΩ   |
| Cı                     | input capacitance                                                | f <sub>clk</sub> = 75 MHz | _    | 1    | -                | pF   |
| INPUT CE (             | REFERENCED TO DGND); see Table 2                                 |                           |      | -    | 1                | •    |
| V <sub>IL</sub>        | LOW level input voltage                                          |                           | 0    | _    | 0.8              | V    |
| V <sub>IH</sub>        | HIGH level input voltage                                         |                           | 2.0  | _    | V <sub>CCD</sub> | V    |
| I <sub>IL</sub>        | LOW level input current                                          | V <sub>IL</sub> = 0.4 V   | -400 | _    | -                | μΑ   |
| I <sub>IH</sub>        | HIGH level input current                                         | V <sub>IH</sub> = 2.7 V   | _    | _    | 20               | μΑ   |
| V <sub>I</sub> (ANALOG | INPUT VOLTAGE REFERENCED TO AGND)                                |                           |      |      |                  |      |
| I <sub>IL</sub>        | LOW level input current                                          | V <sub>I</sub> = 1.2 V    | _    | 0    | _                | μΑ   |
| I <sub>IH</sub>        | HIGH level input current                                         | V <sub>I</sub> = 3.5 V    | 60   | 130  | 280              | μΑ   |
| Z <sub>I</sub>         | input impedance                                                  | f <sub>i</sub> = 4.43 MHz | _    | 10   | _                | kΩ   |
| Cı                     | input capacitance                                                | f <sub>i</sub> = 4.43 MHz | _    | 14   | _                | pF   |
| Reference              | voltages for the resistor ladder; see Table                      | 1                         |      |      |                  |      |
| V <sub>RB</sub>        | reference voltage BOTTOM                                         |                           | 1.2  | 1.3  | 1.6              | V    |
| $V_{RT}$               | reference voltage TOP                                            |                           | 3.5  | 3.6  | 3.9              | V    |
| $V_{diff}$             | differential reference voltage V <sub>RT</sub> – V <sub>RB</sub> |                           | 1.9  | 2.3  | 2.7              | V    |
| I <sub>ref</sub>       | reference current                                                |                           | _    | 11.5 | _                | mA   |
| R <sub>LAD</sub>       | resistor ladder                                                  |                           | _    | 200  | _                | Ω    |
| TC <sub>RLAD</sub>     | temperature coefficient of the resistor ladder                   |                           | _    | 0.24 | _                | ppm  |
| V <sub>osB</sub>       | offset voltage BOTTOM                                            | note 2                    | _    | 285  | _                | mV   |
| V <sub>osT</sub>       | offset voltage TOP                                               | note 2                    | _    | 315  | _                | mV   |
| V <sub>i(p-p)</sub>    | analog input voltage (peak-to-peak value)                        |                           | 1.45 | 1.75 | 2.15             | V    |

## 8-bit high-speed analog-to-digital converter

TDA8714

| SYMBOL                | PARAMETER                                 | CONDITIONS                                                    | MIN.     | TYP.     | MAX.             | UNIT |
|-----------------------|-------------------------------------------|---------------------------------------------------------------|----------|----------|------------------|------|
| Outputs               |                                           | •                                                             | •        |          | •                |      |
| DIGITAL OU            | TPUTS D7 to D0 (REFERENCED TO DGND)       |                                                               |          |          |                  |      |
| V <sub>OL</sub>       | LOW level output voltage                  | I <sub>O</sub> = 1 mA                                         | 0        | _        | 0.4              | V    |
| V <sub>OH</sub>       | HIGH level output voltage                 | $I_{O} = -0.4 \text{ mA}$                                     | 2.7      | -        | V <sub>CCD</sub> | V    |
|                       |                                           | $I_O = -1 \text{ mA}$                                         | 2.4      | -        | V <sub>CCD</sub> | V    |
| l <sub>OZ</sub>       | output current in 3-state mode            | $0.4 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CCD}}$ | -20      | _        | +20              | μΑ   |
| Switching             | characteristics                           |                                                               |          |          |                  |      |
| CLOCK INP             | UT CLK (note 1; see Fig.3)                |                                                               |          |          |                  |      |
| f <sub>clk(max)</sub> | maximum clock frequency                   |                                                               |          |          |                  |      |
| , ,                   | TDA8714/4                                 |                                                               | 40       | _        | _                | MHz  |
|                       | TDA8714/6                                 |                                                               | 60       | _        | _                | MHz  |
|                       | TDA8714/7                                 |                                                               | 75       | _        | _                | MHz  |
| t <sub>CPH</sub>      | clock pulse width HIGH                    |                                                               | 6        | _        | _                | ns   |
| t <sub>CPL</sub>      | clock pulse width LOW                     |                                                               | 6        | <u> </u> | -                | ns   |
| Analog si             | gnal processing                           | ,                                                             |          |          | •                |      |
| LINEARITY             |                                           |                                                               |          |          |                  |      |
| INL                   | DC integral non-linearity                 |                                                               | _        | ±0.4     | ±0.5             | LSB  |
| DNL                   | DC differential non-linearity             |                                                               | -        | ±0.2     | ±0.35            | LSB  |
| AINL                  | AC integral non-linearity                 | note 3                                                        | -        | ±0.5     | ±1.0             | LSB  |
| BANDWIDTH             | H (f <sub>clk</sub> = 40 MHz); note 4     |                                                               | •        | •        | •                |      |
| В                     | analog bandwidth                          | full-scale sine wave                                          | _        | 13       | -                | MHz  |
|                       |                                           | 75% full-scale sine                                           | -        | 20       | -                | MHz  |
|                       |                                           | wave; small signal at                                         |          |          |                  |      |
| 1                     | analog input potiting time I OW to I HOLL | $V_i = \pm 5$ LSB, code 128                                   |          | 2.5      | 2.5              | 200  |
| t <sub>STLH</sub>     | analog input settling time LOW-to-HIGH    | full-scale square wave; Fig.6; note 5                         | _        | 2.5      | 3.5              | ns   |
| t <sub>STHL</sub>     | analog input settling time HIGH-to-LOW    | full-scale square                                             | <u> </u> | 3.0      | 4.0              | ns   |
|                       |                                           | wave; Fig.6; note 5                                           |          |          |                  |      |
| HARMONIC              | $S(f_{clk} = 40 MHz)$                     |                                                               |          |          |                  |      |
| h <sub>1</sub>        | fundamental harmonics (full scale)        | f <sub>i</sub> = 4.43 MHz                                     | -        | _        | 0                | dB   |
| h <sub>all</sub>      | harmonics (full scale);                   | f <sub>i</sub> = 4.43 MHz                                     |          |          |                  |      |
|                       | all components                            |                                                               |          |          |                  |      |
|                       | second harmonics                          |                                                               | -        | -64      | -60              | dB   |
|                       | third harmonics                           |                                                               | -        | -58      | <b>–55</b>       | dB   |
| THD                   | total harmonic distortion                 | f <sub>i</sub> = 4.43 MHz                                     | _        | -56      | _                | dB   |
| SIGNAL-TO             | -NOISE RATIO (note 6; see Figs 7 and 13)  |                                                               |          |          |                  |      |
| S/N                   | signal-to-noise ratio (full scale)        | without harmonics;                                            | 46       | 48       | _                | dB   |
|                       |                                           | $f_{clk} = 40 \text{ MHz};$<br>$f_i = 4.43 \text{ MHz}$       |          |          |                  |      |

## 8-bit high-speed analog-to-digital converter

TDA8714

| SYMBOL           | PARAMETER                                           | CONDITIONS                                              | MIN. | TYP.  | MAX. | UNIT    |
|------------------|-----------------------------------------------------|---------------------------------------------------------|------|-------|------|---------|
| EFFECTIVE        | BITS (note 6; see Figs 7 and 13)                    |                                                         | '    | !     | !    | •       |
| EB               | effective bits                                      |                                                         |      |       |      |         |
|                  | TDA8714/4                                           | $f_{clk} = 40 \text{ MHz}$                              |      |       |      |         |
|                  |                                                     | f <sub>i</sub> = 4.43 MHz                               | _    | 7.75  | _    | bits    |
|                  |                                                     | f <sub>i</sub> = 7.5 MHz                                | _    | 7.6   | _    | bits    |
|                  | effective bits                                      |                                                         |      |       |      |         |
|                  | TDA8714/6                                           | f <sub>clk</sub> = 60 MHz                               |      |       |      |         |
|                  |                                                     | f <sub>i</sub> = 4.43 MHz                               | _    | 7.7   | _    | bits    |
|                  |                                                     | f <sub>i</sub> = 7.5 MHz                                | _    | 7.55  | _    | bits    |
|                  |                                                     | f <sub>i</sub> = 10 MHz                                 | _    | 7.4   | _    | bits    |
|                  | effective bits                                      |                                                         |      |       |      |         |
|                  | TDA8714/7                                           | f <sub>clk</sub> = 75 MHz                               |      |       |      |         |
|                  |                                                     | f <sub>i</sub> = 4.43 MHz                               | _    | 7.7   | _    | bits    |
|                  |                                                     | f <sub>i</sub> = 7.5 MHz                                | _    | 7.5   | _    | bits    |
|                  |                                                     | f <sub>i</sub> = 10 MHz                                 | _    | 7.2   | _    | bits    |
|                  |                                                     | f <sub>i</sub> = 15 MHz                                 | _    | 6.3   | -    | bits    |
| TWO-TONE         | (note 7)                                            | •                                                       |      |       | •    |         |
| TTIR             | two-tone intermodulation rejection                  | f <sub>clk</sub> = 40 MHz                               | _    | -56   | _    | dB      |
| BIT ERROR        | RATE                                                |                                                         | '    | · I   | 1    | 1       |
| BER              | bit error rate                                      | f <sub>clk</sub> = 40 MHz;                              | -    | 10-11 | _    | times/  |
|                  |                                                     | $f_i = 4.43 \text{ MHz};$                               |      |       |      | samples |
|                  |                                                     | $V_I = \pm 16 \text{ LSB at}$                           |      |       |      |         |
|                  | ( , , , , )                                         | code 128                                                |      |       |      |         |
|                  | IAL GAIN (note 8)                                   | T                                                       |      | 1     |      | 1       |
| $G_{diff}$       | differential gain                                   | $f_{clk} = 40 \text{ MHz};$<br>$f_i = 4.43 \text{ MHz}$ | -    | 0.6   | -    | %       |
| DIECEDENT        | <br> AL PHASE (note 8)                              | i = 4.43  VIΠ2                                          |      |       |      |         |
|                  | , ,                                                 | f 40 MHz                                                |      | 0.0   |      | don     |
| Ψdiff            | differential phase                                  | $f_{clk} = 40 \text{ MHz};$<br>$f_i = 4.43 \text{ MHz}$ | -    | 0.8   | -    | deg     |
| Timing (ne       | ote 9; see Figs 3 and 5; f <sub>clk</sub> = 75 MHz) |                                                         |      |       |      |         |
| t <sub>ds</sub>  | sampling delay time                                 |                                                         |      | _     | 2    | ns      |
| t <sub>h</sub>   | output hold time                                    |                                                         | 5    | _     | _    | ns      |
| t <sub>d</sub>   | output delay time                                   |                                                         | _    | 10    | 11   | ns      |
|                  | tput delay times (see Fig.4)                        | 1                                                       |      | 1     | 1    | 1       |
| t <sub>dZH</sub> | enable HIGH                                         |                                                         |      | 6     | 10   | ns      |
| t <sub>dZL</sub> | enable LOW                                          |                                                         | _    | 12    | 16   | ns      |
| t <sub>dHZ</sub> | disable HIGH                                        |                                                         | -    | 50    | 54   | ns      |
| t <sub>dLZ</sub> | disable LOW                                         |                                                         |      | 10    | 14   | ns      |

## 8-bit high-speed analog-to-digital converter

TDA8714

#### Notes to the characteristics

1. In addition to a good layout of the digital and analog ground, it is recommended that the rise and fall times of the clock must not be less than 1 ns.

- 2. Analog input voltages producing code 00 up to and including FF:
  - a)  $V_{osB}$  (voltage offset BOTTOM) is the difference between the analog input which produces data equal to 00 and the reference voltage BOTTOM ( $V_{RB}$ ) at  $T_{amb}$  = 25 °C.
  - b)  $V_{osT}$  (voltage offset TOP) is the difference between  $V_{RT}$  (reference voltage TOP) and the analog input which produces data outputs equal to FF at  $T_{amb} = 25$  °C.
- 3. Full-scale sine wave ( $f_i = 4.43 \text{ MHz}$ ;  $f_{clk} = 75 \text{ MHz}$ ).
- 4. The analog bandwidth is defined as the maximum input sine wave frequency which can be applied to the device. No glitches greater than 2 LSBs, neither any significant attenuation are observed in the reconstructed signal.
- 5. The analog input settling time is the minimum time required for the input signal to be stabilized after a sharp full-scale input (square-wave signal) in order to sample the signal and obtain correct output data.
- 6. Effective bits are obtained via a Fast Fourier Transform (FFT) treatment taking 8K acquisition points per equivalent fundamental period. The calculation takes into account all harmonics and noise up to half of the clock frequency (NYQUIST frequency). Conversion to signal-to-noise ratio: S/N = EB × 6.02 + 1.76 dB.
- 7. Intermodulation measured relative to either tone with analog input frequencies of 4.43 MHz and 4.53 MHz. The two input signals have the same amplitude and the total amplitude of both signals provides full scale to the converter.
- 8. Measurement carried out using video analyser VM700A where the video analog signal is reconstructed through a digital-to-analog converter.
- Output data acquisition: the output data is available after the maximum delay time of t<sub>d</sub>; in the event of 75 MHz clock operation, the hardware design must take into account the t<sub>d</sub> and t<sub>h</sub> limits with respect to the input characteristics of the acquisition circuit.

## 8-bit high-speed analog-to-digital converter

TDA8714

 Table 1
 Output coding and input voltage (typical values; referenced to AGND)

| eten.     | V                   | 0/115 | O/UF BINARY OUTPUT BITS |    |    |    |    |    |    |    |
|-----------|---------------------|-------|-------------------------|----|----|----|----|----|----|----|
| STEP      | V <sub>I(p-p)</sub> | O/OF  | D7                      | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Underflow | <1.585              | 1     | 0                       | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0         | 1.585               | 0     | 0                       | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1         |                     | 0     | 0                       | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
|           |                     |       |                         |    |    |    |    |    |    |    |
|           |                     |       |                         |    |    |    |    |    |    |    |
| 254       |                     | 0     | 1                       | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| 255       | 3.28                | 0     | 1                       | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Overflow  | >3.28               | 1     | 1                       | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

Table 2 Mode selection

| CE | D7 to D0       | O/UF           |
|----|----------------|----------------|
| 1  | high impedance | high impedance |
| 0  | active; binary | active         |



## 8-bit high-speed analog-to-digital converter

## TDA8714





## 8-bit high-speed analog-to-digital converter

## TDA8714



## 8-bit high-speed analog-to-digital converter

TDA8714





## 8-bit high-speed analog-to-digital converter

## TDA8714

## **INTERNAL PIN CONFIGURATIONS**









## 8-bit high-speed analog-to-digital converter

## TDA8714



## 8-bit high-speed analog-to-digital converter

TDA8714

#### **APPLICATION INFORMATION**



The analog and digital supplies should be separated and decoupled.

The external voltage generator must be built such that a good supply voltage ripple rejection is achieved with respect to the LSB value.

- (1)  $V_{RB}$  and  $V_{RT}$  are decoupled to AGND.
- (2) Pin 5 should be connected to AGND; pins 3 and 10 to DGND in order to prevent noise influence.

Fig.14 Application diagram.

## 8-bit high-speed analog-to-digital converter

TDA8714

#### **PACKAGE OUTLINES**

SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



## DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp             | U              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | ď              | v    | W    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|-----------------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25                  | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01                  | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.050 | 0.42<br>0.39   | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER     | ENCES | EUROPEAN   | ICCUE DATE                       |  |
|----------|--------|-----------|-------|------------|----------------------------------|--|
| VERSION  | IEC    | IEC JEDEC |       | PROJECTION | ISSUE DATE                       |  |
| SOT137-1 | 075E05 | MS-013AD  |       |            | <del>-92-11-17</del><br>95-01-24 |  |

## 8-bit high-speed analog-to-digital converter

TDA8714

## SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm

SOT340-1



| _ |      | .0.10 (   | a. o           | 09             | iiiai aiii     | .0           | ٠,           |                  |                  |      |            |      |              |            |     |      |     |                  |          |
|---|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
|   | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|   | mm   | 2.0       | 0.21<br>0.05   | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 8.4<br>8.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.8<br>0.4       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  |     | REFER    | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|----------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT340-1 |     | MO-150AG |          |            |            | <del>93-09-08</del><br>95-02-04 |  |

## 8-bit high-speed analog-to-digital converter

TDA8714

#### **SOLDERING**

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

#### Reflow soldering

Reflow soldering techniques are suitable for all SO and SSOP packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

## Wave soldering

SO

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

#### **SSOP**

Wave soldering is **not** recommended for SSOP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow and must incorporate solder thieves at the downstream end.

Even with these conditions, only consider wave soldering SSOP packages that have a body width of 4.4 mm, that is SSOP16 (SOT369-1) or SSOP20 (SOT266-1).

METHOD (SO AND SSOP)

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Repairing soldered joints

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

1996 Jan 31

## 8-bit high-speed analog-to-digital converter

TDA8714

#### **DEFINITIONS**

| Data sheet status                                                                                              |                                                                                  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|--|--|
| Objective specification                                                                                        | This data sheet contains target or goal specifications for product development.  |  |  |  |  |  |
| Preliminary specification                                                                                      | This data sheet contains preliminary data; supplementary data may be published I |  |  |  |  |  |
| Product specification                                                                                          | This data sheet contains final product specifications.                           |  |  |  |  |  |
| Limiting values                                                                                                |                                                                                  |  |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or |                                                                                  |  |  |  |  |  |

more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.