# **BCD Decade Counters/ 4-Bit Binary Counters** The LS161A/163A are high-speed 4-bit synchronous counters. They are edge-triggered, synchronously presettable, and cascadable MSI building blocks for counting, memory addressing, frequency division and other applications. The LS161A and LS163A count modulo 16 (binary). The LS161A has an asynchronous Master Reset (Clear) input that overrides, and is independent of, the clock and all other control inputs. The LS163A has a Synchronous Reset (Clear) input that overrides all other control inputs, but is active only during the rising clock edge. | | Binary (Modulo 16) | | | |--------------------|--------------------|--|--| | Asynchronous Reset | LS161A | | | | Synchronous Reset | LS163A | | | - Synchronous Counting and Loading - Two Count Enable Inputs for High Speed Synchronous Expansion - Terminal Count Fully Decoded - Edge-Triggered Operation - Typical Count Rate of 35 MHz - ESD > 3500 Volts #### **GUARANTEED OPERATING RANGES** | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------|----------------------------------------|------|-----|------|------| | V <sub>CC</sub> | Supply Voltage | 4.75 | 5.0 | 5.25 | V | | T <sub>A</sub> | Operating Ambient<br>Temperature Range | 0 | 25 | 70 | °C | | I <sub>OH</sub> | Output Current – High | | | -0.4 | mA | | I <sub>OL</sub> | Output Current – Low | | | 8.0 | mA | #### ON Semiconductor Formerly a Division of Motorola http://onsemi.com ## LOW POWER SCHOTTKY PLASTIC N SUFFIX CASE 648 SOIC D SUFFIX CASE 751B #### **ORDERING INFORMATION** | Device | Package | Shipping | |-------------|------------|------------------| | SN74LS161AN | 16 Pin DIP | 2000 Units/Box | | SN74LS161AD | 16 Pin | 2500/Tape & Reel | | SN74LS163AN | 16 Pin DIP | 2000 Units/Box | | SN74LS163AD | 16 Pin | 2500/Tape & Reel | #### **CONNECTION DIAGRAM DIP (TOP VIEW)** | | | LOADING | (Note a) | |-------------|--------------------------------------|----------|-----------| | PIN NAMES | | HIGH | LOW | | PE | Parallel Enable (Active LOW) Input | 1.0 U.L. | 0.5 U.L. | | $P_0 - P_3$ | Parallel Inputs | 0.5 U.L. | 0.25 U.L. | | CEP | Count Enable Parallel Input | 0.5 U.L. | 0.25 U.L. | | CET | Count Enable Trickle Input | 1.0 U.L. | 0.5 U.L. | | CP | Clock (Active HIGH Going Edge) Input | 0.5 U.L. | 0.25 U.L. | | MR | Master Reset (Active LOW) Input | 0.5 U.L. | 0.25 U.L. | | SR | Synchronous Reset (Active LOW) Input | 1.0 U.L. | 0.5 U.L. | | $Q_0 - Q_3$ | Parallel Outputs | 10 U.L. | 5 U.L. | | TC | Terminal Count Output | 10 U.L. | 5 U.L. | #### NOTES: a) 1 TTL Unit Load (U.L.) = 40 $\mu$ A HIGH/1.6 mA LOW. #### **LOGIC SYMBOL** V<sub>CC</sub> = PIN 16 GND = PIN 8 \*MR for LS161A \*SR for LS163A #### STATE DIAGRAM #### LOGIC EQUATIONS Count Enable = CEP • CET • PE TC for LS161A & LS163A = CET • $Q_0 • Q_1 • Q_2 • Q_3$ Preset = $\overline{PE} • CP +$ (rising clock edge) Reset = $\overline{MR}$ (LS161A) Reset = $\overline{SR} • CP +$ (rising clock edge) (LS163A) #### **FUNCTIONAL DESCRIPTION** The LS161A/163A are 4-bit synchronous counters with a synchronous Parallel Enable (Load) feature. The counters consist of four edge-triggered D flip-flops with the appropriate data routing networks feeding the D inputs. All changes of the Q outputs (except due to the asynchronous Master Reset in the LS161A) occur as a result of, and synchronous with, the LOW to HIGH transition of the Clock input (CP). As long as the set-up time requirements are met, there are no special timing or activity constraints on any of the mode control or data inputs. Three control inputs — Parallel Enable $(\overline{PE})$ , Count Enable Parallel (CEP) and Count Enable Trickle (CET) — select the mode of operation as shown in the tables below. The Count Mode is enabled when the CEP, CET, and $\overline{PE}$ inputs are HIGH. When the $\overline{PE}$ is LOW, the counters will synchronously load the data from the parallel inputs into the flip-flops on the LOW to HIGH transition of the clock. Either the CEP or CET can be used to inhibit the count sequence. With the $\overline{PE}$ held HIGH, a LOW on either the CEP or CET inputs at least one set-up time prior to the LOW to HIGH clock transition will cause the existing output states to be retained. The AND feature of the two Count Enable inputs (CET $\bullet$ CEP) allows synchronous cascading without external gating and without delay accumulation over any practical number of bits or digits. The Terminal Count (TC) output is HIGH when the Count Enable Trickle (CET) input is HIGH while the counter is in its maximum count state (HLLH for the BCD counters, HHHH for the Binary counters). Note that TC is fully decoded and will, therefore, be HIGH only for one count state. The LS161A and LS163A count modulo 16 following a binary sequence. They generate a TC when the CET input is HIGH while the counter is in state 15 (HHHH). From this state they increment to state 0 (LLLL). The Master Reset ( $\overline{MR}$ ) of the LS161A is asynchronous. When the $\overline{MR}$ is LOW, it overrides all other input conditions and sets the outputs LOW. The $\overline{MR}$ pin should never be left open. If not used, the $\overline{MR}$ pin should be tied through a resistor to $V_{CC}$ , or to a gate output which is permanently set to a HIGH logic level. The active LOW Synchronous Reset $(\overline{SR})$ input of the LS163A acts as an edge-triggered control input, overriding CET, CEP and $\overline{PE}$ , and resetting the four counter flip-flops on the LOW to HIGH transition of the clock. This simplifies the design from race-free logic controlled reset circuits, e.g., to reset the counter synchronously after reaching a predetermined value. #### **MODE SELECT TABLE** | *SR | PE | CET | CEP | Action on the Rising Clock Edge (J) | |-----|----|-----|-----|---------------------------------------| | L | Х | Х | Х | RESET (Clear) | | Н | L | Χ | Х | LOAD (P <sub>n</sub> Q <sub>n</sub> ) | | Н | Н | Н | Н | COUNT (Increment) | | Н | Н | L | Х | NO CHANGE (Hold) | | Н | Н | Χ | L | NO CHANGE (Hold) | \*For the LS163A only. H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care LS161A DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified) | | | Limits | | | | | | |-----------------|-----------------------------------------------------------------|--------|-------|--------------|------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Unit | Tes | t Conditions | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | V | Guaranteed Inpu<br>All Inputs | t HIGH Voltage for | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | Guaranteed Input LOW Voltage for All Inputs | | | V <sub>IK</sub> | Input Clamp Diode Voltage | | -0.65 | -1.5 | V | V <sub>CC</sub> = MIN, I <sub>IN</sub> = | –18 mA | | V <sub>OH</sub> | Output HIGH Voltage | 2.7 | 3.5 | | V | $V_{CC}$ = MIN, $I_{OH}$ = MAX, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ per Truth Table | | | ., | Output I OW/Vallage | | 0.25 | 0.4 | V | I <sub>OL</sub> = 4.0 mA | $V_{CC} = V_{CC} MIN,$ | | V <sub>OL</sub> | Output LOW Voltage | | 0.35 | 0.5 | V | I <sub>OL</sub> = 8.0 mA | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table | | I <sub>IH</sub> | Input HIGH Current MR, Data, CEP, Clock PE, CET | | | 20<br>40 | μΑ | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V | | | | MR, Data, CEP, Clock<br>PE, CET | | | 0.1<br>0.2 | mA | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V | | | I <sub>IL</sub> | Input LOW Current MR, Data, CEP, Clock PE, CET | | | -0.4<br>-0.8 | mA | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V | | | I <sub>OS</sub> | Short Circuit Current (Note 1) | -20 | | -100 | mA | V <sub>CC</sub> = MAX | | | I <sub>CC</sub> | Power Supply Current<br>Total, Output HIGH<br>Total, Output LOW | | | 31<br>32 | mA | V <sub>CC</sub> = MAX | | Note 1: Not more than one output should be shorted at a time, nor for more than 1 second. LS163A #### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified) | | | Limits | | | | | | |-----------------|-----------------------------------------------------------------|--------|-------|--------------|------|---------------------------------------------------------------------------------|-----------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Unit | Tes | t Conditions | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | V | Guaranteed Input HIGH Voltage for All Inputs | | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | Guaranteed Inpu | t LOW Voltage for | | V <sub>IK</sub> | Input Clamp Diode Voltage | | -0.65 | -1.5 | V | V <sub>CC</sub> = MIN, I <sub>IN</sub> = | –18 mA | | V <sub>OH</sub> | Output HIGH Voltage | 2.7 | 3.5 | | V | $V_{CC}$ = MIN, $I_{OH}$ = MAX, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ per Truth Table | | | ., | | | 0.25 | 0.4 | V | I <sub>OL</sub> = 4.0 mA | $V_{CC} = V_{CC} MIN,$ | | V <sub>OL</sub> | Output LOW Voltage | | 0.35 | 0.5 | V | I <sub>OL</sub> = 8.0 mA | $V_{IN} = V_{IL}$ or $V_{IH}$ per Truth Table | | l <sub>IH</sub> | Input HIGH Current<br>Data, CEP, Clock<br>PE, CET, SR | | | 20<br>40 | μΑ | $V_{CC} = MAX, V_{IN} = 2.7 V$ | | | | Data, CEP, Clock<br>PE, CET, SR | | | 0.1<br>0.2 | mA | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V | | | I <sub>IL</sub> | Input LOW Current Data, CEP, Clock, PE, SR CET | | | -0.4<br>-0.8 | mA | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V | | | I <sub>OS</sub> | Short Circuit Current (Note 1) | -20 | | -100 | mA | V <sub>CC</sub> = MAX | | | Icc | Power Supply Current<br>Total, Output HIGH<br>Total, Output LOW | | | 31<br>32 | mA | V <sub>CC</sub> = MAX | | Note 1: Not more than one output should be shorted at a time, nor for more than 1 second. #### **AC CHARACTERISTICS** (T<sub>A</sub> = 25°C) | | | | Limits | | | | |--------------------------------------|----------------------------------|-----|------------|----------|------|------------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | | f <sub>MAX</sub> | Maximum Clock Frequency | 25 | 32 | | MHz | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Clock to TC | | 20<br>18 | 35<br>35 | ns | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Clock to Q | | 13<br>18 | 24<br>27 | ns | $V_{CC} = 5.0 \text{ V}$ $C_L = 15 \text{ pF}$ | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>CET to TC | | 9.0<br>9.0 | 14<br>14 | ns | | | t <sub>PHL</sub> | MR or SR to Q | | 20 | 28 | ns | | #### AC SETUP REQUIREMENTS $(T_A = 25^{\circ}C)$ | | | Limits | | | | | |-------------------|------------------------|--------|-----|-----|------|-------------------------| | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | | t <sub>W</sub> CP | Clock Pulse Width Low | 25 | | | ns | | | t <sub>W</sub> | MR or SR Pulse Width | 20 | | | ns | | | t <sub>s</sub> | Setup Time, other* | 20 | | | ns | | | t <sub>s</sub> | Setup Time PE or SR | 25 | | | ns | V <sub>CC</sub> = 5.0 V | | t <sub>h</sub> | Hold Time, data | 3 | | | ns | | | t <sub>h</sub> | Hold Time, other | 0 | | | ns | | | t <sub>rec</sub> | Recovery Time MR to CP | 15 | | | ns | | <sup>\*</sup>CEP, CET, or DATA #### **DEFINITION OF TERMS** SETUP TIME $(t_s)$ — is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME $(t_h)$ — is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME ( $t_{rec}$ )—is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs. #### **AC WAVEFORMS** Figure 1. Clock to Output Delays, Count Frequency, and Clock Pulse Width Figure 2. Master Reset to Output Delay, Master Reset Pulse Width, and Master Reset Recovery Time #### **AC WAVEFORMS (continued)** # COUNT ENABLE TRICKLE INPUT TO TERMINAL COUNT OUTPUT DELAYS The positive TC pulse occurs when the outputs are in the $(Q_0 \bullet Q_1 \bullet Q_2 \bullet Q_3)$ state for the LS161 and LS163. Figure 3. #### **CLOCK TO TERMINAL COUNT DELAYS** The positive TC pulse is coincident with the output state $(Q_0 \bullet Q_1 \bullet Q_2 \bullet Q_3)$ for the LS161 and LS163. Figure 4. #### SETUP TIME $(t_s)$ AND HOLD TIME $(t_h)$ FOR PARALLEL DATA INPUTS The shaded areas indicate when the input is permitted to change for predictable output performance. Figure 5. # SETUP TIME $(t_s)$ AND HOLD TIME $(t_h)$ FOR COUNT ENABLE (CEP) AND (CET) AND PARALLEL ENABLE (PE) INPUTS The shaded areas indicate when the input is permitted to change for predictable output performance. Figure 6. Figure 7. #### **PACKAGE DIMENSIONS** #### **N SUFFIX** PLASTIC PACKAGE CASE 648-08 ISSUE R - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | С | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.050 | BSC | 1.27 BSC | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | M | 0° | 10 ° | 0° | 10 ° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | #### **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751B-05 **ISSUE J** - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE - MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - 4. MAXIMUM MOLLD PROTROSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0 ° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### SN74I S161A SN74I S163A ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION North America Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor – European Support **German Phone:** (+1) 303–308–7140 (M–F 2:30pm to 5:00pm Munich Time) Email: ONlit-german@hibbertco.com French Phone: (+1) 303–308–7141 (M–F 2:30pm to 5:00pm Toulouse Time) Email: ONlit-french@hibbertco.com English Phone: (+1) 303–308–7142 (M–F 1:30pm to 5:00pm UK Time) Email: ONlit@hibbertco.com ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support **Phone:** 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong 800–4422–3781 Email: ONlit-asia@hibbertco.com **JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549 **Phone**: 81–3–5487–8345 **Email**: r14153@onsemi.com Fax Response Line: 303-675-2167 800-344-3810 Toll Free USA/Canada ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.