

## Contents

| Page | Section | Title                                                   |
|------|---------|---------------------------------------------------------|
| 5    | 1.      | Introduction                                            |
| 6    | 2.      | Features of the MSP 3400C                               |
| 6    | 2.1.    | Features of the Demodulator and Decoder Sections        |
| 6    | 2.2.    | Features of the DSP-Section                             |
| 6    | 2.3.    | Features of the Analog Section                          |
| 7    | 3.      | Application Fields of the MSP 3400C                     |
| 7    | 3.1.    | German 2-Carrier System (DUAL FM System)                |
| 9    | 4.      | Architecture of the MSP 3400C                           |
| 9    | 4.1.    | Demodulator Block                                       |
| 9    | 4.1.1.  | Analog Sound IF – Input Section                         |
| 9    | 4.1.2.  | Quadrature Mixers                                       |
| 10   | 4.1.3.  | Lowpass Filtering Block for Mixed Sound IF Signals      |
| 10   | 4.1.4.  | Phase and AM Discrimination                             |
| 10   | 4.1.5.  | Differentiators                                         |
| 10   | 4.1.6.  | Lowpass Filter Block for Demodulated Signals            |
| 10   | 4.1.7.  | High Deviation FM Mode                                  |
| 10   | 4.1.8.  | MSPC-Mute Function in the Dual Carrier FM Mode          |
| 11   | 4.2.    | Analog Section and SCART Switching Facilities           |
| 11   | 4.3.    | MSP 3400C Audio Baseband Processing                     |
| 11   | 4.3.1.  | Dual Carrier FM Stereo/Bilingual Detection              |
| 13   | 4.4.    | Audio PLL and Crystal Specifications                    |
| 13   | 4.5.    | ADR Bus                                                 |
| 14   | 4.6.    | S-Bus Interface                                         |
| 15   | 4.7.    | I <sup>2</sup> S Bus Interface                          |
| 16   | 5.      | I <sup>2</sup> C Bus Interface: Device and Subaddresses |
| 17   | 5.1.    | Protocol Description                                    |
| 18   | 5.2.    | Proposal for MSP 3400C I <sup>2</sup> C Telegrams       |
| 18   | 5.2.1.  | Symbols                                                 |
| 18   | 5.2.2.  | Write Telegrams                                         |
| 18   | 5.2.3.  | Read Telegrams                                          |
| 18   | 5.2.4.  | Examples                                                |
| 19   | 5.3.    | Start Up Sequence                                       |
| 20   | 6.      | Programming the Demodulator Part                        |
| 20   | 6.1.    | Registers: Table and Addresses                          |
| 21   | 6.2.    | Registers: Functions and Values                         |
| 21   | 6.2.1.  | Setting of Parameter AD_CV                              |
| 23   | 6.2.2.  | Control Register 'MODE_REG'                             |
| 24   | 6.2.3.  | FIR-Filter Switches                                     |
| 24   | 6.2.4.  | FIR-Parameter                                           |
| 26   | 6.2.5.  | DCO-Increments                                          |

## Contents, continued

| Page | Section | Title                                                               |
|------|---------|---------------------------------------------------------------------|
| 27   | 6.3.    | Sequences to Transmit Parameters and to Start Processing            |
| 27   | 6.4.    | Software Proposals for Multistandard TV-Sets                        |
| 27   | 6.4.1.  | Multistandard System B/G German DUAL FM                             |
| 28   | 6.4.2.  | Satellite Mode                                                      |
| 28   | 6.4.3.  | Automatic Search Function for FM-Carrier Detection                  |
| 28   | 6.4.4.  | Automatic Standard Detection                                        |
| 29   | 7.      | Programming the Audio Processing Part                               |
| 29   | 7.1.    | Summary of the DSP Control Registers                                |
| 31   | 7.1.1.  | Volume Loudspeaker Channel and Headphone Channel                    |
| 32   | 7.1.2.  | Balance Loudspeaker and Headphone Channel                           |
| 33   | 7.1.3.  | Bass Loudspeaker and Headphone Channel                              |
| 33   | 7.1.4.  | Treble Loudspeaker and Headphone Channel                            |
| 34   | 7.1.5.  | Loudness Loudspeaker and Headphone Channel                          |
| 34   | 7.1.6.  | Spatial Effects Loudspeaker Channel                                 |
| 35   | 7.1.7.  | Volume SCART                                                        |
| 35   | 7.1.8.  | Channel Source Modes                                                |
| 36   | 7.1.9.  | Channel Matrix Modes                                                |
| 36   | 7.1.10. | SCART Prescale                                                      |
| 36   | 7.1.11. | FM Prescale                                                         |
| 37   | 7.1.12. | FM Matrix Modes                                                     |
| 37   | 7.1.13. | FM Fixed Deemphasis                                                 |
| 37   | 7.1.14. | FM Adaptive Deemphasis                                              |
| 37   | 7.1.15. | I <sup>2</sup> S1 and I <sup>2</sup> S2 Prescale                    |
| 37   | 7.1.16. | ACB Register, Definition of the SCART-Switches and DIG_CTR_OUT Pins |
| 38   | 7.1.17. | Beeper                                                              |
| 38   | 7.1.18. | Identification Mode                                                 |
| 38   | 7.1.19. | FM DC Notch                                                         |
| 38   | 7.1.20. | Mode Tone Control                                                   |
| 39   | 7.1.21. | Equalizer Loudspeaker Channel                                       |
| 39   | 7.1.22. | Automatic Volume Correction (AVC)                                   |
| 40   | 7.1.23. | Subwoofer on Headphone Output                                       |
| 40   | 7.2.    | Exclusions                                                          |
| 41   | 7.3.    | Summary of Readable Registers                                       |
| 41   | 7.3.1.  | Stereo Detection Register                                           |
| 41   | 7.3.2.  | Quasi Peak Detector                                                 |
| 42   | 7.3.3.  | DC Level Register                                                   |
| 42   | 7.3.4.  | MSP Hardware Version Code                                           |
| 42   | 7.3.5.  | MSP Major Revision Code                                             |
| 42   | 7.3.6.  | MSP Product Code                                                    |
| 42   | 7.3.7.  | MSP ROM Version Code                                                |

## Contents, continued

| Page           | Section           | Title                                                                     |
|----------------|-------------------|---------------------------------------------------------------------------|
| 43             | 8.                | Specifications                                                            |
| 43             | 8.1.              | Outline Dimensions                                                        |
| 44             | 8.2.              | Pin Connections and Descriptions                                          |
| 48             | 8.3.              | Pin Configuration                                                         |
| 51             | 8.4.              | Pin Circuits                                                              |
| 53             | 8.5.              | Electrical Characteristics                                                |
| 53             | 8.5.1.            | Absolute Maximum Ratings                                                  |
| 54             | 8.5.2.            | Recommended Operating Conditions                                          |
| 58             | 8.5.3.            | Characteristics                                                           |
|                |                   |                                                                           |
| 64             | 9.                | Application of the MSP 3400C                                              |
| 64<br>65       | 9.<br>10.         | Application of the MSP 3400C<br>DMA Application                           |
|                |                   |                                                                           |
| 65             | 10.               | DMA Application                                                           |
| 65<br>67       | 10.<br>11.        | DMA Application<br>MSP Application with External Clock                    |
| 65<br>67<br>67 | 10.<br>11.<br>12. | DMA Application<br>MSP Application with External Clock<br>ADR Application |

## **Multistandard Sound Processor**

Release Notes: The hardware description in this document is valid for the MSP 3400C – C8 and newer codes. Revision bars indicate significant changes to the previous version.

## 1. Introduction

The **MSP 3400C** is designed as single-chip Multistandard Sound Processor for applications in analog and digital TV sets, satellite receivers and video recorders.

The MSP-family, which is based on the MSP 2400, demonstrates the progressive development towards highly integrated multi-functional ICs.

The **MSP 3400C,** again, improves function integration: The full TV sound processing, starting with analog

sound IF signal-in, down to processed analog AF-out, is performed in a single chip. The IC is produced in 0.8  $\mu m$  CMOS technology, combined with high performance digital signal processing.

The MSP 3400C 0.8  $\mu$  CMOS version is fully pin and software compatible to the 1.0  $\mu$  MSP 3400 and MSP 3410. The main difference between the MSP 3400C and the MSP 3410, consists of the MSP 3410 being able to decode NICAM signals.

The MSP 3400C is available in PLCC68, PSDIP64, PSDIP52, and PQFP80 package.

**Note:** To achieve compatibility with the functions of MSP 3400 and MSP 3410 (except NICAM), the load sequences must be programmed as described in the data sheet of MSP 3410.

## MSP 3400C Integrated Functions:

- FM-demodulation of all terrestrial standards (incl. identification decoding)
- FM-demodulation of all satellite standards
- various deemphasis types (incl. Panda1)
- volume, balance, bass, treble, loudness for loudspeaker and headphone output
- automatic volume correction (A.V.C.)
- 5 band graphic equalizer
- subwoofer output alternatively with headphone output
- spatial effect (pseudostereo/basewidth enlargement)
- ADR together with DRP 3510 A
- Dolby ProLogic together with DPL 3418/19/20 A
- 3 pairs of D/A converters
- 1 pair of A/D converters
- SCART switches



Fig. 1-1: Main I/O Signals MSP 3400C

## 2. Features of the MSP 3400C

## 2.1. Features of the Demodulator and Decoder Sections

The MSP 3400C is designed to perform demodulation of FM-mono TV sound and two carrier FM systems according to the German or Korean terrestrial specs. With certain constraints, it is also possible to do AM-demodulation according to the SECAM system. Alternatively, the satellite specs can be processed with the MSP 3400C.

For FM carrier detection in satellite operation, the AMdemodulation offers a powerful feature to calculate the carrier field strength, which can be used for automatic search algorithms. So, the IC facilitates a first step towards multistandard capability with its very flexible application and may be used in TV-sets, satellite tuners, and video recorders.

The MSP 3400C facilitates profitable multistandard capability, offering the following advantages:

- two selectable analog inputs (TV and SAT-IF sources)
- Automatic Gain Control (AGC) for analog input: input range: 0.14 – 3 Vpp
- integrated A/D converter for sound-IF inputs
- all demodulation and filtering is performed on chip and is individually programmable
- no external filter hardware is required
- only one crystal clock (18.432 MHz) is necessary
- FM carrier level calculation for automatic search algorithms and carrier mute function
- high deviation FM-mono mode (max. deviation: approx.  $\pm$  360 kHz)

#### 2.2. Features of the DSP-Section

- flexible selection of audio sources to be processed
- digital input and output interfaces via I<sup>2</sup>S-Bus for external DSP-processors, surround sound, ADR etc.
- digital interface to process ADR (Astra Digital Radio) together with DRP 3510 A
- performance of all deemphasis systems including adaptive Wegener Panda 1 without external components or controlling
- digitally performed FM-identification decoding and dematrixing
- digital baseband processing: volume, bass, treble, 5-band equalizer, loudness, pseudostereo, and basewidth enlargement
- simple controlling of volume, bass, treble, equalizer etc.
- increased audio bandwidth for FM-Audio-signals (20 Hz 15 kHz,  $\pm$  1 dB)

#### 2.3. Features of the Analog Section

- three selectable analog pairs of audio baseband inputs (= three SCART inputs) input level: ≤2 V RMS, input impedance: ≥25 kΩ
- one selectable analog mono input (i.e. AM sound), input level: ≤2 V RMS, input impedance: ≥10 kΩ
- two high quality A/D converters, S/N-Ratio: ≥85 dB
- 20 Hz to 20 kHz Bandwidth for SCART-to-SCART-Copy facilities
- MAIN (loudspeaker) and AUX (headphones): two pairs of 4-fold oversampled D/A-converters output level per channel: max. 1.4 V RMS output resistance: max. 5 k $\Omega$  S/N-Ratio:  $\geq$ 85 dB at maximum volume max. noise voltage in mute mode:  $\leq$ 10  $\mu$ V (BW: 20 Hz ...16 kHz)
- one pair of four-fold oversampled D/A-converters supplying two selectable pairs of SCART-Outputs. Output level per channel: max. 2 V RMS, output resistance: max. 0.5 kΩ, S/N-Ratio: ≥85 dB (20 Hz...16 kHz)

#### 3. Application Fields of the MSP 3400C

The **MSP 3400C** processes TV sound according to the German and Korean two carrier system and the commonly used satellite systems. In the following sections, a brief overview on the German FM-Stereo system shows what is required of a multistandard audio IC.

#### 3.1. German 2-Carrier System (DUAL FM System)

Since September 1981, stereo and dual sound programs have been transmitted in Germany using the 2-carrier system. Sound transmission consists of the already existing first sound carrier and a second sound carrier additionally containing an identification signal. More details of this standard are given in Table 3–1.

| TV-System              | Position of Sound<br>Carrier /MHz                              | Sound<br>Modulation        | Color System | Country                          |
|------------------------|----------------------------------------------------------------|----------------------------|--------------|----------------------------------|
| B/G                    | 5.5/5.7421875                                                  | FM-Stereo                  | PAL          | Germany                          |
| B/G                    | 5.5/5.85                                                       | FM-Mono/NICAM              | PAL          | Scandinavia,Spain                |
| L                      | 6.5/5.85                                                       | AM-Mono/NICAM              | SECAM-L      | France                           |
| I                      | 6.0/6.552                                                      | FM-Mono/NICAM              | PAL          | UK                               |
| D/K                    | 6.5/6.2578125 D/K1<br>6.5/6.7421875 D/K2<br>6.5/5.85 D/K-NICAM | FM-Stereo<br>FM-Mono/NICAM | SECAM-East   | USSR<br>Hungary                  |
| M<br>M-Korea           | 4.5<br>4.5/4.724212                                            | FM-Mono<br>FM-Stereo       | NTSC         | USA<br>Korea                     |
| Satellite<br>Satellite |                                                                |                            | PAL<br>PAL   | Europe (ASTRA)<br>Europe (ASTRA) |

Table 3-1: European TV standards



Fig. 3–1: Typical MSP 3400C application

| Sound Carriers                    | Carrier Fl    | <b>V</b> 1 |          | Carrier F  | M2                               |                      |  |  |
|-----------------------------------|---------------|------------|----------|------------|----------------------------------|----------------------|--|--|
|                                   | B/G           | D/K        | М        | B/G        | М                                |                      |  |  |
| Vision/sound power difference     |               | 13 dB      |          |            | 20 dB                            |                      |  |  |
| Sound bandwidth                   |               |            | 40 Hz to | o 15 kHz   |                                  |                      |  |  |
| Pre-emphasis                      | 50            | μs         | 75 μs    | 50         | μs                               | 75 μs                |  |  |
| Frequency deviation               | ±50           | kHz        | ±25 kHz  | ±50        | kHz                              | ±25 kHz              |  |  |
| Sound Signal Components           |               |            |          |            |                                  |                      |  |  |
| Mono transmission                 |               | mono       |          | mono       |                                  |                      |  |  |
| Stereo transmission               | (L+I          | R)/2       | (L+R)/2  | F          | (L–R)/2                          |                      |  |  |
| Dual sound transmission           |               | language A |          | language B |                                  |                      |  |  |
| Identification of Transmission Mo | ode on Carrie | er FM2     |          |            |                                  |                      |  |  |
| Pilot carrier frequency in kHz    |               |            |          | 54.6       | 875                              | 55.0699              |  |  |
| Type of modulation                |               |            |          |            | AM                               |                      |  |  |
| Modulation depth                  |               |            |          |            | 50%                              |                      |  |  |
| Modulation frequency              |               |            |          | stereo: 1  | nmodulated<br>17.5 Hz<br>74.1 Hz | 149.9 Hz<br>276.0 Hz |  |  |

Table 3–2: Key parameters for B/G, D/K, and M 2-carrier sound system

**Note:** NICAM decoding can be achieved by using the MSP 3410 instead of the MSP 3400C. Since the MSP 3400C and the MSP 3410 are fully pin and software downwards compatible (concerning all features of MSP 3410), it is possible to decide in the assembly line, whether the application should be able to decode NICAM or not.

## 4. Architecture of the MSP 3400C

Fig. 4–1 shows a simplified block diagram of the IC. Its architecture is split into three functional blocks:

1. demodulator section

2. digital signal processing (DSP) section performing audio baseband processing

3. analog section containing two A/D-converters, 6 D/A-converters, and SCART switching facilities

## 4.1. Demodulator Block

## 4.1.1. Analog Sound IF - Input Section

The input pins ANA\_IN1+, ANA\_IN2+, and ANA\_IN– offer the possibility to connect two different sound IF sources to the MSP 3400C. By means of bit [8] of AD\_CV (see Table 6–3), either terrestrial or satellite sound IF signals can be selected. The analog-to-digital conversion of the preselected sound IF signal is done by a flash-converter, whose output can be used to control an automatic gain circuit (AGC), providing optimum level for a wide range of input levels. It is possible to switch between automatic gain control and a fixed (setable) input gain. In the optimum case, the input range of the A/D converter is completely covered by the sound IF source. Some combinations of SAW filters and sound IF mixer ICs, however, show large picture components on their outputs. In this case, filtering is recommended. It was found that the high pass filters formed by the coupling capacitors at pins ANA\_IN1+ and ANA\_IN2+ as shown in the application diagram are sufficient in most cases.

## 4.1.2. Quadrature Mixers

The digital input coming from the integrated A/D converter may contain audio information at a frequency range of theoretically 0 to 9 MHz corresponding to the selected standards. By means of two programmable quadrature mixers two different audio sources, for example FM1 and FM2, may be shifted into baseband position. In the following, the two main channels are provided to process either:

- FM mono (channel 2) or

- FM2 (channel 1) and FM1 (channel 2).

Two independent digital oscillators are provided to generate two pairs of sin/cos-functions. Two programmable increments, to be divided up into Low- and High Part, determine frequency of the oscillator, which corresponds to the frequency of the desired audio carrier. In section 6.1., format and values of the increments are listed.



Fig. 4-1: Architecture of the MSP 3400C



Fig. 4-2: Demodulator architecture

# 4.1.3. Lowpass Filtering Block for Mixed Sound IF Signals

FM bandwidth limitation is performed by a linear phase Finite Impulse Response (FIR-filter). Just like the oscillators' increments, the filter coefficients are programmable and are written into the IC by the CCU via the control bus. Two not necessarily different sets of coefficients are required, one for channel 1 (FM2) and one for channel 2 (FM1=FM-mono). In section 6.2.4., several coefficient sets are proposed.

## 4.1.4. Phase and AM Discrimination

The filtered sound IF signals are demodulated by means of the phase and amplitude discriminator block. On the output, the phase and amplitude is available for further processing. AM signals are derived from the amplitude information, whereas the phase information serves for FM demodulation.

## 4.1.5. Differentiators

FM demodulation is completed by differentiating the phase information output.

# 4.1.6. Lowpass Filter Block for Demodulated Signals

The demodulated FM and AM signals are further lowpass filtered and decimated to a final sampling frequency of 32 kHz. The usable bandwidth of the final baseband signals is about 15 kHz.

## 4.1.7. High Deviation FM Mode

By means of MODE\_REG [9], the maximum FM-deviation can be extended to approximately  $\pm$  360 kHz. Since this mode can be applied only for the MSPC sound IF channel 2, the corresponding matrices in the baseband processing must be set to sound A. Apart from this, the coefficient sets 380 kHz FIR\_REG2 or 500 kHz FIR\_REG2 must be chosen for the FIR\_REG\_2. For a given deviation, in relation to the normal FM-mode, the audio level of the high-deviation mode is reduced by 6 dB.

## 4.1.8. MSPC-Mute Function in the Dual Carrier FM Mode

To prevent noise effects or FM identification problems in the absence of one of the two FM carriers, the MSP 3400 C offers a carrier detection feature, which must be activated by means of AD\_CV[9]. The mute level may be programmed by means of AD\_CV[10,11]. (see section 6.2.1.) If no FM carrier is available at the MSPC channel 1, the corresponding channel FM2 is muted. If no FM carrier is available at the MSPC channel 2, the corresponding channel FM1 is muted. In case of the absence of both FM carriers, pure noise will be amplified by the input AGC. Therefore, a proper mute function depends on the noise quality of the TV set's IF part and cannot be guaranteed. The mute function is not recommended for the satellite mode.

#### 4.2. Analog Section and SCART Switching Facilities

The analog input and output sections offer a wide range of switching facilities, which are shown in Fig. 4–3. To design a TV-set with 3 pairs of SCART-inputs and two pairs of SCART-outputs, no external switching hardware is required.

The switches are controlled by the ACB bits defined in the audio processing interface (see section 7. Programming the Audio Processing Part).

If the MSP 3400C is switched off by first pulling STAND-BYQ low, and then disconnecting the 5 V, but keeping the 8 V power supply (**'Standby'-mode**), the switches S1, S2, and S3 maintain their position and function. This facilitates the copying from selected SCART-inputs to SCART-outputs in the TV-sets standby mode.



**Fig. 4–3:** SCART-Switching Facilities Bold lines determine the default configuration

In case of power-on start or starting from standby, the IC switches automatically to the default configuration, shown in Fig. 4–3. This takes place after the first I<sup>2</sup>C transmission into the DFP part. By transmitting the ACB register first, the default setting mode can be changed.

#### 4.3. MSP 3400C Audio Baseband Processing

By means of the DFP processor, all audio baseband functions are performed by digital signal processing (DSP). The DSP functions are grouped into three processing parts: input preprocessing, channel selection, and channel postprocessing.

The input preprocessing is intended to prepare the various signals of all input sources in order to form a standardized signal at the input to the channel selector. The signals can be adjusted in volume, are processed with the appropriate deemphasis, and are dematrixed if necessary.

Having prepared the signals that way, the channel selector makes it possible to distribute all possible source signals to the desired output channels.

The ability to route in an external coprocessor for special effects like surround and sound field processing is of special importance. Routing can be done with each input source and output channel via the I<sup>2</sup>S inputs and outputs.

All input and output signals can be processed simultaneously. Note that the NICAM input signals are only available in the MSP 3410 version. While processing the adaptive deemphasis, no dual carrier stereo (German or Korean) is possible. Identification values are not valid either.

#### 4.3.1. Dual Carrier FM Stereo/Bilingual Detection

In the German and Korean TV standard, audio information can be transmitted in three modes: mono, stereo, or bilingual. To obtain information about the current audio operation mode, the MSP 3400C detects the so-called identification signal. Information is supplied via the Stereo Detection Register to an external CCU.



Fig. 4-4: Stereo/bilingual detection



Fig. 4–5: Audio baseband processing (DSP-Firmware)

MICRONAS INTERMETALL

| Mode                                     | MSPC Sound IF-<br>Channel 1 / FM2 | MSPC Sound IF-<br>Channel 2 / FM1 | FM-<br>Matrix | Channel<br>Select            | Channel<br>Matrix                       |
|------------------------------------------|-----------------------------------|-----------------------------------|---------------|------------------------------|-----------------------------------------|
| B/G-Stereo                               | FM2 (5.74 MHz): R                 | FM1 (5.5 MHz): (L+R)/2            | B/G Stereo    | Speakers: FM                 | Stereo                                  |
| B/G-Bilingual                            | FM2 (5.74 MHz): Sound B           | FM1 (5.5 MHz): Sound A            | No Matrix     | Speakers: FM<br>H.Phone : FM | Speakers: Sound A<br>H.Phone : Sound B  |
| Sat-Mono                                 | not used                          | FM (6.5 MHz): mono                | No Matrix     | Speakers: FM                 | Sound A                                 |
| Sat-Stereo                               | 7.20 MHz: R                       | 7.02 MHz: L                       | No Matrix     | Speakers: FM                 | Stereo                                  |
| Sat-Bilingual                            | 7.38 MHz: Sound C                 | 7.02 MHz: Sound A                 | No Matrix     | Speakers: FM<br>H.Phone : FM | Speakers: Sound A<br>H.Phone :Sound B=C |
| Sat High Dev.<br>Mode (e.g.<br>EutelSat) | don't care                        | 6.552 MHz                         | No Matrix     | Speakers: FM<br>H.Phone : FM | Speakers: Sound A<br>H.Phone : Sound A  |

Table 4-1: Several examples for recommended channel assignments for demodulator and audio processing part

#### 4.4. Audio PLL and Crystal Specifications

The MSP 3400C runs at 18.432 MHz. A detailed specification of the required crystal for different packages and master/slave applications can be found in Table 8.5.2. The clock supply of the entire system depends on the MSP 3400C operation mode:

1. FM-Stereo/I<sup>2</sup>S Master operation:

The system clock runs free on the crystal's 18.432 MHz.

2. I<sup>2</sup>S Slave operation:

In this case, the system clock is synchronizing on the  $I^2S_WS$  signal, which is fed into the MSP 3400C (Mode\_Reg[3] = 1).

3. D2-MAC operation:

In this case, the system clock is locked to a synchronizing signal (DMA\_SYNC) supplied by the D2-MAC chip (Mode\_Reg[0] = 1). The DMA and the AMU chips can be driven by the MSP 3400C audio clock (AUD\_CL\_OUT).

#### Remark on using the crystal:

External capacitors at each crystal pin to ground are required. They are necessary for tuning the open-loop frequency of the internal PLL and for stabilizing the frequency in closed-loop operation. The higher the capacitors, the lower the clock frequency results. The nominal free running frequency should match the center of the tolerance range between 18.433 and 18.431 MHz as closely as possible. Due to different layouts of customer PCBs, the matching capacitor size should be defined in the application (see also Table 8.5.2.).

#### 4.5. ADR Bus

To be able to process ADR, the MSPC has a special designed interface to work together with DRP 3510A. To be prepared for an upgrade to ADR with an additional DRP board, the following lines of MSP 3400C should be provided on a feature connector:

- AUD\_CL\_OUT
- I<sup>2</sup>S\_DA\_IN1 or I<sup>2</sup>S\_DA\_IN2
- I<sup>2</sup>S\_DA\_OUT
- $-I^2S_WS$
- I<sup>2</sup>S\_CLK
- $-S_CL = ADR_CL$
- $-S_{ID} = ADR_{WS}$
- $-S_DA_IN = ADR_DA$

#### 4.6. S-Bus Interface

Digital audio information provided by the DMA 2381 via the AMU is serially transmitted to the MSP 3400C via the S-Bus. The MSP 3400C is always in S-Bus master mode.

The S-Bus interface consists of three pins:

1. S\_DA\_IN: Four channels (4\*16 bits) per sampling cycle (32 kHz) are transmitted.

2. S\_CL: Gives the timing for the transmission of S-DATA (4.608 MHz).

3. S\_ID: After 64 S-CLOCK cycles, the S\_ID determines the end of one sampling period.

A detailed timing diagram is shown in Fig. 4–6.

Н S-Ident L Н S-Clock 64 Clock Cycles L Н S-Data 16 Bit Sound 1 16 Bit Sound 2 16 Bit Sound 16 Bit Sound 3 L A — - В – Section B Section A S-Ident S-Ident ts∕ t<sub>S2</sub> t<sub>S3</sub> S-Clock S-Clock 4.608 MHz 4.608 MHz t<sub>S4</sub> t<sub>S5</sub> F S-Data LSB of Sound 1 MSB of Sound 4 S-Data

## Fig. 4-6: S-Bus timing diagram

(Data: MSB first)

## 4.7. I<sup>2</sup>S Bus Interface

By means of this standardized interface, additional feature processors can be connected to the MSP 3400C. Two possible formats are supported: The standard mode (MODE\_REG[4]=0) selects the SONY format, where the I2S\_WS signal changes at the word boundaries. The so-called PHILIPS format, which is characterized by a change of the I2S\_WS signal, one I2S\_CL period before the word boundaries, is selected by setting MODE\_REG[4]=1.

The MSP 3400C normally serves as the master on the I<sup>2</sup>S interface. Here, the clock and word strobe lines are driven by the MSP 3400C. By setting MODE\_REG[3]=1, the MSP 3400C is switched to a slave mode. Now, these lines are input to the MSP 3400 C, and the master clock is synchronized to 576 times the I2S\_WS rate (32 kHz). No D2MAC operation is possible in this mode.

The I<sup>2</sup>S bus interface consists of five pins:

1. I2S\_DA\_IN1: For input, two channels (2\*16 bits) per sampling cycle (32 kHz) are transmitted.

I2S\_DA\_IN2:
 For input, two channels (2\*16 bits) per sampling cycle (32 kHz) are transmitted.

I2S\_DA\_OUT:
 For output, two channels (2\*16 bits) per sampling cycle (32 kHz) are transmitted.

4. I2S\_CL: Gives the timing for the transmission of I<sup>2</sup>S serial data (1.024 MHz).

5. I2S\_WS:

The I2S\_WS word strobe line defines the left and right sample.

A detailed timing diagram is shown in Fig. 4–7.



#### Data: MSB first)

Fig. 4–7: I<sup>2</sup>S Bus timing diagram

## 5. I<sup>2</sup>C Bus Interface: Device and Subaddresses

As a slave receiver, the MSP 3400C can be controlled via I<sup>2</sup>C bus. Access to internal memory locations is achieved by subaddressing. The demodulator part and the audio processor part (DFP) have two separate sub-addressing register banks.

In order to allow for more MSP 3400C ICs to be connected to the control bus, an ADR\_SEL pin has been implemented. With ADR\_SEL pulled to high, the MSP 3400C responds to changed device addresses, thus two identical devices can be selected. Other devices of the same family will have different subaddresses (e.g. 34x0)

By means of the RESET bit in the CONTROL register, all devices with the same device address are reset.

The IC is selected by asserting a special device address in the address part of an I<sup>2</sup>C transmission. A device address pair is defined as a write address (80 hex or 84 hex) and a read address (81 hex or 85 hex). Writing is done by sending the device write address first, followed by the subaddress byte, two address bytes, and two data bytes. For reading, the read address has to be transmitted first by sending the device write address (80 hex or 84 hex), followed by the subaddress byte, and two address bytes. Without sending a stop condition, reading of the addressed data is done by sending the device read address (81 hex or 85 hex) and reading two bytes of data. Refer to Fig. 5–1 I<sup>2</sup>C Bus Protocol and section 5.2. Proposal for MSP 3400C I<sup>2</sup>C Telegrams.

Due to the internal architecture of the MSP 3400C, the IC cannot react immediately to an  $I^2C$  request. The typical response time is about 0.3 ms. If the addressed processor is not ready for further transmissions on the  $I^2C$  bus, the clock line I2C\_CL is pulled low. This puts the current transmission into a wait state. After a certain period of time, the MSP 3400C releases the clock, and the interrupted transmission is carried on.

The I<sup>2</sup>C Bus lines can be set tristate by switching the IC into "Standby"-mode.

I<sup>2</sup>C-Bus error conditions:

In case of any internal error, the MSP's wait-period is extended to 1.77 ms. Afterwards, the MSP does not acknowledge (NAK) the device address. The data line will be left HIGH by the MSP, and the clock line will be released. The master can then generate a STOP condition to abort the transfer.

By means of NAK, the master is able to recognize the error state and to reset the IC via I<sup>2</sup>C-Bus. While transmitting the reset protocol (section. 5.2.4.) to 'CONTROL', the master must ignore the not acknowledge bits (NAK) of the MSP.

A detailed timing diagram is shown in Fig. 5–1 and Fig. 5–2.

| ADR_SEL            | Lo     | W      | Hi     | gh     | Left Open  |        |  |
|--------------------|--------|--------|--------|--------|------------|--------|--|
| Mode               | Write  | Read   | Write  | Read   | Write Read |        |  |
| MSP device address | 80 hex | 81 hex | 84 hex | 85 hex | 88 hex     | 89 hex |  |

**Table 5–1:** I<sup>2</sup>C Bus Device Addresses

Table 5–2: I<sup>2</sup>C Bus Device and Subaddresses

| Name    | Binary Value | Hex Value | Function                  |  |  |  |  |
|---------|--------------|-----------|---------------------------|--|--|--|--|
| CONTROL | 0000 0000    | 00        | software reset            |  |  |  |  |
| TEST1   | 0000 0001    | 01        | only for internal use     |  |  |  |  |
| TEST2   | 0000 0010    | 02        | only for internal use     |  |  |  |  |
| WR_DEM  | 0001 0000    | 10        | write address demodulator |  |  |  |  |
| RD_DEM  | 0001 0001    | 11        | read address demodulator  |  |  |  |  |
| WR_DFP  | 0001 0010    | 12        | write address DFP         |  |  |  |  |
| RD_DFP  | 0001 0011    | 13        | read address DFP          |  |  |  |  |
| AGC     | 0001 1110    | 1E        | read AGC RMS              |  |  |  |  |
| PLL_CAP | 0001 1111    | 1F        | read / write PLL_Cap      |  |  |  |  |

Table 5–3: Control Register

| Name    | 15    | 140 |
|---------|-------|-----|
| CONTROL | RESET | 0   |

#### 5.1. Protocol Description

#### Write to DFP or Demodulator Part (long protocol)

| s | daw | Wait | ACK | sub-addr | ACK | addr-byte<br>high | ACK | addr-byte low | ACK | data-byte high | ACK | data-byte low | ACK | Ρ |
|---|-----|------|-----|----------|-----|-------------------|-----|---------------|-----|----------------|-----|---------------|-----|---|
|---|-----|------|-----|----------|-----|-------------------|-----|---------------|-----|----------------|-----|---------------|-----|---|

#### Read from DFP Part (long protocol)

| s | daw | Wait | ACK | sub-addr | ACK | addr-byte<br>high | ACK | addr-byte<br>low | ACK | S | dar | Wait | ACK | data-byte<br>high | AC | K | data-byte<br>low | NAK | Р | ' |
|---|-----|------|-----|----------|-----|-------------------|-----|------------------|-----|---|-----|------|-----|-------------------|----|---|------------------|-----|---|---|
|---|-----|------|-----|----------|-----|-------------------|-----|------------------|-----|---|-----|------|-----|-------------------|----|---|------------------|-----|---|---|

#### Write to Control / Test / AGC / PLL\_Cap Registers (short protocol)

| S | daw | Wait | ACK | sub-addr | ACK | data-byte high | ACK | data-byte low | ACK | Ρ |  |
|---|-----|------|-----|----------|-----|----------------|-----|---------------|-----|---|--|
|---|-----|------|-----|----------|-----|----------------|-----|---------------|-----|---|--|

#### Read from Control / Test / AGC / PLL\_Cap Registers (short protocol)

| S | daw | Wait | ACK | sub-addr | ACK | S | dar | Wait | ACK | data-byte high | ACK | data-byte low | NAK | Р |
|---|-----|------|-----|----------|-----|---|-----|------|-----|----------------|-----|---------------|-----|---|
|---|-----|------|-----|----------|-----|---|-----|------|-----|----------------|-----|---------------|-----|---|

- **Note:**  $S = I^2C$ -Bus Start Condition from master
  - $P = I^2C$ -Bus Stop Condition from master
  - daw = Device Address Write
  - dar = Device Address Read
  - ACK = Acknowledge-Bit: LOW on I2C\_DA from slave (= MSPC, grey) or master (= CCU, hatched)
  - NAK = Not Acknowledge-Bit: HIGH on I2C\_DA from master (= CCU, hatched) to indicate 'End of Read' or from MSPC indicating internal error state (not illustrated)
  - Wait = I<sup>2</sup>C-Clock line held low by the slave (= MSPC) while interrupt is serviced (<1.77 ms)



## MSP 3400C



Fig. 5–2: I<sup>2</sup>C bus timing diagram

## 5.2. Proposal for MSP 3400C I<sup>2</sup>C Telegrams

## 5.2.1. Symbols

| daw | device address write |
|-----|----------------------|
| dar | device address read  |
| <   | Start Condition      |
| >   | Stop Condition       |
| aa  | Address Byte         |
| dd  | Data Byte            |

## 5.2.2. Write Telegrams

| <daw< th=""><th>00</th><th>dd</th><th>dd&gt;</th><th>&gt;</th><th></th><th>software RESET</th></daw<>                       | 00 | dd | dd> | >  |     | software RESET                       |
|-----------------------------------------------------------------------------------------------------------------------------|----|----|-----|----|-----|--------------------------------------|
| <daw< td=""><td>10</td><td>aa</td><td>aa</td><td>dd</td><td>dd&gt;</td><td>write data into demodulator register</td></daw<> | 10 | aa | aa  | dd | dd> | write data into demodulator register |
| <daw< td=""><td>12</td><td>aa</td><td>aa</td><td>dd</td><td>dd&gt;</td><td>write data into DFP register</td></daw<>         | 12 | aa | aa  | dd | dd> | write data into DFP register         |

## 5.2.3. Read Telegrams

| <daw< th=""><th>11</th><th>aa</th><th>aa</th><th><dar< th=""><th>dd</th><th>dd&gt;</th><th>read data from demodulator</th></dar<></th></daw<> | 11 | aa | aa | <dar< th=""><th>dd</th><th>dd&gt;</th><th>read data from demodulator</th></dar<> | dd | dd> | read data from demodulator |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----------------------------------------------------------------------------------|----|-----|----------------------------|
| <daw< td=""><td>13</td><td>aa</td><td>aa</td><td><dar< td=""><td>dd</td><td>dd&gt;</td><td>read data from DSP</td></dar<></td></daw<>         | 13 | aa | aa | <dar< td=""><td>dd</td><td>dd&gt;</td><td>read data from DSP</td></dar<>         | dd | dd> | read data from DSP         |

## 5.2.4. Examples

| <daw 00="" 80=""></daw>             | RESET MSPC statically          |
|-------------------------------------|--------------------------------|
| <daw 00=""></daw>                   | clear RESET                    |
| <daw 00="" 08="" 12="" 20=""></daw> | set loudspeaker channel source |
|                                     | to FM and Matrix to STEREO     |

## 5.3. Start Up Sequence

After power on or RESET, the IC is in an inactive state. The CCU has to transmit the required coefficient set for a given operation via the  $l^2$ C bus. Initialization must start with the demodulator part. If required for any reason, the audio processing part can be loaded before the demodulator part.

The reset pin should not be >0.45 DVSUP (see recommended operation conditions) before the 5 Volt digital power supply (DVSUP) and the analog power supply (AVSUP) are >4.75 Volt **and** the MSP-Clock is running (Delay: 2 ms max, 0.5 ms typ.).

This means, if the reset low-high edge starts with a delay of 2 ms after DVSUP>4.75 Volt and AVSUP>4.75 Volt, even under worst case conditions, the reset is ok.



**Note:** The reset should not reach high level before the oscillator has started. This requires a reset delay of >2 ms

MICRONAS INTERMETALL

## 6. Programming the Demodulator Part

## 6.1. Registers: Table and Addresses

## In Table 6–1, all Write Registers are listed.

All transmissions on the control bus are 16 bits wide. Data for the demodulator part has 8 or 12 significant bits. These data have to be inserted LSB bound and filled with zero bits into the 16 bit transmission word. If channel 1 or channel 2 is selected in the channel matrix while any of the parameters are changed, the corresponding output must be muted. Click and crack noise may occur during coefficient changes. Table 4–1 explains how to assign FM carriers to the MSPC-Sound IF channels and the corresponding matrix modes in the audio processing part.

| Register                                 | Protocol                     | Write<br>Address<br>(hex)    | Function                                                                                                                                                              |
|------------------------------------------|------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD_CV                                    | long                         | 00BB                         | input selection, configuration of AGC and Mute Function, and selection of A/D-converter                                                                               |
| MODE_REG                                 | long                         | 0083                         | mode register                                                                                                                                                         |
| FIR_REG_1<br>FIR_REG_2                   | long<br>long                 | 0001<br>0005                 | serial shift register for $6 \cdot 8$ bit, filter coefficient channel 1 (48 bit) serial shift register for $6 \cdot 8$ bit, + 2 $\cdot$ 12 bit off set (total 72 bit) |
| DCO1_LO<br>DCO1_HI<br>DCO2_LO<br>DCO2_HI | long<br>long<br>long<br>long | 0093<br>009B<br>00A3<br>00AB | increment channel 1 Low Part<br>increment channel 1 High Part<br>increment channel 2 Low Part<br>increment channel 2 High Part                                        |
| PLL_CAP <sup>1)</sup>                    | short                        | 1F                           | switchable PLL capacities                                                                                                                                             |

## Table 6–2: MSP 3400C demodulator read registers

| Register              | Protocol | Read<br>Address<br>(hex) | Function                                                                                                                                                         |
|-----------------------|----------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL_CAP <sup>1)</sup> | short    | 1F                       | switchable PLL capacities                                                                                                                                        |
| AGC_RMS <sup>1)</sup> | short    | 1E                       | RMS value, comparable with reference value                                                                                                                       |
| C_AD_BITS             | long     | 0023                     | A read from this address always responds with 0. This ensures software compatibility with the MSP 3410 readout. Reading 0 from this register signals "No NICAM". |

<sup>1)</sup> The registers PLL\_CAP and AGC\_RMS are only available in MSP 3400C. In MSP 3410 and MSP 34x0D, this register cannot be accessed.

## 6.2. Registers: Functions and Values

In the following, the functions of several registers are explained and their (default) values are defined.

## 6.2.1. Setting of Parameter AD\_CV

Table 6-3: AD\_CV Register

| AD_CV Bit Range | Meaning                                                                                                                  | Settings                                              |
|-----------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| AD_CV [0]       | not used                                                                                                                 | must be set to 0                                      |
| AD_CV [6:1]     | Reference level in case of Automatic Gain<br>Control = on.<br>Constant gain factor when Automatic Gain<br>Control = off. | see Table 6–5<br>see Table 6–6                        |
| AD_CV [7]       | Determination of Automatic Gain or Constant<br>Gain                                                                      | 0 = constant gain<br>1 = automatic gain               |
| AD_CV [8]       | Selection of analog input                                                                                                | 0 = ANALOG IN1<br>1 = ANALOG IN2                      |
| AD_CV [9]       | MSPC-Carrier-Mute Function                                                                                               | 0 = off: no mute<br>1 = on: mute (see section 4.1.8.) |
| AD_CV [11–10]   | Programmable Carrier-Mute Level                                                                                          | see Table 6–4                                         |
| AD_CV [15–12]   | not used                                                                                                                 | must be set to 0                                      |

#### Table 6-4: Carrier Mute Level

| Step | AD_CV [11:10] | AD_CV [11:10] | Internal reference level for mute active |
|------|---------------|---------------|------------------------------------------|
|      | binary        | decimal       | (dBr: relative to MSP 3410 )             |
| 0    | 00            | 0             | 0 dBr                                    |
| 1    | 01            | 1             | 3 dBr                                    |
| 2    | 10            | 2             | 6 dBr                                    |
| 3    | 11            | 3             | 12 dBr                                   |

Table 6–5: Reference values AD\_CV [6:1] for active AGC (AD\_CV[7] = 1)

| Application    | Input Signal Contains                               | Ref. Value<br>binary | Ref. Value<br>decimal | Range of Input Signal<br>at pin ANA_IN_1+ and<br>ANA_IN_2+ |
|----------------|-----------------------------------------------------|----------------------|-----------------------|------------------------------------------------------------|
| Terrestrial TV | 2 FM Carriers                                       | 101000               | 40                    | 0.14 – 3 V <sub>pp</sub> <sup>1)</sup>                     |
| SAT            | 1 or more FM Carriers                               | 100011               | 35                    | 0.14 – 3 V <sub>pp</sub> <sup>1)</sup>                     |
| ADR            | 1 or more FM Carriers and<br>1 or more ADR Carriers | 010100               | 20                    | 0.14 – 3 V <sub>pp</sub> <sup>1)</sup>                     |

<sup>1)</sup> For signals above 1.4 Vpp, the minimum gain of 3 dB is switched and overflow of the AD converter may result. Due to the robustness of the internal processing in FM mode, the IC works properly up to and even more than 3 Vpp. In AM mode, of course, no AD converter overflow is allowed. As a consequence, in the AM-mode, the maximum input at pins 41 or 43 must not exceed 1.4 Vpp.

| Step | AD_CV [6:1]<br>Constant Gain | Gain     | Input Level at pin ANA_IN1+ and ANA_IN2+                                               |
|------|------------------------------|----------|----------------------------------------------------------------------------------------|
| 0    | 000000                       | 3.00 dB  | maximum input level <sup>1)</sup> : 3 V <sub>pp</sub> (FM) or 1.4 V <sub>pp</sub> (AM) |
| 1    | 000001                       | 3.85 dB  |                                                                                        |
| 2    | 000010                       | 4.70 dB  |                                                                                        |
| 3    | 000011                       | 5.55 dB  |                                                                                        |
| 4    | 000100                       | 6.40 dB  |                                                                                        |
| 5    | 000101                       | 7.25 dB  |                                                                                        |
| 6    | 000110                       | 8.10 dB  |                                                                                        |
| 7    | 000111                       | 8.95 dB  |                                                                                        |
| 8    | 001000                       | 9.80 dB  |                                                                                        |
| 9    | 001001                       | 10.65 dB |                                                                                        |
| 10   | 001010                       | 11.50 dB |                                                                                        |
| 11   | 001011                       | 12.35 dB |                                                                                        |
| 12   | 001100                       | 13.20 dB |                                                                                        |
| 13   | 001101                       | 14.05 dB |                                                                                        |
| 14   | 001110                       | 14.90 dB |                                                                                        |
| 15   | 001111                       | 15.75 dB |                                                                                        |
| 16   | 010000                       | 16.60 dB |                                                                                        |
| 17   | 010001                       | 17.45 dB |                                                                                        |
| 18   | 010010                       | 18.30 dB |                                                                                        |
| 19   | 010011                       | 19.15 dB |                                                                                        |
| 20   | 010100                       | 20.00 dB | maximum input level: 0.14 V <sub>pp</sub> <sup>1)</sup>                                |

## Table 6-6: AD\_CV parameters for constant input gain (AD\_CV[7]=0)

<sup>1)</sup> For signals above 1.4 Vpp, the minimum gain of 3 dB is switched and overflow of the AD converter may result. Due to the robustness of the internal processing in FM mode, the IC works properly up to and even more than 3 Vpp. In AM mode, of course, no AD converter overflow is allowed. As a consequence, in the AM-mode, the maximum input at pins 41 or 43 must not exceed 1.4 Vpp.

## 6.2.2. Control Register 'MODE\_REG'

The register 'MODE\_REG' contains the control bits determining the operation mode of the MSP 3400C; Table 6–7 explains all bit positions.

## Table 6–7: Control word 'MODE\_REG': All bits are "0" after power-on-reset

| Bit  | Function                                   | Comment                                                                                                                         | Comment Definition                     |                           |
|------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------|
| [0]  | DMA_SYNC <sup>1)</sup>                     | Synchronization to DMA 0 : off<br>1 : on                                                                                        |                                        | Х                         |
| [1]  | DCTR_TRI                                   | Digital control out 0/1 tristate                                                                                                | 0 : active<br>1 : tristate             | 0                         |
| [2]  | I2S_TRI                                    | I <sup>2</sup> S outputs tristate (I2S_CL,<br>I2S_WS, I2S_DA_OUT)                                                               | 0 : active<br>1 : tristate             | 0                         |
| [3]  | I <sup>2</sup> S Mode <sup>1)</sup>        | Master/Slave mode of the I <sup>2</sup> S bus                                                                                   | 0 : Master<br>1 : Slave                | x                         |
| [4]  | I <sup>2</sup> S_WS Mode                   | WS due to the Sony or<br>Philips-Format                                                                                         | 0 : Sony<br>1 : Philips                | x                         |
| [5]  | Audio_CL_OUT                               | switch Audio_Clock_Output0 : onto tristate1 : tristate                                                                          |                                        | x                         |
| [6]  | not used                                   |                                                                                                                                 | must be 0                              | 0                         |
| [7]  | FM1 FM2                                    | MSPC-channel 1 mode                                                                                                             |                                        | s.Table 6–8               |
| [8]  | AM                                         | MSPC-channel 1/2 mode                                                                                                           | 0 : FM<br>1 : AM                       | s.Table 6–8               |
| [9]  | HDEV                                       | High Deviation Mode<br>(channel matrix must be<br>sound A )0 : normal mode<br>1 : high deviation mode                           |                                        | s.Table 6–8               |
| [10] | not used                                   |                                                                                                                                 | must be 1                              | 1                         |
| [11] | S-Bus Mode <sup>2)</sup>                   | mode of Pins S_CL and S_ID                                                                                                      | 0 : Tristate<br>1 : Active             | 0                         |
| [12] | FM2 FIR Filter Gain<br>(FM2 = Ch1)         | see table 6–10                                                                                                                  | 0 : Gain = 6 dB<br>1 : Gain = 0 dB     | 0                         |
| [13] | FM2 FIR Filter Coeff. Set<br>(FM2 = Ch1)   | see table 6–10                                                                                                                  | 0 : use FIR_REG_1<br>1 : use FIR_REG_2 | 0                         |
| [14] | ADR                                        | Mode of ADR Interface                                                                                                           | 0 : normal mode<br>1 : ADR mode        | Х                         |
| [15] | AM-Gain                                    | additional gain in AM-mode                                                                                                      | 0 : 0 dB<br>1 : +12 dB                 | 0                         |
| In c | ase of I <sup>2</sup> S-slave mode, no syr | A, no I <sup>2</sup> S-slave mode possible.<br>nchronization to DMA allowed. I <sup>2</sup><br>istate'; SBUS is only used in co |                                        | X: Depend-<br>ing on mode |

## Table 6-8: Channel modes 'MODE\_REG [7-9]'

| FM1 FM2<br>bit[7] | AM<br>bit[8] | HDEV<br>bit[9] | channel 1                | channel 2                |
|-------------------|--------------|----------------|--------------------------|--------------------------|
| 0                 | 0            | 0              | mute                     | FM-Mono (FM1)            |
| 1                 | 0            | 0              | FM2                      | FM1                      |
| X                 | 1            | 0              | АМ                       | AM                       |
| Х                 | Х            | 1              | FM-Mono (high deviation) | FM-Mono (high deviation) |

#### 6.2.3. FIR-Filter Switches

To simplify programming of the MSP 3400C, two additional switches have been implemented.

The FIR filter for channel1/FM2 can use either FIR\_REG\_1 coefficients or FIR\_REG\_2 coefficients by means of MODE\_REG[13]. Herewith, it is no longer necessary to transmit both coefficient sets in FM-terrestrial mode. The loading sequence for FIR\_REG\_2 is sufficient.

The additional gain of +6 dB in channel1/FM2 can be switched to 0 dB by means of MODE\_REG[12]. Together with MODE\_REG[13] set to 1, in satellite mode, it is no longer necessary to transmit both FIR filter coefficient sets. The loading sequence for FIR\_REG\_2 is sufficient.

## 6.2.4. FIR-Parameter

The following data values (see Table 6–9) are to be transferred **8 bits at a time embedded LSB-bound in a 16 bit word**. These sequences must be obeyed. To change a coefficient set, the complete block FIR\_REG\_1 or FIR\_REG\_2 must be transmitted. The new coefficient set will be active without a load\_reg routine.

#### Table 6-9: Loading sequence for FIR-coefficients

| WRITE_ADR = FIR_REG_1(Channel 1: FM2) |                |      |                 |  |  |  |
|---------------------------------------|----------------|------|-----------------|--|--|--|
| No.                                   | Symbol Name    | Bits | Value           |  |  |  |
| 1                                     | FM2_Coeff. (5) | 8    | see Table 6–10. |  |  |  |
| 2                                     | FM2_Coeff. (4) | 8    |                 |  |  |  |
| 3                                     | FM2_Coeff. (3) | 8    |                 |  |  |  |
| 4                                     | FM2_Coeff. (2) | 8    |                 |  |  |  |
| 5                                     | FM2_Coeff. (1) | 8    |                 |  |  |  |
| 6                                     | FM2_Coeff. (0) | 8    |                 |  |  |  |

| WRITE_ADR = FIR_REG_2 (Channel 2: FM1/FM<br>mono) |                                        |          |                 |  |  |  |
|---------------------------------------------------|----------------------------------------|----------|-----------------|--|--|--|
| No.                                               | Symbol Name                            | Value    |                 |  |  |  |
| 1                                                 | * IMREG1 (8 LSBS)                      | 8        | 04 HEX          |  |  |  |
| 2                                                 | * IMREG1 / IMREG2<br>(4 MSBs / 4 LSBs) | 8        | 40 HEX          |  |  |  |
| 3                                                 | * IMREG2 (8 MSBs)                      | 8        | 00 HEX          |  |  |  |
| 4                                                 | FM_Coef (5)                            | 8        | see Table 6–10. |  |  |  |
| 5                                                 | FM_Coef (4)                            | 8        |                 |  |  |  |
| 6 FM_Coef (3) 8                                   |                                        |          |                 |  |  |  |
| 7                                                 | FM_Coef (2)                            | 8        |                 |  |  |  |
| 8                                                 | FM_Coef (1)                            | 8        |                 |  |  |  |
| 9                                                 | FM_Coef (0)                            | 8        |                 |  |  |  |
| * IM                                              | REG_1/2: Two 12-bit off-s              | set cons | tants           |  |  |  |

## Table 6-10: 8-bit FIR-coefficients (decimal integer) for MSP 3410D; reset status: all coefficients are "0"

|                                 | Terrestrial TV-Standards                                         | bandpass      | ellite<br>corresponds<br>with a band-<br>= 130 to 500 |                   |                | F <sub>c</sub> free | quency        |                 |
|---------------------------------|------------------------------------------------------------------|---------------|-------------------------------------------------------|-------------------|----------------|---------------------|---------------|-----------------|
|                                 | B/G-,D/K-,M-Dual FM                                              | 130 kHz       | 180 kHz                                               | 200 kHz           | 280 kHz        | 380 kHz             | 500 kHz       | Autosearch      |
| Coef(i)                         | FIR2                                                             | FIR2          | FIR2                                                  | FIR2              | FIR2           | FIR2                | FIR2          | FIR2            |
| 0                               | 3                                                                | 73            | 9                                                     | 3                 | -8             | -1                  | -1            | 75              |
| 1                               | 18                                                               | 53            | 18                                                    | 18                | -8             | -9                  | -1            | 19              |
| 2                               | 27                                                               | 64            | 28                                                    | 27                | 4              | -16                 | -8            | 36              |
| 3                               | 48                                                               | 119           | 47                                                    | 48                | 6              | 5                   | 2             | 35              |
| 4                               | 66                                                               | 101           | 55                                                    | 66                | 78             | 65                  | 59            | 39              |
| 5                               | 72                                                               | 127           | 64                                                    | 72                | 107            | 123                 | 126           | 40              |
| MODE-REG[12]                    | 0                                                                | 1             | 1                                                     | 1                 | 1              | 1                   | 1             | 0               |
| MODE-REG[13]                    | 1                                                                | 1             | 1                                                     | 1                 | 1              | 1                   | 1             | 0               |
|                                 | should be set to 0 (= 6 dB gair<br>carriers have the same level, |               |                                                       |                   |                | Ch1 is appr. 7      | 7 dB below th | e FM1-carrier c |
| MODE_REG[13]:<br>MODE_REG[13] t | If in MSP-Channel 1 and 2 the to 1.                              | e same band   | width is requi                                        | ired, it is suffi | cient to trans | mit FIR_RE          | G2 only and t | o set           |
| For compatibility (             | besides the above programmi                                      | ng), the FIR- | filter program                                        | nming as use      | d for the MSI  | P 3410B is al       | so possible.  |                 |
| ADR coefficients                | are listed in the DRP-data she                                   | et.           |                                                       |                   |                |                     |               |                 |

## 6.2.5. DCO-Increments

For a chosen TV standard, a corresponding set of 24-bit increments determining the mixing frequencies of the quadrature mixers, has to be written into the IC. In Table 6–11, several examples of DCO increments are listed. It is necessary to divide them into low part and high part. The formula for the calculation of the increments for any chosen IF-Frequency is as follows:

 $INCR_{dez} = int(f/fs \cdot 2^{24})$ 

with: int = integer function

f = IF-frequency in MHz

 $f_{S}$  = sampling frequency (18.432 MHz)

Conversion of INCR into hex-format and separation of the 12-bit low and high parts lead to the required increments. (DCO1\_HI or \_LO for channel 1, DCO2\_HI or LO for channel 2).

| <b>Table 6–11:</b> DCO increments for the MSP 3400C; frequency in MHz, increments in Hex |
|------------------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------|

| Frq. MHz                         | DCO_HI                       | DCO_LO                       | Frq. MHz             | DCO_HI               | DCO_LO               |
|----------------------------------|------------------------------|------------------------------|----------------------|----------------------|----------------------|
| 4.5                              | 03E8                         | 0000                         |                      |                      |                      |
| 5.04<br>5.5<br>5.58<br>5.7421875 | 0460<br>04C6<br>04D8<br>04FC | 0000<br>038E<br>0000<br>00AA | 5.76<br>5.85<br>5.94 | 0500<br>0514<br>0528 | 0000<br>0000<br>0000 |
| 6.0<br>6.2<br>6.5<br>6.552       | 0535<br>0561<br>05A4<br>05B0 | 0555<br>0C71<br>071C<br>0000 | 6.6<br>6.65<br>6.8   | 05BA<br>05C5<br>05E7 | 0AAA<br>0C71<br>01C7 |
| 7.02                             | 0618                         | 0000                         | 7.2                  | 0640                 | 0000                 |
| 7.38                             | 0668                         | 0000                         | 7.56                 | 0690                 | 0000                 |

## 6.3. Sequences to Transmit Parameters and to Start Processing

After having been switched on, the MSPC must be initialized by transmitting the parameters according to the LOAD\_SEQ\_1/2 of Table 6–12. In the MSPC, the initialization sequence must no longer be terminated by transmitting LOAD\_REG\_1/2. The transmitted data are active as soon as the corresponding I<sup>2</sup>C telegram has finished. Therefore, while changing parameters of the demodulator section, a mute is recommended for the affected channel (LOAD\_SEQ\_1/2: mute all FM, LOAD\_SEQ\_1: switch audio processing to channel2/FM1 or mute channel1/FM2). Otherwise, distorted sound may occur while switching.

For FM-stereo operation, the evaluation of the identification signal must be performed. For positive identification check, the MSP 3400C sound channels have to be switched corresponding to the detected operation mode.

#### 6.4. Software Proposals for Multistandard TV-Sets

To familiarize the reader with the programming scheme of the MSP 3400C, two examples in the shape of flow diagrams are shown in the following sections.

## 6.4.1. Multistandard System B/G German DUAL FM

Fig. 6–1 shows a flow diagram for the CCU software, applied for the MSP 3400C in a TV set, which facilitates all standards according to System B/G. For the instructions used in the diagram, please refer to Table 6–12.

After having switched on the TV-set and having initialized the MSP 3400C (LOAD\_SEQ\_1/2), FM-mono sound is available.

Fig. 6–1 shows how to check for any stereo or bilingual audio information in channel 1. If successful, the MSP 3400C must be switched to the desired audio mode.

 Table 6–12: Sequences to initialize and start the MSP 3400C

| LOAD_SEQ_1/2: General Initialization                                                                                                                                                                         |                                     |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|--|--|--|
| 1. AD_CV<br>2. FIR_REG_1<br>3. FIR_REG_2<br>4. MODE_REG<br>5. DCO1_LO<br>6. DCO1_HI<br>7. DCO2_LO<br>8. DCO2_HI                                                                                              |                                     |  |  |  |  |
| FM_IDENT_CHECK: Decoding of the identification signal                                                                                                                                                        |                                     |  |  |  |  |
| <ol> <li>Evaluation of the stereo detection register (DFP register 0018<sub>hex</sub>, high part)</li> <li>If necessary, switch the corresponding sound channels within the audio processing part</li> </ol> |                                     |  |  |  |  |
| LOAD_SEQ_1: Reinitialization of Channel 1 without affecting Channel 2                                                                                                                                        |                                     |  |  |  |  |
| 1. FIR_REG_1<br>2. MODE_REG<br>3. DCO1_LO<br>4. DCO1_HI                                                                                                                                                      | (6 · 8 bit)<br>(12 bit)<br>(12 bit) |  |  |  |  |



**Fig. 6–1:** CCU software flow diagram: Standard B/G, t = threshold value for stereo/bilingual detection





## 6.4.2. Satellite Mode

Fig. 6–2 shows the simple flow diagram to be used for the MSP 3400C in a satellite receiver. For FM-mono operation, the corresponding FM carrier should preferably be processed at the MSPC-channel 2 or at the MSPC-channel 1 with FIR gain = 0 dB.

## 6.4.3. Automatic Search Function for FM-Carrier Detection

The AM demodulation ability of the MSP 3400C offers the possibility to calculate the "field strength" of the momentarily selected FM carrier, which can be read out by the CCU. In SAT receivers, this feature can be used to make automatic FM carrier search possible.

Therefore, the MSPC has to be switched to AM-mode (MODE\_REG[8]), FM-Prescale must be set to  $7F_{hex}$ =+127<sub>dez</sub>, and the FM DC Notch must be switched off. The sound-IF frequency range must now be "scanned" in the MSPC-channel 2 by means of the programmable quadrature mixer with an appropriate incremental frequency (i.e. 10 kHz).

After each incrementation, a field strength value is available at the quasi-peak detector output (quasi-peak detector source must be set to FM), which must be examined for relative maxima by the CCU. This results in either continuing search or switching the MSP 3400C back to FM demodulation mode.

During the search process, the FIR\_REG\_2 must be loaded with the coefficient set "AUTOSEARCH", which enables small bandwidth, resulting in appropriate field strength characteristics. The absolute field strength value (can be read out of "quasi peak detector output FM1") also gives information on whether a main FM carrier or a subcarrier was detected, and as a practical consequence, the FM bandwidth (FIR\_REG\_1/2) and the deemphasis (50  $\mu$ s or adaptive) can be switched automatically.

Due to the fact that a constant demodulation frequency offset of a few kHz, leads to a DC-level in the demodulated signal, a further fine tuning of the found carrier can be achieved by evaluating the "DC Level Readout FM1". Therefore, the FM DC Notch must be switched on, and the demodulator part must be switched back to FM-demodulation mode.

For a detailed description of the automatic search function, please refer to the corresponding MSP 3400C Windows software.

**Note:** The automatic search is still possible by evaluating only the DC Level Readout FM1 (DC Notch On) as it is described with the MSP 3410, but the above mentioned method is faster.

## 6.4.4. Automatic Standard Detection

The AM demodulation ability of the MSP 3400 C enables a simple method of deciding between standard B/G (FM-carrier at 5.5 MHz) and standard I (FM-carrier at 6.0 MHz). It is achieved by tuning the MSP 3400C in the AM-mode to the two discrete frequencies and evaluating the field strength via the DC level register or the quasi-peak detector output (Mode\_Reg, DC Notch, FM Prescale as described in section 6.4.3.).

## 7. Programming the Audio Processing Part

## 7.1. Summary of the DSP Control Registers

Control registers are 16 bit wide. Transmissions via  $I^2C$  bus have to take place in 16 bit words. Single data entries are 8 bit. Some of the defined 16 bit words are divided into low and high byte, thus holding two different control entities. All control registers are readable. Note: Unused parts of the 16 bit registers must be zero.

#### Table 7–1: DSP Control Registers

| Name                                    | l <sup>2</sup> C Bus<br>Address | High/<br>Low | Adjustable Range, Operational Modes                           | Reset Mode        |
|-----------------------------------------|---------------------------------|--------------|---------------------------------------------------------------|-------------------|
| Volume loudspeaker channel              | 0000 <sub>hex</sub> I           |              | [+12 dB –114 dB, MUTE]                                        | MUTE              |
| Volume / Mode loudspeaker channel       |                                 | L            | 1/8 dB Steps, Reduce Volume / Tone Control                    | 00 <sub>hex</sub> |
| Balance loudspeaker channel [L/R]       | 0001 <sub>hex</sub>             | н            | [0100 / 100 % and vv][–1270 / 0 dB and vv]                    | 100%/100%         |
| Balance Mode loudspeaker                |                                 | L            | [Linear mode / logarithmic mode]                              | linear mode       |
| Bass loudspeaker channel                | 0002 <sub>hex</sub>             | н            | [+20 dB –12 dB]                                               | 0 dB              |
| Treble loudspeaker channel              | 0003 <sub>hex</sub>             | н            | [+15 dB –12 dB]                                               | 0 dB              |
| Loudness loudspeaker channel            | 0004 <sub>hex</sub>             | Н            | [0 dB +17 dB]                                                 | 0 dB              |
| Loudness Filter Characteristic          |                                 | L            | [NORMAL, SUPER_BASS]                                          | NORMAL            |
| Spatial effect strength loudspeaker ch. | 0005 <sub>hex</sub>             | Н            | [-100%OFF+100%]                                               | OFF               |
| Spatial effect mode/customize           |                                 | L            | [SBE, SBE+PSE]                                                | SBE+PSE           |
| Volume headphone channel                | 0006 <sub>hex</sub>             | Н            | [+12 dB –114 dB, MUTE]                                        | MUTE              |
| Volume / Mode headphone channel         |                                 | L            | 1/8 dB Steps, Reduce Volume / Tone Control                    | 00 <sub>hex</sub> |
| Volume SCART channel                    | 0007 <sub>hex</sub>             | н            | [00 <sub>hex</sub> 7F <sub>hex</sub> ],[+12 dB –114 dB, MUTE] | 00 <sub>hex</sub> |
| Volume / Mode SCART channel             |                                 | L            | [Linear mode / logarithmic mode]                              | linear mode       |
| Loudspeaker channel source              | 0008 <sub>hex</sub>             | Н            | [FM, NICAM, SCART, I <sup>2</sup> S1, I <sup>2</sup> S2]      | FM                |
| Loudspeaker channel matrix              |                                 | L            | [SOUNDA, SOUNDB, STEREO, MONO]                                | SOUNDA            |
| Headphone channel source                | 0009 <sub>hex</sub>             | Н            | [FM, NICAM, SCART, I <sup>2</sup> S1, I <sup>2</sup> S2]      | FM                |
| Headphone channel matrix                |                                 | L            | [SOUNDA, SOUNDB, STEREO, MONO]                                | SOUNDA            |
| SCART1 channel source                   | 000a <sub>hex</sub>             | н            | [FM, NICAM, SCART, I <sup>2</sup> S1, I <sup>2</sup> S2]      | FM                |
| SCART1 channel matrix                   |                                 | L            | [SOUNDA, SOUNDB, STEREO, MONO]                                | SOUNDA            |
| I <sup>2</sup> S channel source         | 000b <sub>hex</sub>             | н            | [FM, NICAM, SCART, I <sup>2</sup> S1, I <sup>2</sup> S2]      | FM                |
| I <sup>2</sup> S channel matrix         |                                 | L            | [SOUNDA, SOUNDB, STEREO, MONO]                                | SOUNDA            |
| Quasi-peak detector source              | 000c <sub>hex</sub>             | н            | [FM, NICAM, SCART, I <sup>2</sup> S1, I <sup>2</sup> S2]      | FM                |
| Quasi-peak detector matrix              |                                 | L            | [SOUNDA, SOUNDB, STEREO, MONO]                                | SOUNDA            |
| Prescale SCART                          | 000d <sub>hex</sub>             | н            | [00 <sub>hex</sub> 7F <sub>hex</sub> ]                        | 00 <sub>hex</sub> |
| Prescale FM                             | 000e <sub>hex</sub>             | н            | [00 <sub>hex</sub> 7F <sub>hex</sub> ]                        | 00 <sub>hex</sub> |
| FM matrix                               |                                 | L            | [NO_MAT, GSTEREO, KSTEREO]                                    | NO_MAT            |

| Name                                           | I <sup>2</sup> C Bus<br>Address | High/<br>Low | Adjustable Range, Operational Modes                                           | Reset Mode        |
|------------------------------------------------|---------------------------------|--------------|-------------------------------------------------------------------------------|-------------------|
| Deemphasis FM                                  | 000f <sub>hex</sub>             | Н            | [OFF, 50 μs, 75 μs, J17]                                                      | 50 μs             |
| Adaptive Deemphasis FM                         |                                 | L            | [OFF, WP1]                                                                    | OFF               |
| Prescale I <sup>2</sup> S2                     | 0012 <sub>hex</sub>             | Н            | [00 <sub>hex</sub> 7F <sub>hex</sub> ]                                        | 10 <sub>hex</sub> |
| ACB Register (SCART Switches and DIG_OUT Pins) | 0013 <sub>hex</sub>             | H/L          | Bits [150]                                                                    | 00 <sub>hex</sub> |
| Beeper                                         | 0014 <sub>hex</sub>             | H/L          | [00 <sub>hex</sub> 7F <sub>hex</sub> ]/[00 <sub>hex</sub> 7F <sub>hex</sub> ] | 0/0               |
| Identification Mode                            | 0015 <sub>hex</sub>             | L            | [B/G, M]                                                                      | B/G               |
| Prescale I <sup>2</sup> S1                     | 0016 <sub>hex</sub>             | Н            | [00 <sub>hex</sub> 7F <sub>hex</sub> ]                                        | 10 <sub>hex</sub> |
| FM DC Notch                                    | 0017 <sub>hex</sub>             | L            | [ON, OFF]                                                                     | ON                |
| Mode Tone Control                              | 0020 <sub>hex</sub>             | Н            | [BASS/TREBLE, EQUALIZER]                                                      | BASS/TREE         |
| Equalizer loudspeaker ch. band 1               | 0021 <sub>hex</sub>             | Н            | [+12 dB –12 dB]                                                               | 0 dB              |
| Equalizer loudspeaker ch. band 2               | 0022 <sub>hex</sub>             | Н            | [+12 dB –12 dB]                                                               | 0 dB              |
| Equalizer loudspeaker ch. band 3               | 0023 <sub>hex</sub>             | Н            | [+12 dB –12 dB]                                                               | 0 dB              |
| Equalizer loudspeaker ch. band 4               | 0024 <sub>hex</sub>             | Н            | [+12 dB –12 dB]                                                               | 0 dB              |
| Equalizer loudspeaker ch. band 5               | 0025 <sub>hex</sub>             | Н            | [+12 dB –12 dB]                                                               | 0 dB              |
| Automatic Volume Correction                    | 0029 <sub>hex</sub>             | Н            | [off, on, decay time]                                                         | off               |
| Volume Subwoofer channel                       | 002Chex                         | Н            | [0dB –30 dB, mute]                                                            | 0 dB              |
| Subwoofer Channel Corner Frequency             | 002Dhex                         | Н            | [50 Hz 400 Hz]                                                                |                   |
| Subwoofer: Complementary Highpass              |                                 | L            | [off, on]                                                                     | off               |
| Balance headphone channel [L/R]                | 0030 <sub>hex</sub>             | Н            | [0100 / 100% and vv][–1270 / 0 dB and vv]                                     | 100%/100%         |
| Balance Mode headphone                         |                                 | L            | [Linear mode / logarithmic mode]                                              | linear mode       |
| Bass headphone channel                         | 0031 <sub>hex</sub>             | Н            | [+20 dB –12 dB]                                                               | 0 dB              |
| Treble headphone channel                       | 0032 <sub>hex</sub>             | Н            | [+15 dB –12 dB]                                                               | 0 dB              |
| Loudness headphone channel                     | 0033 <sub>hex</sub>             | Н            | [0 dB +17 dB]                                                                 | 0 dB              |
| Loudness filter characteristic                 |                                 | L            | [NORMAL, SUPER_BASS]                                                          | NORMAL            |

**Note:** For compatibility to new technical codes of the MSP 3400C, please consider the following compatibility restrictions: If adaptive deemphasis is switched on, 75 µs deemphasis must be activated.

| Volume<br>loudspeaker | 0000 <sub>hex</sub>    | 11 MSBs              |
|-----------------------|------------------------|----------------------|
| Volume<br>headphone   | 0006 <sub>hex</sub>    | 11 MSBs              |
| +12 dB                | 0111 1111 000×         | 7F0 <sub>hex</sub>   |
| +11.875 dB            | 0111 1110 111x         | 7EE <sub>hex</sub>   |
| +0.125 dB             | 0111 0011 001          | ۲32 <sub>hex</sub>   |
| 0 dB                  | 0111 0011 000          | ۲30 <sub>hex</sub>   |
| –0.125 dB             | 0111 0010 111>         | ۲2E <sub>hex</sub>   |
| -113.875dB            | 0000 0001 001          | x 012 <sub>hex</sub> |
| –114 dB               | 0000 0001 000          | x 010 <sub>hex</sub> |
| Mute                  | 0000 0000 xxx<br>RESET | x 00x <sub>hex</sub> |
| Fast Mute             | 1111 1111 111x         | FFE <sub>hex</sub>   |

7.1.1. Volume Loudspeaker Channel and Headphone Channel

The highest given positive 11-bit number  $(7F0_{hex})$  yields in a maximum possible gain of 12 dB. Decreasing the volume register by 1 LSB decreases the volume by 0.125 dB. Volume settings lower than the given minimum mute the output. With large scale input signals, positive volume settings may lead to signal clipping.

With Fast Mute, volume is reduced to mute position by digital volume only. Analog volume is not changed. This reduces any audible DC plops. Going back from Fast Mute should be done to the volume step before Fast Mute was activated.

| Clipping Mode<br>loudspeaker | 0000 <sub>hex</sub> | 3 LSBs           |
|------------------------------|---------------------|------------------|
| Clipping Mode<br>headphone   | 0006 <sub>hex</sub> | 3 LSBs           |
| Reduce Volume                | x000<br>RESET       | 0 <sub>hex</sub> |
| Reduce Tone Control          | x001                | 1 <sub>hex</sub> |
| Compromise Mode              | x010                | 2 <sub>hex</sub> |

If the clipping mode is set to "Reduce Volume", the following clipping procedure is used: To prevent severe clipping effects with bass, treble, or equalizer boosts, the internal volume is automatically limited to a level where, in combination with either bass, treble, or equalizer setting, the amplification does not exceed 12 dB.

If the clipping mode is "Reduce Tone Control", the bass or treble value is reduced if amplification exceeds  $12 \, dB$ . If the equalizer is switched on, the gain of those bands is reduced, where amplification together with volume exceeds  $12 \, dB$ .

If the clipping mode is "Compromise Mode", the bass or treble value and volume are reduced half and half if amplification exceeds 12 dB (see example below). If the equalizer is switched on, the gain of those bands is reduced half and half, where amplification together with volume exceeds 12 dB.

| Example:       | Vol.:<br>+6 dB | Bass:<br>+9 dB | Treble:<br>+5 dB |
|----------------|----------------|----------------|------------------|
| Red. Volume    | 3              | 9              | 5                |
| Red. Tone Con. | 6              | 6              | 5                |
| Compromise     | 4.5            | 7.5            | 5                |

## 7.1.2. Balance Loudspeaker and Headphone Channel

Positive balance settings reduce the left channel without affecting the right channel; negative settings reduce the right channel leaving the left channel unaffected. In linear mode, a step by 1 LSB decreases or increases the balance by about 0.8% (exact figure: 100/127). In logarithmic mode, a step by 1 LSB decreases or increases the balance by 1 dB.

| Balance Mode<br>loudspeaker | 0001 <sub>hex</sub> | LSB              |
|-----------------------------|---------------------|------------------|
| Balance Mode<br>headphone   | 0030 <sub>hex</sub> | LSB              |
| linear                      | xxx0<br>RESET       | 0 <sub>hex</sub> |
| logarithmic                 | xxx1                | 1 <sub>hex</sub> |

| Linear Mode                          |                     |                   |
|--------------------------------------|---------------------|-------------------|
| Balance loudspeaker<br>channel [L/R] | 0001 <sub>hex</sub> | н                 |
| Balance headphone<br>channel [L/R]   | 0030 <sub>hex</sub> | н                 |
| Left muted, Right 100%               | 0111 1111           | 7F <sub>hex</sub> |
| Left 0.8%, Right 100%                | 0111 1110           | 7E <sub>hex</sub> |
| Left 99.2%, Right 100%               | 0000 0001           | 01 <sub>hex</sub> |
| Left 100%, Right 100%                | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| Left 100%, Right 99.2%               | 1111 1111           | FF <sub>hex</sub> |
| Left 100%, Right 0.8%                | 1000 0010           | 82 <sub>hex</sub> |
| Left 100%, Right muted               | 1000 0001           | 81 <sub>hex</sub> |

| Logarithmic Mode                     |                     |                   |
|--------------------------------------|---------------------|-------------------|
| Balance loudspeaker<br>channel [L/R] | 0001 <sub>hex</sub> | Н                 |
| Balance headphone channel [L/R]      | 0030 <sub>hex</sub> | Н                 |
| Left –127 dB, Right 0 dB             | 0111 1111           | 7F <sub>hex</sub> |
| Left –126 dB, Right 0 dB             | 0111 1110           | 7E <sub>hex</sub> |
| Left –1 dB, Right 0 dB               | 0000 0001           | 01 <sub>hex</sub> |
| Left 0 dB, Right 0 dB                | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| Left 0 dB, Right –1 dB               | 1111 1111           | FF <sub>hex</sub> |
| Left 0 dB, Right –127 dB             | 1000 0001           | 81 <sub>hex</sub> |
| Left 0 dB, Right –128 dB             | 1000 0000           | 80 <sub>hex</sub> |

| Bass loudspeaker | 0002 <sub>hex</sub>             | Н                                      |
|------------------|---------------------------------|----------------------------------------|
| Bass headphone   | 0031 <sub>hex</sub>             | Н                                      |
| +20 dB           | 0111 1111                       | 7F <sub>hex</sub>                      |
| +18 dB           | 0111 1000                       | 78 <sub>hex</sub>                      |
| +16 dB           | 0111 0000                       | 70 <sub>hex</sub>                      |
| +14 dB           | 0110 1000                       | 68 <sub>hex</sub>                      |
| +12 dB           | 0110 0000                       | 60 <sub>hex</sub>                      |
| +11 dB           | 0101 1000                       | 58 <sub>hex</sub>                      |
| +1 dB            | 0000 1000                       | 08 <sub>hex</sub>                      |
|                  |                                 |                                        |
| +1/8 dB          | 0000 0001                       | 01 <sub>hex</sub>                      |
| +1/8 dB<br>0 dB  | 0000 0001<br>0000 0000<br>RESET | 01 <sub>hex</sub><br>00 <sub>hex</sub> |
|                  | 0000 0000                       |                                        |
| 0 dB             | 0000 0000<br>RESET              | 00 <sub>hex</sub>                      |
| 0 dB<br>1/8 dB   | 0000 0000<br>RESET<br>1111 1111 | 00 <sub>hex</sub><br>FF <sub>hex</sub> |

With positive bass settings, internal overflow may occur even with overall volume less than 0 dB. This will lead to a clipped output signal. Therefore, it is not recommended to set bass to a value that, in conjunction with volume, would result in an overall positive gain.

Loudspeaker channel: Bass and Equalizer cannot work simultaneously (see Table: Mode Tone Control). If Equalizer is used, Bass and Treble coefficients must be set to zero and vice versa.

| 7.1.4. Treble Loudspeaker and Headphone Channel |  |
|-------------------------------------------------|--|
|-------------------------------------------------|--|

| Treble loudspeaker | 0003 <sub>hex</sub> | н                 |
|--------------------|---------------------|-------------------|
| Treble headphone   | 0032 <sub>hex</sub> | н                 |
| +15 dB             | 0111 1000           | 78 <sub>hex</sub> |
| +14 dB             | 0111 0000           | 70 <sub>hex</sub> |
| +1 dB              | 0000 1000           | 08 <sub>hex</sub> |
| +1/8 dB            | 0000 0001           | 01 <sub>hex</sub> |
| 0 dB               | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| –1/8 dB            | 1111 1111           | FF <sub>hex</sub> |
| –1 dB              | 1111 1000           | F8 <sub>hex</sub> |
| –11 dB             | 1010 1000           | A8 <sub>hex</sub> |
| –12 dB             | 1010 0000           | A0 <sub>hex</sub> |

With positive treble settings, internal overflow may occur even with overall volume less than 0 dB. This will lead to a clipped output signal. Therefore, it is not recommended to set treble to a value that, in conjunction with volume, would result in an overall positive gain.

Loudspeaker channel: Treble and Equalizer cannot work simultaneously (see Table: Mode Tone Control). If Equalizer is used, Bass and Treble coefficients must be set to zero and vice versa.

| Loudness<br>loudspeaker | 0004 <sub>hex</sub> | н                 |
|-------------------------|---------------------|-------------------|
| Loudness<br>headphone   | 0033 <sub>hex</sub> | н                 |
| +17 dB                  | 0100 0100           | 44 <sub>hex</sub> |
| +16 dB                  | 0100 0000           | 40 <sub>hex</sub> |
| +1 dB                   | 0000 0100           | 04 <sub>hex</sub> |
| 0 dB                    | 0000 0000<br>RESET  | 00 <sub>hex</sub> |

## 7.1.5. Loudness Loudspeaker and Headphone Channel

| Mode Loudness<br>loudspeaker          | 0004 <sub>hex</sub> | L                 |
|---------------------------------------|---------------------|-------------------|
| Mode Loudness<br>headphone            | 0033 <sub>hex</sub> | L                 |
| Normal (constant volume at 1 kHz)     | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| Super Bass (constant volume at 2 kHz) | 0000 0100           | 04 <sub>hex</sub> |

Loudness increases the volume of low and high frequency signals, while keeping the amplitude of the 1 kHz reference frequency constant. The intended loudness has to be set according to the actual volume setting. Because loudness introduces gain, it is not recommended to set loudness to a value that ,in conjunction with volume, would result in an overall positive gain.

By means of 'Mode Loudness', the corner frequency for bass amplification can be set to two different values. In Super Bass mode, the corner frequency is shifted up. The point of constant volume is shifted from 1 kHz to 2 kHz.

## 7.1.6. Spatial Effects Loudspeaker Channel

| Spatial effect strength loudspeaker channel               | 0005 <sub>hex</sub> | Н                 |
|-----------------------------------------------------------|---------------------|-------------------|
| Enlargement 100%                                          | 0111 1111           | 7F <sub>hex</sub> |
| Enlargement 50%                                           | 0011 1111           | 3F <sub>hex</sub> |
| Enlargement 1.5%                                          | 0000 0001           | 01 <sub>hex</sub> |
| Effect off                                                | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| Reduction 1.5%                                            | 1111 1111           | FF <sub>hex</sub> |
| Reduction 50%                                             | 1100 0000           | C0 <sub>hex</sub> |
| Reduction 100%                                            | 1000 0000           | 80 <sub>hex</sub> |
| Spatial Effect Mode                                       | 0005 <sub>hex</sub> | [7:4]             |
| Stereo Basewidth En-<br>largement (SBE) and               | 0000<br>RESET       | 0 <sub>hex</sub>  |
| Pseudo Stereo Éffect<br>(PSE). (Mode A)                   | 0000                | 0 <sub>hex</sub>  |
| Stereo Basewidth En-<br>largement (SBE) only.<br>(Mode B) | 0010                | 2 <sub>hex</sub>  |
| Spatial Effect Cus-<br>tomize Coefficient                 | 0005 <sub>hex</sub> | [3:0]             |
| max high pass gain                                        | 0000<br>RESET       | 0 <sub>hex</sub>  |
| 2/3 high pass gain                                        | 0010                | 2 <sub>hex</sub>  |
| 1/3 high pass gain                                        | 0100                | 4 <sub>hex</sub>  |
| min high pass gain                                        | 0110                | 6 <sub>hex</sub>  |
| automatic                                                 | 1000                | 8 <sub>hex</sub>  |

There are several spatial effect modes available:

Mode A (low byte =  $00_{hex}$ ) is compatible to the formerly used spatial effect. Here, the kind of spatial effect depends on the source mode. If the incoming signal is in mono mode, Pseudo Stereo Effect is active; for stereo signals, Pseudo Stereo Effect and Stereo Basewidth Enlargement is effective. The strength of the effect is controllable by the upper byte. A negative value reduces the stereo image. A rather strong spatial effect is recommended for small TV sets where loudspeaker spacing is rather close. For large screen TV sets, a more moderate spatial effect is recommended. In mode A, even in case of stereo input signals, Pseudo Stereo Effect is active, which reduces the center image.

In Mode B, only Stereo Basewidth Enlargement is effective. For mono input signals, the Pseudo Stereo Effect has to be switched on. It is worth mentioning, that all spatial effects affect amplitude and phase response. With the lower 4 bits, the frequency response can be customized. A value of  $0000_{bin}$ yields a flat response for center signals (L = R) but a high pass function of L or R only signals. A value of  $0110_{bin}$ has a flat response for L or R only signals but a lowpass function for center signals. By using  $1000_{bin}$ , the frequency response is automatically adapted to the sound material by choosing an optimal high pass gain.

## 7.1.7. Volume SCART

| Volume Mode SCART | 0007 <sub>hex</sub> | LSB              |
|-------------------|---------------------|------------------|
| linear            | xxx0<br>RESET       | 0 <sub>hex</sub> |
| logarithmic       | xxx1                | 1 <sub>hex</sub> |

| Linear Mode                                                            |                     |                   |
|------------------------------------------------------------------------|---------------------|-------------------|
| Volume SCART                                                           | 0007 <sub>hex</sub> | н                 |
| OFF                                                                    | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| 0 dB gain<br>(digital full scale (FS)<br>to 2 V <sub>RMS</sub> output) | 0100 0000           | 40 <sub>hex</sub> |
| +6 dB gain (–6 dBFS<br>to 2 V <sub>RMS</sub> output)                   | 0111 1111           | 7F <sub>hex</sub> |

| Logarithmic Mode |                                            |  |
|------------------|--------------------------------------------|--|
| Volume SCART     | 0007 <sub>hex</sub> 11 MSBs                |  |
| +12 dB           | 0111 1111 000x 7F0 <sub>hex</sub>          |  |
| +11.875 dB       | 0111 1110 111x 7EE <sub>hex</sub>          |  |
| +0.125 dB        | 0111 0011 001x 732 <sub>hex</sub>          |  |
| 0 dB             | 0111 0011 000x 730 <sub>hex</sub>          |  |
| –0.125 dB        | 0111 0010 111x 72E <sub>hex</sub>          |  |
| –113.875 dB      | 0000 0001 001x 012 <sub>hex</sub>          |  |
| –114 dB          | 0000 0001 000x 010 <sub>hex</sub>          |  |
| Mute             | 0000 0000 0000 000 <sub>hex</sub><br>RESET |  |

## 7.1.8. Channel Source Modes

| Loudspeaker channel source      | 0008 <sub>hex</sub> | н                 |
|---------------------------------|---------------------|-------------------|
| Headphone channel source        | 0009 <sub>hex</sub> | н                 |
| SCART channel source            | 000a <sub>hex</sub> | н                 |
| I <sup>2</sup> S channel source | 000b <sub>hex</sub> | н                 |
| Quasi-peak detector source      | 000c <sub>hex</sub> | н                 |
| FM                              | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| NONE (MSP3410: NICAM)           | 0000 0001           | 01 <sub>hex</sub> |
| SCART                           | 0000 0010           | 02 <sub>hex</sub> |
| SBUS12                          | 0000 0011           | 03 <sub>hex</sub> |
| SBUS34                          | 0000 0100           | 04 <sub>hex</sub> |
| l <sup>2</sup> S1               | 0000 0101           | 05 <sub>hex</sub> |
| l <sup>2</sup> S2               | 0000 0110           | 06 <sub>hex</sub> |

**Note:** For Headphone output it is also possible to select a subwoofer signal derived from the Loudspeaker channel. For more details see section 7.1.23.

#### 7.1.9. Channel Matrix Modes (see also Table 4-1)

| Loudspeaker channel matrix          | 0008 <sub>hex</sub> | L                 |
|-------------------------------------|---------------------|-------------------|
| Headphone channel matrix            | 0009 <sub>hex</sub> | L                 |
| SCART channel matrix                | 000a <sub>hex</sub> | L                 |
| I <sup>2</sup> S channel matrix     | 000b <sub>hex</sub> | L                 |
| Quasi-peak detector-<br>matrix      | 000c <sub>hex</sub> | L                 |
| SOUNDA / LEFT /<br>MSP-IF-CHANNEL2  | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| SOUNDB / RIGHT /<br>MSP-IF-CHANNEL1 | 0001 0000           | 10 <sub>hex</sub> |
| STEREO                              | 0010 0000           | 20 <sub>hex</sub> |
| MONO                                | 0011 0000           | 30 <sub>hex</sub> |
| SUM/DIFF                            | 0100 0000           | 40 <sub>hex</sub> |
| AB_XCHANGE                          | 0101 0000           | 50 <sub>hex</sub> |
| INVERT_B                            | 0110 0000           | 60 <sub>hex</sub> |

The sum/difference mode can be used together with the quasi-peak detector to determine the sound material mode. If the difference signal on channel B (right) is near to zero, and the sum signal on channel A (left) is high, the incoming audio signal is mono. If there is a significant level on the difference signal, the incoming audio is stereo.

## 7.1.10. SCART Prescale

| Volume Prescale<br>SCART                                              | 000d <sub>hex</sub> | н                 |
|-----------------------------------------------------------------------|---------------------|-------------------|
| OFF                                                                   | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| 0 dB gain (2 V <sub>RMS</sub> in-<br>put to digital full scale)       | 0001 1001           | 19 <sub>hex</sub> |
| +14 dB gain<br>(400 mV <sub>RMS</sub> input to<br>digital full scale) | 0111 1111           | 7F <sub>hex</sub> |

#### 7.1.11. FM Prescale

| Volume Prescale FM<br>(normal FM mode)                                                       | 000e <sub>hex</sub> | н                 |
|----------------------------------------------------------------------------------------------|---------------------|-------------------|
| OFF                                                                                          | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| Maximum Volume<br>(28 kHz deviation <sup>1)</sup><br>recommended FIR-<br>bandwidth: 130 kHz) | 0111 1111           | 7F <sub>hex</sub> |
| Deviation 50 kHz <sup>1)</sup><br>recommended FIR-<br>bandwidth: 200 kHz                     | 0100 1000           | 48 <sub>hex</sub> |
| Deviation 75 kHz <sup>1)</sup><br>recommended FIR-<br>bandwidth: 200 or<br>280 kHz           | 0011 0000           | 30 <sub>hex</sub> |
| Deviation 150 kHz <sup>1)</sup><br>recommended FIR-<br>bandwidth: 380 kHz                    | 0001 1000           | 18 <sub>hex</sub> |
| Maximum deviation<br>192 kHz <sup>1)</sup><br>recommended FIR-<br>bandwidth: 380 kHz         | 0001 0011           | 13 <sub>hex</sub> |
| Prescale for adaptive<br>deemphasis WP1<br>recommended FIR-<br>bandwidth: 130 kHz            | 0001 0000           | 10 <sub>hex</sub> |
| Volume Prescale FM<br>(High Deviation<br>Mode)                                               | 000e <sub>hex</sub> | Н                 |
| Deviation 150 kHz <sup>1)</sup><br>recommended FIR-<br>bandwidth: 380 kHz                    | 0011 0000           | 30 <sub>hex</sub> |
| Maximum deviation<br>384 kHz <sup>1)</sup><br>recommended FIR-<br>bandwidth: 500 kHz         | 0001 0011           | 13 <sub>hex</sub> |

For the **High Deviation Mode**, the FM prescaling values can be used in the range between  $13_{hex}$  to  $30_{hex}$ . Please consider the internal reduction of 6 dB for this mode. The FIR-bandwidth should be selected to 500 kHz.

<sup>1)</sup> Given deviations will result in internal digital full scale signals. Appropriate clipping headroom has to be set by the customer. This can be done by decreasing the listed values by a specific factor.
## 7.1.12. FM Matrix Modes (see also Table 4-1)

| FM matrix | 000e <sub>hex</sub> | L                 |
|-----------|---------------------|-------------------|
| NO MATRIX | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| GSTEREO   | 0000 0001           | 01 <sub>hex</sub> |
| KSTEREO   | 0000 0010           | 02 <sub>hex</sub> |

NO\_MATRIX is used for terrestrial mono or satellite stereo sound. GSTEREO dematrixes (L+R, 2R) to (2L, 2R)and is used for German dual carrier stereo system (Standard B/G). KSTEREO dematrixes (L+R, L-R) to (2L, 2R) and is used for the Korean dual carrier stereo system (Standard M).

## 7.1.13. FM Fixed Deemphasis

| Deemphasis FM | 000f <sub>hex</sub> | Η                 |
|---------------|---------------------|-------------------|
| 50 μs         | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| 75 μs         | 0000 0001           | 01 <sub>hex</sub> |
| J17           | 0000 0100           | 04 <sub>hex</sub> |
| OFF           | 0011 1111           | 3F <sub>hex</sub> |

### 7.1.14. FM Adaptive Deemphasis

| FM Adaptive<br>Deemphasis WP1 | 000f <sub>hex</sub> | L                 |
|-------------------------------|---------------------|-------------------|
| OFF                           | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| WP1                           | 0011 1111           | 3F <sub>hex</sub> |

Must be set to 'OFF' in case of dual carrier stereo (German or Korean). If 'ON', FM fixed deemphasis must be set to 75  $\mu s.$ 

## 7.1.15. I<sup>2</sup>S1 and I<sup>2</sup>S2 Prescale

| Prescale I <sup>2</sup> S1 | 0016 <sub>hex</sub> H      |
|----------------------------|----------------------------|
| Prescale I <sup>2</sup> S2 | 0012 <sub>hex</sub> H      |
| OFF                        | 00 <sub>hex</sub>          |
| 0 dB gain                  | 10 <sub>hex</sub><br>RESET |
| +18 dB gain                | 7F <sub>hex</sub>          |

## 7.1.16. ACB Register, Definition of the SCART-Switches and DIG\_CTR\_OUT Pins

| ACB Register                                                                                                                                               | 0013 <sub>hex</sub>                              | н     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------|
| DSP In<br>Selection of Source:<br>SC_1_IN<br>MONO_IN<br>SC_2_IN<br>SC_3_IN                                                                                 | xxxx xx00<br>xxxx xx01<br>xxxx xx10<br>xxxx xx11 | RESET |
| SC_1_OUT_L/R<br>Selection of Source:<br>SC_3_IN<br>SC_2_IN<br>MONO_IN<br>DA_SCART                                                                          | xxxx 00xx<br>xxxx 01xx<br>xxxx 10xx<br>xxxx 11xx | RESET |
| SC_2_OUT_L/R<br>Selection of Source:<br>DA_SCART<br>SC_1_IN<br>MONO_IN                                                                                     | xx00 xxxx<br>xx01 xxxx<br>xx10 xxxx              | RESET |
| DIG_CTR_OUT1<br>low<br>high                                                                                                                                | x0xx xxxx<br>x1xx xxxx                           | RESET |
| DIG_CTR_OUT2<br>low<br>high                                                                                                                                | 0xxx xxxx<br>1xxx xxxx                           | RESET |
| RESET: The RESET state is taken at the time of<br>the first write transmission on the control bus to<br>the audio processing part (DSP). By writing to the |                                                  |       |

ACB register first, the RESET state can be rede-

fined.

## 7.1.17. Beeper

| Beeper Volume                           | 0014 <sub>hex</sub> | Н                 |
|-----------------------------------------|---------------------|-------------------|
| OFF                                     | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| Maximum Volume (full digital scale FDS) | 0111 1111           | 7F <sub>hex</sub> |
| Beeper Frequency                        | 0014 <sub>hex</sub> | 1                 |
|                                         | Hex                 | <b>L</b>          |
| 16 Hz (lowest)                          | 0000 0001           | 01 <sub>hex</sub> |
| 16 Hz (lowest)<br>1 kHz                 |                     | 01 <sub>hex</sub> |

A squarewave beeper can be added to the loudspeaker channel and the headphone channel. The addition point is just before loudness and volume adjustment.

## 7.1.18. Identification Mode

| Identification Mode             | 0015 <sub>hex</sub> | L                 |
|---------------------------------|---------------------|-------------------|
| Standard B/G (German<br>Stereo) | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| Standard M (Korean<br>Stereo)   | 0000 0001           | 01 <sub>hex</sub> |
| Reset of Ident-Filter           | 0011 1111           | 3F <sub>hex</sub> |

To shorten the response time of the identification algorithm after a program change between two FM-stereo capable programs, the reset of ident-filter can be applied.

Sequence:

- 1. Program change
- 2. Reset ident-filter
- 3. Wait at least 1 msec.
- 4. Set identification mode back to standard B/G or M
- 5. Wait approx. 1 sec.
- 6. Read stereo detection register

## 7.1.19. FM DC Notch

| FM DC Notch | 0017 <sub>hex</sub> | L                 |
|-------------|---------------------|-------------------|
| ON          | 0000 0000<br>Reset  | 00 <sub>hex</sub> |
| OFF         | 0011 1111           | 3F <sub>hex</sub> |

The DC compensation filter (FM DC Notch) for FM input can be switched off. This is used to speed up the automatic search function (see sector 6.4.3.). In normal FMmode, the FM DC Notch should be switched on.

## 7.1.20. Mode Tone Control

| Mode Tone Control | 00020 <sub>hex</sub> | н                 |
|-------------------|----------------------|-------------------|
| Bass and Treble   | 0000 0000<br>RESET   | 00 <sub>hex</sub> |
| Equalizer         | 1111 1111            | FF <sub>hex</sub> |

By means of 'Mode Tone Control', Bass/Treble or Equalizer may be activated.

| Band 1 (below 120 Hz)    | 0021 <sub>hex</sub> | н                 |
|--------------------------|---------------------|-------------------|
| Band 2 (Center: 500 Hz)  | 0022 <sub>hex</sub> | Н                 |
| Band 3 (Center: 1.5 kHz) | 0023 <sub>hex</sub> | Н                 |
| Band 4 (Center: 5 kHz)   | 0024 <sub>hex</sub> | н                 |
| Band 5 (above 10kHz)     | 0025 <sub>hex</sub> | Н                 |
| +12 dB                   | 0110 0000           | 60 <sub>hex</sub> |
| +11 dB                   | 0101 1000           | 58 <sub>hex</sub> |
| +1 dB                    | 0000 1000           | 08 <sub>hex</sub> |
| +1/8 dB                  | 0000 0001           | 01 <sub>hex</sub> |
| 0 dB                     | 0000 0000<br>RESET  | 00 <sub>hex</sub> |
| -1/8 dB                  | 1111 1111           | FF <sub>hex</sub> |
| –1 dB                    | 1111 1000           | F8 <sub>hex</sub> |
| –11dB                    | 1010 1000           | A8 <sub>hex</sub> |
| –12 dB                   | 1010 0000           | A0 <sub>hex</sub> |

7.1.21. Equalizer Loudspeaker Channel

With positive equalizer settings, internal overflow may occur even with overall volume less than 0 dB. This will lead to a clipped output signal. Therefore, it is not recommended to set equalizer bands to a value that, in conjunction with volume, would result in an overall positive gain.

Equalizer must not be used simultaneously with Bass and Treble (Mode Tone Control must be set to FF to use the Equalizer).

## 7.1.22. Automatic Volume Correction (AVC)

| AVC   | on/off                          | 0029hex                      | [15:12]                      |
|-------|---------------------------------|------------------------------|------------------------------|
| AVC   | off and Reset of int. variables | 0000<br>RESET                | Ohex                         |
| AVC   | on                              | 1000                         | 8hex                         |
| AVC   | Decay Time                      | 0029hex                      | [11:8]                       |
| 2 sec | (middle)                        | 1000<br>0100<br>0010<br>0001 | 8hex<br>4hex<br>2hex<br>1hex |

Different sound sources (e.g. Terrestrial channels, SAT channels or SCART) fairly often don't have the same volume level. Advertisement during movies as well has mostly a different (higher) volume level, than the movie itself. The Automatic Volume Correction (AVC) solves this problem and equalizes the volume levels.

The absolute value of the incoming signal is fed into a filter with 16ms attack time and selectable decay time. The decay time must be adjusted as shown in the table above. This attack/decay filter block works similar to a peak hold function. The volume correction value with it's quasi continuous step width is calculated using the attack/decay filter output.

The Automatic Volume Correction works with an internal reference level of -18 dBFS. This means, input signals with a volume level of -18 dBFS will not be affected by the AVC. If the input signals vary in a range of -24 dB to 0 dB the AVC compensates this.

Example: A static input signal of 1 kHz on Scart has an output level as shown in the table below.

| Scart Input<br>0dbr = 2 Vrms                                                    | Volume<br>Correc-<br>tion | Main Output<br>0dBr = 1.4 Vrms |
|---------------------------------------------------------------------------------|---------------------------|--------------------------------|
| 0 dBr                                                                           | –18 dB                    | –18 dBr                        |
| –6 dBr                                                                          | –12 dB                    | –18 dBr                        |
| –12 dBr                                                                         | –6 dB                     | –18 dBr                        |
| –18 dBr                                                                         | –0 dB                     | –18 dBr                        |
| –24 dBr                                                                         | + 6 dB                    | –18 dBr                        |
| –30 dBr                                                                         | + 6 dB                    | –24 dBr                        |
| Loudspeaker Volume = 73h = 0 dBFS<br>Scart Prescale = 20h i.e. 2.0 Vrms = 0dBFS |                           |                                |

To reset the internal variables, the AVC should be switched off and on during any channel or source change. For standard applications, the recommended decay time is 4sec.

**Note:** AVC should not be used in any Dolby Prologic modes, except PANORAMA, where no other than the loudspeaker output is active.

# 7.1.23. Subwoofer on Headphone Output

The subwoofer channel is created by combining the left and right loudspeaker channels ((L+R)/2) directly behind the tone control filter block. A third order lowpass filter with programmable corner frequency and volume adjustment respectively to the loudspeaker channel output is performed to the bass-signal. Additionally, at the loudspeaker channels, a complementary high pass filter can be switched on. The subwoofer channel output can be switched to the headphone D/A converter alternatively with the headphone output.

| Subwoofer Channel<br>Volume Adjust | 002Chex            | Н     |
|------------------------------------|--------------------|-------|
| 0 dB                               | 0000 0000<br>RESET | 00hex |
| -1 dB                              | 1111 1111          | FFhex |
| –29 dB                             | 1110 0011          | E3hex |
| –30 dB                             | 1110 0010          | E2hex |
| Mute                               | 1000 0000          | 80hex |

| Subwoofer Channel<br>Corner Frequency                | 002Dhex H              |                |  |  |
|------------------------------------------------------|------------------------|----------------|--|--|
| 50 Hz 400 Hz<br>e.g. 50 Hz = 5 int<br>400 Hz = 40int | 0000 0101<br>0010 1000 | 05hex<br>28hex |  |  |
| Headphone Output                                     | 002Dhex                | [7:4]          |  |  |
| Headphone                                            | 0000                   | 0hex           |  |  |
| Subwoofer                                            | 1000                   | 8hex           |  |  |
| Subwoofer: Comple-<br>mentary Highpass               | 002Dhex                | [3:0]          |  |  |
| HP off                                               | 0000                   | 0hex           |  |  |
| HP on                                                | 0001                   | 1hex           |  |  |

**Note:** If subwoofer is chosen for headphone output, the corner frequency must be set to the desired value, before the loudspeaker volume is set. This is to avoid plop noise.

# 7.2. Exclusions

In general, all functions can be switched independently of the others. One exception exists:

1. If the adaptive deemphasis is activated (Reg.  $000f_{hex}$  L), the FM fixed deemphasis (Reg.  $000f_{hex}$  H) must be set to 75  $\mu s.$ 

## 7.3. Summary of Readable Registers

All readable registers are 16 bit wide. Transmissions via  $I^2C$  bus have to take place in 16 bit words. Single data entries are 8 bit. Some of the defined 16 bit words are divided into low and high byte, thus holding two different control entities.

These registers are not writeable.

| Name                       | Address             | High/Low | Output Range                             |                        |
|----------------------------|---------------------|----------|------------------------------------------|------------------------|
| Stereo detection register  | 0018 <sub>hex</sub> | Н        | [80 <sub>hex</sub> 7F <sub>hex</sub> ]   | 8 bit two's complement |
| Quasi peak readout left    | 0019 <sub>hex</sub> | H&L      | [00 <sub>hex</sub> 7FFF <sub>hex</sub> ] | 16 bit binary          |
| Quasi peak readout right   | 001a <sub>hex</sub> | H&L      | [00 <sub>hex</sub> 7FFF <sub>hex</sub> ] | 16 bit binary          |
| DC level readout FM1/Ch2–L | 001b <sub>hex</sub> | H&L      | [00 <sub>hex</sub> 7FFF <sub>hex</sub> ] | 16 bit binary          |
| DC level readout FM2/Ch1–R | 001c <sub>hex</sub> | H&L      | [00 <sub>hex</sub> 7FFF <sub>hex</sub> ] | 16 bit binary          |
| MSP hardware version code  | 001e <sub>hex</sub> | н        | [00 <sub>hex</sub> FF <sub>hex</sub> ]   |                        |
| MSP major revision code    |                     | L        | [00 <sub>hex</sub> FF <sub>hex</sub> ]   |                        |
| MSP product code           | 001f <sub>hex</sub> | н        | [00 <sub>hex</sub> 0A <sub>hex</sub> ]   |                        |
| MSP ROM version code       |                     | L        | [00 <sub>hex</sub> FF <sub>hex</sub> ]   |                        |

## 7.3.1. Stereo Detection Register

| Stereo Detection<br>Register | 0018 <sub>hex</sub> H                                   |  |  |
|------------------------------|---------------------------------------------------------|--|--|
| Stereo Mode                  | Reading<br>(two's complement)                           |  |  |
| MONO                         | near zero                                               |  |  |
| STEREO                       | positive value (ideal<br>reception: 7F <sub>hex</sub> ) |  |  |
| BILINGUAL                    | negative value (ideal<br>reception: 80 <sub>hex)</sub>  |  |  |

## 7.3.2. Quasi Peak Detector

| Quasi peak readout<br>left  | 0019 <sub>hex</sub>                                                 | H+L |  |
|-----------------------------|---------------------------------------------------------------------|-----|--|
| Quasi peak readout<br>right | 001a <sub>hex</sub>                                                 | H+L |  |
| Quasi peak readout          | [0 <sub>hex</sub> 7FFF <sub>hex</sub> ]<br>values are 16 bit binary |     |  |

The quasi peak readout register can be used to read out the quasi peak level of any input source, in order to adjust all inputs to the same normalized listening level. The refresh rate is 32 kHz. The feature is based on a filter time constant:

attack-time: 1.3 ms decay-time: 37 ms

## 7.3.3. DC Level Register

| DC level readout FM1 | 001b <sub>hex</sub>                                                 | H+L |  |
|----------------------|---------------------------------------------------------------------|-----|--|
| DC level readout FM2 | 001c <sub>hex</sub>                                                 | H+L |  |
| DC Level             | [0 <sub>hex</sub> 7FFF <sub>hex</sub> ]<br>values are 16 bit binary |     |  |

The DC level register measures the DC component of the incoming FM signals (FM1 and FM2). This can be used for seek functions in satellite receivers and for IF FM frequencies fine tuning. For further processing, the DC content of the demodulated FM signals is suppressed. The time constant  $\tau$ , defining the transition time of the DC Level Register, is approximately 28 ms.

## 7.3.4. MSP Hardware Version Code

| Hardware Version       | 001e <sub>hex</sub> H                  |  |  |
|------------------------|----------------------------------------|--|--|
| Hardware Version       | [00 <sub>hex</sub> FF <sub>hex</sub> ] |  |  |
| MSP 3400C – <b>C</b> 8 | 03 <sub>hex</sub>                      |  |  |

A change in the hardware version code defines hardware optimizations that may have influence on the chip's behavior. The readout of this register is identical to the hardware version code in the chip's imprint.

## 7.3.5. MSP Major Revision Code

| Major Revision | 001e <sub>hex</sub> L |
|----------------|-----------------------|
| MSP 3400C      | 03 <sub>hex</sub>     |

The MSP 3400C is the third generation of ICs in the MSP family.

## 7.3.6. MSP Product Code

| Product          | 001f <sub>hex</sub> | Н                    |
|------------------|---------------------|----------------------|
| MSP 3400C        | 0000 0000           | 00 <sub>hex</sub>    |
| MSP 3400         | 0000 1010           | 0A <sub>hex</sub> 1) |
| MSP 34 <b>10</b> | 0000 1010           | 0A <sub>hex</sub>    |

<sup>1)</sup> Note: The MSP 3400 hardware is identical to the MSP 3410. Therefore, the family code readout will show 'MSP 3410' instead of its label 'MSP 3400'.

## 7.3.7. MSP ROM Version Code

| ROM Version             | 001f <sub>hex</sub> L                  |
|-------------------------|----------------------------------------|
| Major software revision | [00 <sub>hex</sub> FF <sub>hex</sub> ] |
| MSP 3400C – B <b>5</b>  | 0000 0101 05 <sub>hex</sub>            |
| MSP 3400C – C <b>6</b>  | 0000 0110 06 <sub>hex</sub>            |
| MSP 3400C – C <b>8</b>  | 0000 1000 08 <sub>hex</sub>            |

A change in the ROM version code defines internal software optimizations, that may have influence on the chip's behavior, e.g. new features may have been included. While a software change is intended to create no compatibility problems, customers that want to use the new functions can identify new MSP 3400C versions according to this number. The readout of this register is identical to the ROM version code in the chip's imprint.

## 8. Specifications

## 8.1. Outline Dimensions



Fig. 8–1: 68-Pin Plastic Leaded Chip Carrier Package (PLCC68) Weight approximately 4.8 g Dimensions in mm SPGS7004-3/4E



64-Pin Plastic Shrink Dual Inline Package (PSDIP64) Weight approximately 9.0 g Dimensions in mm



# MSP 3400C



Fig. 8–4: 80-Pin Plastic Quad Flat Pack Package (PQFP80) Weight approximately 1.61 g Dimensions in mm

## 8.2. Pin Connections and Short Descriptions

| NC = not connected; | leave vaca | ant |
|---------------------|------------|-----|
|---------------------|------------|-----|

- LV = if not used, leave vacant
- X = obligatory; connect as described in circuit diagram

AHVSS = connect to AHVSS

- DVSS = if not used, connect to DVSS
  - = pin does not exist in this package

|                | Pin             | No.             |                | Pin Name                | Туре   | Connection    | Short Description                                |
|----------------|-----------------|-----------------|----------------|-------------------------|--------|---------------|--------------------------------------------------|
| PLCC<br>68-pin | PSDIP<br>64-pin | PSDIP<br>52-pin | PQFP<br>80-pin | 3410D in ( )            |        | (if not used) |                                                  |
| 1              | 16              | 14              | 9              | S_ID<br>(ADR_WS)        | OUT    | LV            | SBUS Ident or ADR wordstrobe <sup>1)</sup>       |
| 2              | _               | _               | _              | NC                      |        | LV            | Not connected                                    |
| 3              | 15              | 13              | 8              | S_DA_IN<br>(ADR_DA)     | OUT    | LV            | SBUS Data input or ADR data output <sup>1)</sup> |
| 4              | 14              | 12              | 7              | I <sup>2</sup> S_DA_IN1 | IN     | LV            | I <sup>2</sup> S1 data input                     |
| 5              | 13              | 11              | 6              | I <sup>2</sup> S_DA_OUT | OUT    | LV            | I <sup>2</sup> S data output                     |
| 6              | 12              | 10              | 5              | I <sup>2</sup> S_WS     | IN/OUT | LV            | I <sup>2</sup> S wordstrobe                      |
| 7              | 11              | 9               | 4              | I <sup>2</sup> S_CL     | IN/OUT | LV            | I <sup>2</sup> S clock                           |
| 8              | 10              | 8               | 3              | I <sup>2</sup> C_DA     | IN/OUT | Х             | l <sup>2</sup> C data                            |
| 9              | 9               | 7               | 2              | I <sup>2</sup> C_CL     | IN/OUT | Х             | l <sup>2</sup> C clock                           |
| 10             | 8               | _               | 1              | NC                      |        | LV            | Not connected                                    |
| 11             | 7               | 6               | 80             | STANDBYQ                | IN     | Х             | Standby (low-active)                             |
| 12             | 6               | 5               | 79             | ADR_SEL                 | IN     | Х             | I <sup>2</sup> C Bus address select              |

Depending on MODE\_REG[14], the SBUS Interface can be switched into ADR\_MODE with S\_CL becoming ADR\_CL, S\_ID becoming ADR\_WS and S\_DA\_IN becoming ADR\_DA (see also section 4.5.).

<sup>2)</sup> Due to compatibility with MSP 3410, it is possible to connect with DVSS as well.

|                | Pin             |                 | 0070           | Pin Name     | Туре | Connection    | Short Description                                                                      |
|----------------|-----------------|-----------------|----------------|--------------|------|---------------|----------------------------------------------------------------------------------------|
| PLCC<br>68-pin | PSDIP<br>64-pin | PSDIP<br>52-pin | PQFP<br>80-pin | 3410D in ( ) |      | (if not used) |                                                                                        |
| 13             | 5               | 4               | 78             | D_CTR_OUT0   | OUT  | LV            | Digital control output 0                                                               |
| 14             | 4               | 3               | 77             | D_CTR_OUT1   | OUT  | LV            | Digital control output 1                                                               |
| 15             | 3               | _               | 76             | NC           |      | LV            | Not connected                                                                          |
| 16             | 2               | _               | _              | NC           |      | LV            | Not connected                                                                          |
| 17             | _               | _               | 75             | NC           |      | LV            | Not connected                                                                          |
| 18             | 1               | 2               | 74             | AUD_CL_OUT   | OUT  | LV            | Audio clock output                                                                     |
| 19             | 64              | 1               | 73             | DMA_SYNC     | IN   | LV            | DMA-Sync. Input                                                                        |
| 20             | 63              | 52              | 72             | XTAL_OUT     | OUT  | Х             | Crystal oscillator                                                                     |
| 21             | 62              | 51              | 71             | XTAL_IN      | IN   | Х             | Crystal oscillator                                                                     |
| 22             | 61              | 50              | 70             | TESTEN       | IN   | Х             | Test pin                                                                               |
| 23             | 60              | 49              | 69             | ANA_IN2+     | IN   | LV            | IF input 2 (if ANA_IN1+ is<br>used only, connect to<br>AVSS with 50 pF capaci-<br>tor) |
| 24             | 59              | 48              | 68             | ANA_IN–      | IN   | LV            | IF common                                                                              |
| 25             | 58              | 47              | 67             | ANA_IN1+     | IN   | LV            | IF input 1                                                                             |
| 26             | 57              | 46              | 66             | AVSUP        |      | Х             | Analog power supply +5 \                                                               |
| -              | -               | Ι               | 65             | AVSUP        |      | Х             | Analog power supply +5 \                                                               |
| _              | -               | -               | 64             | NC           |      | LV            | Not connected                                                                          |
| _              | -               | -               | 63             | NC           |      | LV            | Not connected                                                                          |
| 27             | 56              | 45              | 62             | AVSS         |      | Х             | Analog ground                                                                          |
| _              | _               | -               | 61             | AVSS         |      | Х             | Analog ground                                                                          |
| 28             | 55              | 44              | 60             | MONO_IN      | IN   | LV            | Mono input                                                                             |
| _              | _               | _               | 59             | NC           |      | LV            | Not connected                                                                          |
| 29             | 54              | 43              | 58             | VREFTOP      |      | X             | Reference voltage IF A/D converter                                                     |
| 30             | 53              | 42              | 57             | SC1_IN_R     | IN   | LV            | Scart input 1 in, right                                                                |
| 31             | 52              | 41              | 56             | SC1_IN_L     | IN   | LV            | Scart input 1 in, left                                                                 |
| 32             | 51              | _               | 55             | ASG1         |      | AHVSS         | Analog Shield Ground 1                                                                 |
| 33             | 50              | 40              | 54             | SC2_IN_R     | IN   | LV            | Scart input 2 in, right                                                                |
| 34             | 49              | 39              | 53             | SC2_IN_L     | IN   | LV            | Scart input 2 in, left                                                                 |

becoming ADR\_CL, S\_ID becoming ADR\_WS and S\_DA\_IN becoming ADR\_DA (see also section 4.5.). <sup>2)</sup> Due to compatibility with MSP 3410, it is possible to connect with DVSS as well.

|                | Pin             | No.             |                | Pin Name         | Туре | Connection          | Short Description                            |  |
|----------------|-----------------|-----------------|----------------|------------------|------|---------------------|----------------------------------------------|--|
| PLCC<br>68-pin | PSDIP<br>64-pin | PSDIP<br>52-pin | PQFP<br>80-pin | 3410D in ( )     |      | (if not used)       |                                              |  |
| 35             | 48              | -               | 52             | ASG2             |      | AHVSS               | Analog Shield Ground 2                       |  |
| 36             | 47              | 38              | 51             | SC3_IN_R         | IN   | LV                  | Scart input 3 in, right                      |  |
| 37             | 46              | 37              | 50             | SC3_IN_L         | IN   | LV                  | Scart input 3 in, left                       |  |
| 38             | 45              | _               | 49             | NC (ASG4)        |      | LV                  | Not connected                                |  |
| 39             | 44              | _               | 48             | NC<br>(SC4_IN_R) |      | LV                  | Not connected                                |  |
| 40             | 43              | _               | 47             | NC<br>(SC4_IN_L) |      | LV                  | Not connected                                |  |
| 41             | _               | _               | 46             | NC               |      | LV or<br>AHVSS      | Not connected                                |  |
| 42             | 42              | 36              | 45             | AGNDC            |      | X                   | Analog reference voltag<br>high voltage part |  |
| 43             | 41              | 35              | 44             | AHVSS            |      | Х                   | Analog ground                                |  |
| _              | _               | _               | 43             | AHVSS            |      | Х                   | Analog ground                                |  |
| _              | _               | -               | 42             | NC               |      | LV                  | Not connected                                |  |
| _              | _               | -               | 41             | NC               |      | LV                  | Not connected                                |  |
| 44             | 40              | 34              | 40             | CAPL_M           |      | Х                   | Volume capacitor MAIN                        |  |
| 45             | 39              | 33              | 39             | AHVSUP           |      | X                   | Analog power supply<br>8.0 V                 |  |
| 46             | 38              | 32              | 38             | CAPL_A           |      | Х                   | Volume capacitor AUX                         |  |
| 47             | 37              | 31              | 37             | SC1_OUT_L        | OUT  | LV                  | Scart output 1, left                         |  |
| 48             | 36              | 30              | 36             | SC1_OUT_R        | OUT  | LV                  | Scart output 1, right                        |  |
| 49             | 35              | 29              | 35             | VREF1            |      | X                   | Reference ground 1 hig voltage part          |  |
| 50             | 34              | 28              | 34             | SC2_OUT_L        | OUT  | LV                  | Scart output 2, left                         |  |
| 51             | 33              | 27              | 33             | SC2_OUT_R        | OUT  | LV                  | Scart output 2, right                        |  |
| 52             | _               | _               | 32             | ASG3             |      | AHVSS <sup>2)</sup> | Analog Shield Ground 3                       |  |
| 53             | 32              | _               | 31             | NC               |      | LV                  | Not connected                                |  |
| 54             | 31              | 26              | 30             | NC<br>(DACM_SUB) |      | LV                  | Not connected                                |  |
| 55             | 30              | _               | 29             | NC               |      | LV                  | Not connected                                |  |
| 56             | 29              | 25              | 28             | DACM_L           | OUT  | LV                  | Analog output MAIN, let                      |  |

becoming ADR\_CL, S\_ID becoming ADR\_WS and S\_DA\_IN becoming ADR\_DA (see also section 4.5.). <sup>2)</sup> Due to compatibility with MSP 3410, it is possible to connect with DVSS as well.

|                | Pin             | No.             |                | Pin Name                | Туре | Connection    | Short Description                     |
|----------------|-----------------|-----------------|----------------|-------------------------|------|---------------|---------------------------------------|
| PLCC<br>68-pin | PSDIP<br>64-pin | PSDIP<br>52-pin | PQFP<br>80-pin | 3410D in ( )            |      | (if not used) |                                       |
| 57             | 28              | 24              | 27             | DACM_R                  | OUT  | LV            | Analog output MAIN, right             |
| 58             | 27              | 23              | 26             | VREF2                   |      | X             | Reference ground 2 high voltage part  |
| 59             | 26              | 22              | 25             | DACA_L                  | OUT  | LV            | Analog output AUX, left               |
| 60             | 25              | 21              | 24             | DACA_R                  | OUT  | LV            | Analog output AUX, right              |
| _              | -               | -               | 23             | NC                      |      | LV            | Not connected                         |
| _              | -               | -               | 22             | NC                      |      | LV            | Not connected                         |
| 61             | 24              | 20              | 21             | RESETQ                  | IN   | Х             | Power-on-reset                        |
| 62             | 23              | _               | 20             | NC                      |      | LV            | Not connected                         |
| 63             | 22              | _               | 19             | NC                      |      | LV            | Not connected                         |
| 64             | 21              | 19              | 18             | NC                      |      | LV            | Not connected                         |
| 65             | 20              | 18              | 17             | I <sup>2</sup> S_DA_IN2 | IN   | LV            | I <sup>2</sup> S2-data input          |
| 66             | 19              | 17              | 16             | DVSS                    |      | Х             | Digital ground                        |
| _              | _               | _               | 15             | DVSS                    |      | Х             | Digital ground                        |
| _              | _               | _               | 14             | DVSS                    |      | Х             | Digital ground                        |
| 67             | 18              | 16              | 13             | DVSUP                   |      | Х             | Digital power supply +5 V             |
| _              | _               | _               | 12             | DVSUP                   |      | Х             | Digital power supply +5 V             |
| _              | _               | _               | 11             | DVSUP                   |      | Х             | Digital power supply +5 V             |
| 68             | 17              | 15              | 10             | S_CL<br>(ADR_CL)        | OUT  | LV            | SBUS clock or ADR clock <sup>1)</sup> |

<sup>2)</sup> Depending on MODE\_REG[14], the SBOS interface can be switched into ADR\_MODE with S\_CL becoming ADR\_CL, S\_ID becoming ADR\_WS and S\_DA\_IN becoming ADR\_DA (see also section 4.5.).
<sup>2)</sup> Due to compatibility with MSP 3410, it is possible to connect with DVSS as well.

## 8.3. Pin Configurations



Fig. 8–5: 68-pin PLCC package

|            | r |    | <u> </u>   |      |           |
|------------|---|----|------------|------|-----------|
| AUD_CL_OUT | С | 1  | $\bigcirc$ | 64 🛛 | DMA_SYNC  |
| NC         | С | 2  |            | 63 🛛 | XTAL_OUT  |
| NC         | С | 3  |            | 62 🛛 | XTAL_IN   |
| D_CTR_OUT1 | C | 4  |            | 61 ] | TESTEN    |
| D_CTR_OUT0 | С | 5  |            | 60 🛛 | ANA_IN2+  |
| ADR_SEL    | С | 6  |            | 59 🛛 | ANA_IN-   |
| STANDBYQ   | С | 7  |            | 58 🛛 | ANA_IN1+  |
| NC         | C | 8  |            | 57 ] | AVSUP     |
| I2C_CL     | Ε | 9  |            | 56 ] | AVSS      |
| I2C_DA     | С | 10 |            | 55 ] | MONO_IN   |
| I2S_CL     | Ε | 11 |            | 54 ] | VREFTOP   |
| I2S_WS     | С | 12 |            | 53 ] | SC1_IN_R  |
| I2S_DA_OUT | C | 13 |            | 52 ] | SC1_IN_L  |
| I2S_DA_IN1 | Ε | 14 | g          | 51 ] | ASG1      |
| S_DA_IN    | С | 15 | ĕ          | 50 ] | SC2_IN_R  |
| S_ID       | C | 16 | 340        | 49 ] | SC2_IN_L  |
| S_CL       | Ε | 17 | Ē          | 48 🛛 | ASG2      |
| DVSUP      | С | 18 | ຽ          | 47 🛛 | SC3_IN_R  |
| DVSS       | Ε | 19 | Σ          | 46 🛛 | SC3_IN_L  |
| I2S_DA_IN2 | E | 20 |            | 45 🛛 | NC        |
| NC         | С | 21 |            | 44 🛛 | NC        |
| NC         | С | 22 |            | 43 🛛 | NC        |
| NC         | С | 23 |            | 42 ] | AGNDC     |
| RESETQ     | С | 24 |            | 41 ] | AHVSS     |
| DACA_R     | С | 25 |            | 40 🛛 | CAPL_M    |
| DACA_L     | С | 26 |            | 39 🛛 | AHVSUP    |
| VREF2      | Ε | 27 |            | 38 🗌 | CAPL_A    |
| DACM_R     | C | 28 |            | 37 🛛 | SC1_OUT_L |
| DACM_L     | Ε | 29 |            | 36 🛛 | SC1_OUT_R |
| ASG3       | С | 30 |            | 35 ] | VREF1     |
| NC         | C | 31 |            | 34 🛛 | SC2_OUT_L |
| NC         | С | 32 |            | 33 🛛 | SC2_OUT_R |
|            | l |    |            |      |           |

Fig. 8-6: 64-pin shrink PSDIP package

| NC   1   52   ]   XTAL_OUT     AUD_CL_OUT   2   51   ]   XTAL_IN     D_CTR_OUT0   4   49   ]   ANA_IN2+     ADR_SEL   5   48   ]   ANA_IN2+     ADR_SEL   5   48   ]   ANA_IN2+     ADR_SEL   7   46   ]   ANA_IN1+     I2C_DA   8   45   ]   AVSS     I2S_CL   9   44   ]   MONO_IN     I2S_DA_OUT   11   20   43   ]   VREFTOP     I2S_DA_INI   12   20   34   ]   SC1_IN_R     S_ID   14   39   ]   SC2_IN_L   38   ]   SC3_IN_R     DVSUP   16   36   ]   AGNDC   ]   AHVSS     NC   19   34   ]   CAPL_M   ]   AHVSUP     DACA_R   21   32   ]   CAPL_A   ]   AHVSUP     DACA_R   24   29   ]   VREF1   ]   SC1_OUT_R     DACM_R <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th>      |            |   |    |            |    |   |           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|----|------------|----|---|-----------|
| D_CTR_OUT1   3   50   ] TESTEN     D_CTR_OUT0   4   49   ] ANA_IN2+     ADR_SEL   5   48   ] ANA_IN-     STANDBYQ   6   47   ] ANA_IN1+     I2C_CL   7   46   ] AVSUP     I2C_DA   8   45   ] AVSS     I2C_DA   8   45   ] AVSS     I2S_MS   10   43   ] VREFTOP     I2S_DA_INI   12 <b>4</b> ] MONO_IN     I2S_DA_INI   12 <b>4</b> ] MONO_IN     S_DA_INI   12 <b>4</b> ] SC1_IN_L     S_DA_INI   13 <b>4</b> ] SC2_IN_L     S_LD   14   ] SC3_IN_R   39   ] SC2_IN_L     DVSUP   16   37   ] SC3_IN_L   36   ] AGNDC     I2S_DA_INZ   18   35   ] AHVSS   ] AHVSS   ] ALVS     NC   19   34   ] CAPL_M   ] ALVSUP     DACA_R   21   32   ] CAPL_A   ] ALVSUP     DACA_R   21   32   ] SC1_OUT_R   ] SC2_OUT_R | NC         | d | 1  | $\bigcirc$ | 52 | þ | XTAL_OUT  |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AUD_CL_OUT | d | 2  |            | 51 | þ | XTAL_IN   |
| ADR_SEL   5   48   ANA_IN-     STANDBYQ   6   47   ANA_IN+     I2C_DA   8   46   AVSUP     I2C_DA   8   45   AVSS     I2S_CL   9   44   MONO_IN     I2S_DA_OUT   11   0   42   SC1_IN_R     I2S_DA_INI   12   0   42   SC1_IN_L     S_DA_INI   13   0   SC2_IN_R   39   SC2_IN_L     S_ID   14   38   SC3_IN_L   0   SC2_IN_L     DVSUP   16   37   SC3_IN_L   0   AVSS     NC   19   34   CAPL_M   AVSS     NC   12   32   CAPL_A   AVSS     NC   12   32   CAPL_A   AVSS     NC   13   34   CAPL_A   AVSUP     DACA_R   21   32                                                                             | D_CTR_OUT1 | q | 3  |            | 50 | þ | TESTEN    |
| STANDBYQ [   6   47   ]   ANA_IN1+     I2C_CL [   7   46   ]   AVSUP     I2C_DA [   8   45   ]   AVSS     I2S_CL [   9   44   ]   MONO_IN     I2S_DA_OUT [   11   0   42   ]   SC1_IN_R     I2S_DA_INI [   12   0   42   ]   SC1_IN_L     S_DA_INI [   13   0   ]   SC2_IN_R   39   ]   SC2_IN_L     S_ID [   14   0   ]   SC2_IN_L   38   ]   SC3_IN_L     DVSUP [   16   37   ]   SC3_IN_L   36   ]   AGNDC     I2S_DA_INZ [   18   35   ]   AHVSS   NC   ]   34   ]   CAPL_M     DVSUP [   10   32   ]   ACAPL_M   ]   SC1_OUT_L   ]     RESETQ [   20   33   ]   AHVSUP   ]   SC1_OUT_L   ]   SC1_OUT_L   ]   SC1_OUT_L   ]   ]   SC1_OUT_L   ]   ]   ]   ]                                                  | D_CTR_OUT0 | þ | 4  |            | 49 | þ | ANA_IN2+  |
| i2C_CL   7   46   AVSUP     i2C_DA   8   45   AVSS     i2S_CL   9   44   MONO_IN     i2S_MS   10   43   VREFTOP     i2S_DA_INI   12   44   MONO_IN     i2S_DA_INI   12   42   SC1_IN_R     i2S_DA_INI   13   40   SC2_IN_R     S_ID   14   39   SC2_IN_L     S_CL   15   38   SC3_IN_R     DVSUP   16   37   SC3_IN_L     DVSS   17   36   AGNDC     i2S_DA_IN2   18   35   AHVSS     NC   19   34   CAPL_M     DACA_R   21   32   CAPL_A     DACA_R   22   31   SC1_OUT_L     VREF2   23   30   SC1_OUT_R     DACM_R   24   29   VREF1     DACM_R   24   29   VREF1                                                                                                                                             | ADR_SEL    | þ | 5  |            | 48 | þ | ANA_IN-   |
| I2C_DA   8   45   AVSS     I2S_CL   9   44   MONO_IN     I2S_WS   10   43   VREFTOP     I2S_DA_OUT   11   0   42   SC1_IN_R     I2S_DA_INI   12   0   42   SC1_IN_L     S_DA_IN   13   0   SC2_IN_L     S_ID   14   38   SC3_IN_R     DVSUP   16   37   SC3_IN_L     DVSS   17   36   AGNDC     I2S_DA_IN2   18   35   AHVSS     NC   19   34   CAPL_A     DACA_R   21   32   CAPL_A     DACA_R   21   32   SC1_OUT_R     DACM_R   24   29   VREF1     DACM_R   24   29   VREF1     DACM_R   24   28   SC2_OUT_R                                                                                                                                                                                                 | STANDBYQ   | q | 6  |            | 47 | þ | ANA_IN1+  |
| I2S_CL   9   44   MONO_IN     I2S_WS   10   43   VREFTOP     I2S_DA_OUT   11   0   42   SC1_IN_R     I2S_DA_INI   12   0   42   SC1_IN_L     S_DA_IN   13   0   SC2_IN_R   39   SC2_IN_L     S_ID   14   38   SC3_IN_R   37   SC3_IN_L     DVSUP   16   37   SC3_IN_L   36   AGNDC     I2S_DA_INZ   18   35   AHVSS   NC   19   34   CAPL_A     DVSUP   20   33   AHVSUP   AHVSUP   AGNDC   INVSUP   ICAPL_A     DACA_R   21   32   CAPL_A   ISC1_OUT_L   VREF2   ISC1_OUT_R     DACM_R   24   29   VREF1   ISC2_OUT_R   ISC2_OUT_L                                                                                                                                                                              | I2C_CL     | q | 7  |            | 46 | þ | AVSUP     |
| I2S_WS   10   43   VREFTOP     I2S_DA_OUT   11 <b>O</b> 42   SC1_IN_R     I2S_DA_INI   12 <b>O</b> 41   SC1_IN_L     S_DA_IN   13 <b>H</b> 0   SC2_IN_L     S_ID   14 <b>G</b> 39   SC2_IN_L     S_CL   15 <b>G</b> 37   SC3_IN_L     DVSUP   16 <b>37</b> SC3_IN_L     DVSS   17   36   AGNDC     I2S_DA_IN2   18   35   AHVSS     NC   19   34   CAPL_M     DACA_R   21   32   CAPL_A     DACA_R   21   32   SC1_OUT_L     VREF2   23   30   SC1_OUT_R     DACM_R   24   29   VREF1     DACM_R   24   29   VREF1     DACM_R   26   32   SC2_OUT_L                                                                                                                                                              | I2C_DA     | þ | 8  |            | 45 | þ | AVSS      |
| I2S_DA_OUT   11   Yestimation   42   SC1_IN_R     I2S_DA_IN1   12   Yestimation   41   SC1_IN_L     S_DA_IN   13   Yestimation   40   SC2_IN_R     S_ID   14   39   SC2_IN_L     S_CL   15   Yestimation   38   SC3_IN_R     DVSUP   16   Yestimation   36   AGNDC     I2S_DA_IN2   18   35   AHVSS     NC   19   34   CAPL_M     DACA_R   21   32   CAPL_A     DACA_R   21   32   SC1_OUT_R     DACA_R   24   29   VREF1     DACM_R   24   29   VREF1     DACM_R   24   29   VREF1                                                                                                                                                                                                                              | I2S_CL     | q | 9  |            | 44 | þ | MONO_IN   |
| 12S_DA_IN1   12   0   41   SC1_IN_L     S_DA_IN   13   0   SC2_IN_R     S_ID   14   39   SC2_IN_L     S_CL   15   38   SC3_IN_L     DVSUP   16   37   SC3_IN_L     DVSS   17   36   AGNDC     12S_DA_IN2   18   35   AHVSS     NC   19   34   CAPL_M     DACA_R   21   32   CAPL_A     DACA_R   21   32   SC1_OUT_L     VREF2   23   30   SC1_OUT_R     DACM_R   24   29   VREF1     DACM_R   24   28   SC2_OUT_L                                                                                                                                                                                                                                                                                                | I2S_WS     | q | 10 |            | 43 | þ | VREFTOP   |
| S_ID   14   33   35   3522_IN_L     S_CL   15   38   353   353_IN_R     DVSUP   16   37   353_IN_R     DVSS   17   36   36D   36D     I2S_DA_IN2   18   35   35   36D     NC   19   34   35   36D     DACA_R   21   32   32   32D     DACA_R   21   32   32   32D     DACA_L   22   31   35C1_OUT_L     VREF2   23   30   35C1_OUT_R     DACM_R   24   29   VREF1     DACM_R   25   28   35C2_OUT_L                                                                                                                                                                                                                                                                                                              | I2S_DA_OUT | q | 11 | ğ          | 42 | þ | SC1_IN_R  |
| S_ID   14   33   35   3522_IN_L     S_CL   15   38   353   353_IN_R     DVSUP   16   37   353_IN_R     DVSS   17   36   36D   36D     I2S_DA_IN2   18   35   35   36D     NC   19   34   35   36D     DACA_R   21   32   32   32D     DACA_R   21   32   32   32D     DACA_L   22   31   35C1_OUT_L     VREF2   23   30   35C1_OUT_R     DACM_R   24   29   VREF1     DACM_R   25   28   35C2_OUT_L                                                                                                                                                                                                                                                                                                              | I2S_DA_IN1 | q | 12 | ĕ          | 41 | þ | SC1_IN_L  |
| S_ID   14   33   35   3522_IN_L     S_CL   15   38   353   353_IN_R     DVSUP   16   37   353_IN_R     DVSS   17   36   36D   36D     I2S_DA_IN2   18   35   35   36D     NC   19   34   35   36D     DACA_R   21   32   32   32D     DACA_R   21   32   32   32D     DACA_L   22   31   35C1_OUT_L     VREF2   23   30   35C1_OUT_R     DACM_R   24   29   VREF1     DACM_R   25   28   35C2_OUT_L                                                                                                                                                                                                                                                                                                              | S_DA_IN    | q | 13 | 34         | 40 | þ | SC2_IN_R  |
| DVSUP   16   37   SC3_IN_L     DVSS   17   36   AGNDC     I2S_DA_IN2   18   35   AHVSS     NC   19   34   CAPL_M     RESETQ   20   33   AHVSUP     DACA_R   21   32   CAPL_A     DACA_L   22   31   SC1_OUT_L     VREF2   23   30   SC1_OUT_R     DACM_R   24   29   VREF1     DACM_L   25   28   SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                                      | S_ID       | q | 14 | ۵.         | 39 | þ | SC2_IN_L  |
| DVSS   [   17   36   ]   AGNDC     I2S_DA_IN2   [   18   35   ]   AHVSS     NC   [   19   34   ]   CAPL_M     RESETQ   [   20   33   ]   AHVSUP     DACA_R   [   21   32   ]   CAPL_A     DACA_L   [   22   31   ]   SC1_OUT_L     VREF2   [   23   30   ]   SC1_OUT_R     DACM_R   [   24   29   ]   VREF1     DACM_L   [   25   28   ]   SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                             | S_CL       | q | 15 | ົ          | 38 | þ | SC3_IN_R  |
| 12S_DA_IN2   18   35   1   AHVSS     NC   19   34   1   CAPL_M     RESETQ   20   33   1   AHVSUP     DACA_R   21   32   1   CAPL_A     DACA_L   22   31   1   SC1_OUT_L     VREF2   23   30   1   SC1_OUT_R     DACM_R   24   29   VREF1   0     DACM_L   25   28   1   SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                                                                | DVSUP      | q | 16 | Σ          | 37 | þ | SC3_IN_L  |
| NC     [19     34     ]     CAPL_M       RESETQ     [20     33     ]     AHVSUP       DACA_R     [21     32     ]     CAPL_A       DACA_L     [22     31     ]     SC1_OUT_L       VREF2     [23     30     ]     SC1_OUT_R       DACM_R     [24     29     ]     VREF1       DACM_L     [25     28     ]     SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                          | DVSS       | q | 17 |            | 36 | þ | AGNDC     |
| RESETQ     20     33     AHVSUP       DACA_R     21     32     CAPL_A       DACA_L     22     31     SC1_OUT_L       VREF2     23     30     SC1_OUT_R       DACM_R     24     29     VREF1       DACM_L     25     28     SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I2S_DA_IN2 | q | 18 |            | 35 | þ | AHVSS     |
| DACA_R     21     32     CAPL_A       DACA_L     22     31     SC1_OUT_L       VREF2     23     30     SC1_OUT_R       DACM_R     24     29     VREF1       DACM_L     25     28     SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | NC         | q | 19 |            | 34 | þ | CAPL_M    |
| DACA_L     22     31     SC1_OUT_L       VREF2     23     30     SC1_OUT_R       DACM_R     24     29     VREF1       DACM_L     25     28     SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RESETQ     | Г | 20 |            | 33 | Þ | AHVSUP    |
| VREF2     23     30     SC1_OUT_R       DACM_R     24     29     VREF1       DACM_L     25     28     SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DACA_R     | q | 21 |            | 32 | þ | CAPL_A    |
| DACM_R [ 24 29 ] VREF1<br>DACM_L [ 25 28 ] SC2_OUT_L<br>CACM_L [ 25 28 ] SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DACA_L     | þ | 22 |            | 31 | þ | SC1_OUT_L |
| DACM_L [ 25 28 ] SC2_OUT_L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | VREF2      | þ | 23 |            | 30 | þ | SC1_OUT_R |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DACM_R     | q | 24 |            | 29 | þ | VREF1     |
| NC 26 27 SC2_OUT_R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DACM_L     | q | 25 |            | 28 | P |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | NC         | q | 26 |            | 27 | P | SC2_OUT_R |

# Fig. 8-7: 52-pin shrink PSDIP package



Fig. 8-8: 80-pin PQFP package

## 8.4. Pin Circuits



**Fig. 8–9:** Output Pins 1, 5, 13, 14, and 68 (S\_ID, I<sup>2</sup>S\_DA\_OUT, D\_CTR\_OUT0/1, S\_CL)







Fig. 8–10: Input Pins 4 and 65 (I<sup>2</sup>S\_DA\_IN1/2)



Fig. 8–15: Input Pin 3 (S\_DA\_IN)



Fig. 8–16: Output/Input Pins 18, 20, and 21 (AUD\_CL\_OUT, XTALIN/OUT)



Fig. 8–17: Input Pins 23–25 and 29 (ANA\_IN2+, ANA\_IN-, ANA\_IN1+, VREFTOP)



Fig. 8–11: Input/Output Pins 8 and 9 (I<sup>2</sup>C\_DA, I<sup>2</sup>C\_CL)



Fig. 8–12: Input Pins 11, 12, 61, and 62 (STANDBYQ, ADR\_SEL, RESETQ, TESTEN)



Fig. 8–13: Input/Output Pins 6 and 7 (I<sup>2</sup>S\_WS, I<sup>2</sup>S\_CL)

Fig. 8-18: Input Pin 28 (MONO\_IN)



**Fig. 8–21:** Output Pins 56, 57, 59, and 60 (DACA\_L/R, DACM\_L/R)





Fig. 8-22: Pin 42 (AGNDC)

Fig. 8–19: Capacitor Pins 44 and 46 (CAPL\_M, CAPL\_A)



Fig. 8–20: Input Pins 30, 31, 33, 34, 36, and 37 (SC1–3\_IN\_L/R)



Fig. 8–23: Output Pins 47, 48, 50 and 51 (SC\_1/2\_OUT\_L/R)

## **8.5. Electrical Characteristics**

## 8.5.1. Absolute Maximum Ratings

| Symbol              | Parameter                                               | Pin Name                           | Min.   | Max.                   | Unit             |
|---------------------|---------------------------------------------------------|------------------------------------|--------|------------------------|------------------|
| T <sub>A</sub>      | Ambient Operating Temperature                           | -                                  | 0      | 70                     | °C               |
| Τ <sub>S</sub>      | Storage Temperature                                     | -                                  | -40    | 125                    | °C               |
| V <sub>SUP1</sub>   | First Supply Voltage                                    | AHVSUP                             | -0.3   | 9.0                    | V                |
| V <sub>SUP2</sub>   | Second Supply Voltage                                   | DVSUP                              | -0.3   | 6.0                    | V                |
| V <sub>SUP3</sub>   | Third Supply Voltage                                    | AVSUP                              | -0.3   | 6.0                    | V                |
| dV <sub>SUP23</sub> | Voltage between AVSUP<br>and DVSUP                      | AVSUP,<br>DVSUP                    | -0.5   | 0.5                    | V                |
| P <sub>TOT</sub>    | Chip Power Dissipation<br>PLCC68 without Heat Spreader  | AHVSUP,<br>DVSUP, AVSUP            |        | 1100                   | mW               |
| V <sub>Idig</sub>   | Input Voltage, all Digital Inputs                       |                                    | -0.3   | V <sub>SUP2</sub> +0.3 | V                |
| l <sub>ldig</sub>   | Input Current, all Digital Pins                         | -                                  | -20    | +20                    | mA <sup>1)</sup> |
| V <sub>lana</sub>   | Input Voltage, all Analog Inputs                        | SCn_IN_s, <sup>2)</sup><br>MONO_IN | -0.3   | V <sub>SUP1</sub> +0.3 | V                |
| l <sub>lana</sub>   | Input Current, all Analog Inputs                        | SCn_IN_s, <sup>2)</sup><br>MONO_IN | -5     | +5                     | mA <sup>1)</sup> |
| I <sub>Oana</sub>   | Output Current, all SCART Outputs                       | SCn_OUT_s <sup>2)</sup>            | 3), 4) | 3), 4)                 |                  |
| I <sub>Oana</sub>   | Output Current, all Analog Outputs except SCART Outputs | DACp_s <sup>2)</sup>               | 3)     | 3)                     |                  |
| I <sub>Cana</sub>   | Output Current, other pins connected to capacitors      | CAPL_p, <sup>2)</sup><br>AGNDC     | 3)     | 3)                     |                  |

<sup>3)</sup> The Analog Outputs are short circuit proof with respect to First Supply Voltage and Ground.

<sup>4)</sup> Total chip power dissipation must not exceed absolute maximum rating.

Stresses beyond those listed in the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions/Characteristics" of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

# 8.5.2. Recommended Operating Conditions

(at  $T_A = 0$  to 70 °C)

| Symbol                  | Parameter                                                       | Pin Name                                    | Min. | Тур. | Max. | Unit              |
|-------------------------|-----------------------------------------------------------------|---------------------------------------------|------|------|------|-------------------|
| V <sub>SUP1</sub>       | First Supply Voltage                                            | AHVSUP                                      | 7.6  | 8.0  | 8.4  | V                 |
| V <sub>SUP2</sub>       | Second Supply Voltage                                           | DVSUP                                       | 4.75 | 5.0  | 5.25 | V                 |
| V <sub>SUP3</sub>       | Third Supply Voltage                                            | AVSUP                                       | 4.75 | 5.0  | 5.25 | V                 |
| V <sub>REIL</sub>       | RESET Input Low Voltage                                         | RESETQ                                      |      |      | 0.45 | V <sub>SUP2</sub> |
| V <sub>REIH</sub>       | RESET Input High Voltage                                        |                                             | 0.8  |      |      | V <sub>SUP2</sub> |
| t <sub>REIL</sub>       | RESET Low Time after DVSUP<br>Stable and Oscillator Startup     |                                             | 5    |      |      | μs                |
| V <sub>DMAIL</sub>      | Sync Input Low Voltage                                          | DMA_SYNC                                    |      |      | 0.44 | V <sub>SUP1</sub> |
| V <sub>DMAIH</sub>      | Sync Input High Voltage                                         |                                             | 0.56 |      |      | V <sub>SUP1</sub> |
| t <sub>DMA</sub>        | Sync Input Frequency                                            |                                             |      | 18.0 |      | kHz               |
| R <sub>DMA</sub>        | Sync Input Clock High-Level Time                                |                                             | 500  |      |      | ns                |
| V <sub>DIGIL</sub>      | Digital Input Low Voltage                                       | STANDBYQ,                                   |      |      | 0.25 | V <sub>SUP2</sub> |
| V <sub>DIGIH</sub>      | Digital Input High Voltage                                      | ADR_SEL,<br>TESTEN                          | 0.75 |      |      | V <sub>SUP2</sub> |
| t <sub>STBYQ1</sub>     | STANDBYQ Setup Time before<br>Turn-off of Second Supply Voltage | STANDBYQ,<br>DVSUP                          | 1    |      |      | μs                |
| I <sup>2</sup> C-Bus Re | commendations                                                   |                                             |      |      | •    |                   |
| V <sub>IMIL</sub>       | I <sup>2</sup> C-BUS Input Low Voltage                          | I <sup>2</sup> C_CL,                        |      |      | 0.3  | V <sub>SUP2</sub> |
| V <sub>IMIH</sub>       | I <sup>2</sup> C-BUS Input High Voltage                         | I <sup>2</sup> C_DA                         | 0.6  |      |      | V <sub>SUP2</sub> |
| f <sub>IM</sub>         | I <sup>2</sup> C-BUS Frequency                                  | I <sup>2</sup> C_CL                         |      |      | 1.0  | MHz               |
| t <sub>I2C1</sub>       | I <sup>2</sup> C START Condition Setup Time                     | I <sup>2</sup> C_CL,                        | 120  |      |      | ns                |
| t <sub>I2C2</sub>       | I <sup>2</sup> C STOP Condition Setup Time                      | I <sup>2</sup> C_DA                         | 120  |      |      | ns                |
| t <sub>I2C3</sub>       | I <sup>2</sup> C-Clock Low Pulse Time                           | I <sup>2</sup> C_CL                         | 500  |      |      | ns                |
| t <sub>I2C4</sub>       | I <sup>2</sup> C-Clock High Pulse Time                          |                                             | 500  |      |      | ns                |
| t <sub>I2C5</sub>       | I <sup>2</sup> C-Data Setup Time Before<br>Rising Edge of Clock | I <sup>2</sup> C_CL,<br>I <sup>2</sup> C_DA | 55   |      |      | ns                |
| t <sub>I2C6</sub>       | I <sup>2</sup> C-Data Hold Time after Falling<br>Edge of Clock  |                                             | 55   |      |      | ns                |
| V <sub>I2SIL</sub>      | I <sup>2</sup> S-Data Input Low Voltage                         | I2S_DA_IN1/2                                |      |      | 0.25 | V <sub>SUP2</sub> |
| V <sub>I2SIH</sub>      | I <sup>2</sup> S-Data Input High Voltage                        |                                             | 0.75 |      |      | V <sub>SUP2</sub> |

| Symbol                | Parameter                                                                                                       | Pin Name                | Min. | Тур.   | Max. | Unit              |
|-----------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------|------|--------|------|-------------------|
| t <sub>I2S1</sub>     | I <sup>2</sup> S-Data Input Setup Time before Rising Edge of Clock                                              | I2S_DA_IN1/2,<br>I2S_CL | 20   |        |      | ns                |
| t <sub>I2S2</sub>     | I <sup>2</sup> S-Data Input Hold Time<br>after Falling Edge of Clock                                            |                         | 0    |        |      | ns                |
| V <sub>I2SIDL</sub>   | I <sup>2</sup> S-Input Low Voltage when<br>MSP 3400C in I2S-Slave-Mode                                          | 12S_CL,<br>12S_WS       |      |        | 0.25 | V <sub>SUP2</sub> |
| V <sub>I2SIDH</sub>   | I <sup>2</sup> S-Input High Voltage when<br>MSP 3400C in I2S-Slave-Mode                                         |                         | 0.75 |        |      | $V_{SUP2}$        |
| f <sub>I2SCL</sub>    | I <sup>2</sup> S-Clock Input Frequency when MSP 3400C in I2S-Slave-Mode                                         | I2S_CL                  |      | 1.024  |      | MHz               |
| R <sub>I2SCL</sub>    | I <sup>2</sup> S-Clock Input Ratio when<br>MSP 3400C in I2S-Slave-Mode                                          |                         | 0.9  |        | 1.1  |                   |
| f <sub>I2SWS</sub>    | I <sup>2</sup> S-Wordstrobe Input Frequency<br>when MSP 3400C in I2S-Slave-<br>Mode                             | I2S_WS                  | 3    |        |      | kHz               |
| t <sub>I2SWS1</sub>   | I <sup>2</sup> S-Wordstrobe Input Setup Time<br>before Rising Edge of Clock when<br>MSP 3400C in I2S-Slave-Mode | I2S_WS,<br>I2S_CL       | 60   |        |      | ns                |
| t <sub>I2SWS2</sub>   | I <sup>2</sup> S-Wordstrobe Input Hold Time<br>after Falling Edge of Clock when<br>MSP 3400C in I2S-Slave-Mode  |                         | 0    |        |      | ns                |
| V <sub>SBUSIL</sub>   | SBUS-Data Input Low Voltage                                                                                     | S_DA_IN                 |      |        | 0.6  | V                 |
| I <sub>SBUSIL</sub>   | SBUS-Data Input Low Current                                                                                     |                         | 0.9  | 1.7    | 3.2  | mA                |
| V <sub>SBUSTRIG</sub> | SBUS-Data Input Trigger Voltage                                                                                 |                         | 0.8  |        | 1.2  | V                 |
| t <sub>SBUS1</sub>    | SBUS-Data Input Setup Time<br>before Rising Edge of Clock                                                       | S_DA_IN,<br>S_CL        | 10   |        |      | ns                |
| t <sub>SBUS2</sub>    | SBUS-Data Input Hold Time<br>after Falling Edge of Clock                                                        |                         | 0    |        |      | ns                |
| Crystal Reco          | mmendations for Master-Slave Applica                                                                            | ation                   |      |        |      |                   |
| f <sub>P</sub>        | Parallel Resonance Frequency at 12 pF Load Capacitance                                                          |                         |      | 18.432 |      | MHz               |
| f <sub>TOL</sub>      | Accuracy of Adjustment                                                                                          |                         | -20  |        | +20  | ppm               |
| D <sub>TEM</sub>      | Frequency Variation versus<br>Temperature                                                                       |                         | -20  |        | +20  | ppm               |
| R <sub>R</sub>        | Series Resistance                                                                                               |                         |      | 8      | 25   | Ω                 |
| C <sub>0</sub>        | Shunt (Parallel) Capacitance                                                                                    |                         |      | 6.2    | 7.0  | pF                |
| C <sub>1</sub>        | Motional (Dynamic) Capacitance                                                                                  |                         | 19   | 24     |      | fF                |

# MSP 3400C

| Symbol              | Parameter                                                       | Pin Name               | Min.                      | Тур.       | Max.   | Unit            |
|---------------------|-----------------------------------------------------------------|------------------------|---------------------------|------------|--------|-----------------|
| Load Capad          | sitance Recommendations for Master-Sla                          | ave Applications       | •                         |            |        |                 |
| CL                  | External Load Capacitance <sup>2)</sup>                         | XTAL_IN,<br>XTAL_OUT   | PSDIP<br>PLCC             | 1.5<br>3.3 |        | pF<br>pF        |
| f <sub>CL</sub>     | Required Open Loop Clock<br>Frequency (T <sub>amb</sub> = 25°C) |                        | 18.431                    |            | 18.433 | MHz             |
| Crystal Rec         | ommendations for FM Application (No M                           | laster-Slave Mode      | possible)                 |            |        |                 |
| f <sub>P</sub>      | Parallel Resonance Frequency at 12 pF Load Capacitance          |                        |                           | 18.432     |        | MHz             |
| f <sub>TOL</sub>    | Accuracy of Adjustment                                          |                        | -100                      |            | +100   | ppm             |
| D <sub>TEM</sub>    | Frequency Variation versus<br>Temperature                       |                        | -50                       |            | +50    | ppm             |
| R <sub>R</sub>      | Series Resistance                                               |                        |                           | 8          | 25     | Ω               |
| C <sub>0</sub>      | Shunt (Parallel) Capacitance                                    |                        |                           | 6.2        | 7.0    | pF              |
| Load Capac          | citance Recommendations for FM Applic                           | ation (No Master-S     | lave Mode                 | possible)  |        |                 |
| CL                  | External Load Capacitance <sup>2)</sup>                         | XTAL_IN,<br>XTAL_OUT   | PSDIP<br>PLCC             | 1.5<br>3.3 |        | pF<br>pF        |
| Amplitude F         | Recommendation for Operation with Exte                          | rnal Clock Input (C    | c <sub>load</sub> after r | eset = 22  | pF)    |                 |
| V <sub>XCA</sub>    | External Clock Amplitude                                        | XTAL_IN                | 0.7                       |            |        | V <sub>pp</sub> |
| Analog Inpu         | it and Output Recommendations                                   |                        |                           |            |        |                 |
| C <sub>AGNDC</sub>  | AGNDC-Filter-Capacitor                                          | AGNDC                  | -20%                      | 3.3        |        | μF              |
|                     | Ceramic Capacitor in Parallel                                   |                        | -20%                      | 100        |        | nF              |
| C <sub>inSC</sub>   | DC-Decoupling Capacitor in front<br>of SCART Inputs             | SCn_IN_s <sup>1)</sup> | -20%                      | 330        | +20%   | nF              |
| V <sub>inSC</sub>   | SCART Input Level                                               |                        |                           |            | 2.0    | V <sub>RM</sub> |
| V <sub>inMONO</sub> | Input Level, Mono Input                                         | MONO_IN                |                           |            | 2.0    | V <sub>RM</sub> |
| R <sub>LSC</sub>    | SCART Load Resistance                                           | SCn_OUT_s1)            | 10                        |            |        | kΩ              |
| C <sub>LSC</sub>    | SCART Load Capacitance                                          |                        |                           |            | 6.0    | nF              |
| C <sub>VMA</sub>    | Main/AUX Volume Capacitor                                       | CAPL_M,<br>CAPL_A      |                           | 10         |        | μF              |
|                     | Main/AUX Filter Capacitor                                       | DACM_s,                | -10%                      | 1          | +10%   | nF              |

<sup>2)</sup> External capacitors at each crystal pin to ground are required. They are necessary to tune the open-loop frequency of the internal PLL and to stabilize the frequency in closed-loop operation. The higher the capacitors, the lower the clock frequency results. The nominal free running frequency should match 18.432 MHz as closely as possible. Due to different layouts of customer PCBs, the matching capacitor size should be defined in the application. The suggested values (1.5 pF/3.3 pF) are figures based on experience with various PCB layouts.

| Symbol               | Parameter                                                           | Pin Name               | Min. | Тур. | Max.         | Unit |
|----------------------|---------------------------------------------------------------------|------------------------|------|------|--------------|------|
| Recommend            | ations for Analog Sound IF Input Sign                               | al                     | •    |      |              |      |
| C <sub>VREFTOP</sub> | VREFTOP-Filter-Capacitor                                            | VREFTOP                | -20% | 10   |              | μF   |
|                      | Ceramic Capacitor in Parallel                                       |                        | -20% | 100  |              | nF   |
| V <sub>IF</sub>      | Analog Input Range<br>(Complete Sound IF, 0 – 9 MHz)                | ANA_IN1+,<br>ANA_IN2+, | 0.14 | 0.8  | 3            | Vpp  |
| R <sub>FM</sub>      | Ratio: FM-Main/FM-Sub<br>Satellite                                  | ANA_IN-                |      | 7    |              | dB   |
| R <sub>FM1/FM2</sub> | Ratio: FM1/FM2<br>German FM-System                                  |                        |      | 7    |              | dB   |
| R <sub>FC</sub>      | Ratio: Main FM Carrier/Color<br>Carrier                             |                        | 15   | _    | -            | dB   |
| R <sub>FV</sub>      | Ratio: Main FM Carrier/Luma<br>Components                           |                        | 15   | _    | -            | dB   |
| PR <sub>IF</sub>     | Passband Ripple                                                     |                        | -    | _    | ±2 dB        | dB   |
| SUP <sub>HF</sub>    | Suppression of Spectrum<br>Above 9.0 MHz                            |                        | 15   |      | -            | dB   |
| FM <sub>MAX</sub>    | Maximum FM-Deviation (apprx.)<br>normal mode<br>high deviation mode |                        |      |      | ±192<br>±360 | kHz  |

# 8.5.3. Characteristics at $T_A$ = 0 to 70 $^{\circ}C,\,f_{CLOCK}$ = 18.432 MHz

# (Typical values are measured at T\_A = 25 °C, AHVSUP = 8 V, DVSUP = 5 V, AVSUP = 5 V.)

| Symbol               | Parameter                                                                                                                                        | Pin Name                                    | Min.       | Тур.         | Max.         | Unit              | Test Conditions                                              |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|--------------|--------------|-------------------|--------------------------------------------------------------|
| DCO                  |                                                                                                                                                  |                                             |            |              |              |                   |                                                              |
| fclock               | Clock Input Frequency                                                                                                                            | XTAL_IN                                     |            | 18.432       |              | MHz               |                                                              |
| D <sub>CLOCK</sub>   | Clock High to Low Ratio                                                                                                                          |                                             | 45         |              | 55           | %                 |                                                              |
| t <sub>JITTER</sub>  | Clock Jitter (verification not provided in production test)                                                                                      |                                             |            |              | 50           | ps                |                                                              |
| V <sub>xtalDC</sub>  | DC-Voltage Oscillator                                                                                                                            |                                             |            | 2.5          |              | V                 |                                                              |
| t <sub>Startup</sub> | Oscillator Startup Time at VDD Slew-rate of 1 V / 1 $\mu$ s                                                                                      | XTAL_IN,<br>XTAL_OUT                        |            | 0.4          | 2.0          | ms                |                                                              |
| Power Supp           | ly                                                                                                                                               |                                             |            |              |              |                   |                                                              |
| I <sub>SUP1A</sub>   | First Supply Current (active)<br>Analog Volume for Main and Aux at 0dB<br>Analog Volume for Main and Aux at $-30dB$<br>at T <sub>j</sub> = 27 °C | AHVSUP                                      | 8.2<br>5.6 | 14.8<br>10.0 | 22.0<br>15.0 | mA<br>mA          | f = 18.432 MHz<br>AHVSUP = 8 V<br>DVSUP = 5 V<br>AVSUP = 5 V |
| I <sub>SUP2A</sub>   | Second Supply Current (active)                                                                                                                   | DVSUP                                       | 60         | 65           | 70           | mA                | f = 18.432 MHz<br>DVSUP = 5 V                                |
| I <sub>SUP3A</sub>   | Third Supply Current (active)                                                                                                                    | AVSUP                                       |            | 25           |              | mA                | f = 18.432 MHz<br>AVSUP = 5 V                                |
| I <sub>SUP1S</sub>   | First Supply Current<br>(standby mode) at T <sub>j</sub> = 27 °C                                                                                 | AHVSUP                                      | 2.8        | 5.0          | 7.2          | mA                | STANDBYQ = low<br>VSUP = 8 V                                 |
| Audio Clock          | Output                                                                                                                                           |                                             |            | •            |              | •                 |                                                              |
| V <sub>APUAC</sub>   | Audio Clock Output AC Voltage                                                                                                                    | AUD_CL_OUT                                  | 1.2        |              |              | V <sub>pp</sub>   | 40 pF load                                                   |
| V <sub>APUDC</sub>   | Audio Clock Output DC Voltage                                                                                                                    |                                             | 0.4        |              | 0.6          | V <sub>SUP1</sub> |                                                              |
| Digital Outp         | ut                                                                                                                                               |                                             |            |              |              |                   |                                                              |
| V <sub>DCTROL</sub>  | Digital Output Low Voltage                                                                                                                       | D_CTR_OUT0<br>D_CTR_OUT1                    |            |              | 0.4          | V                 | I <sub>DDCTR</sub> = 1 mA                                    |
| V <sub>DCTROH</sub>  | Digital Output High Voltage                                                                                                                      | D_CIK_0011                                  | 4.0        |              |              | V                 | $I_{DDCTR} = -1 \text{ mA}$                                  |
| I <sup>2</sup> C Bus |                                                                                                                                                  |                                             |            |              |              |                   |                                                              |
| V <sub>IMOL</sub>    | I <sup>2</sup> C-Data Output Low Voltage                                                                                                         | I <sup>2</sup> C_DA                         | 0.4        |              |              | V                 | I <sub>iMOL</sub> = 3 mA                                     |
| I <sub>IMOH</sub>    | I <sup>2</sup> C-Data Output High Current                                                                                                        |                                             |            |              | 1            | μA                | V <sub>IMOH</sub> = 5 V                                      |
| t <sub>IMOL1</sub>   | I <sup>2</sup> C-Data Output Hold Time after<br>Falling Edge of Clock                                                                            | I <sup>2</sup> C_DA,<br>I <sup>2</sup> C_CL | 15         |              |              | ns                |                                                              |
| t <sub>IMOL2</sub>   | I <sup>2</sup> C-Data Output Setup Time<br>before Rising Edge of Clock                                                                           |                                             | 100        |              |              | ns                | f <sub>IM</sub> = 1 MHz<br>DVSUP = 5 V                       |
| SBus                 |                                                                                                                                                  |                                             |            |              |              |                   |                                                              |
| f <sub>SB</sub>      | SBUS-Clock Frequency                                                                                                                             | S_CL                                        |            | 4608         |              | kHz               | DVSUP = 5 V                                                  |
| t <sub>S1/S2</sub>   | SBUS-Clock High/Low-Ratio                                                                                                                        |                                             | 0.9        | 1.0          | 1.1          | ns                |                                                              |
| t <sub>S3</sub>      | SBUS Setup Time before<br>Ident End Pulse                                                                                                        | S_CL,<br>S_ID                               | 210        |              |              | ns                | DVSUP = 5.25 V                                               |
| f <sub>SIO</sub>     | SBUS Ident frequency                                                                                                                             | S_ID                                        |            | 32           |              | kHz               |                                                              |
| t <sub>S6</sub>      | SBUS-Ident End Pulse Time                                                                                                                        |                                             | 210        |              |              | ns                | DVSUP = 5.25 V                                               |

| Symbol                 | Parameter                                                                                | Pin Name                              | Min.         | Тур.     | Max.        | Unit             | Test Conditions                                             |
|------------------------|------------------------------------------------------------------------------------------|---------------------------------------|--------------|----------|-------------|------------------|-------------------------------------------------------------|
| I <sup>2</sup> S Bus   | · · ·                                                                                    |                                       |              | •        |             |                  |                                                             |
| V <sub>I2SOL</sub>     | I <sup>2</sup> S Output Low Voltage                                                      | I2S_WS,                               |              |          | 0.4         | V                | I <sub>I2SOL</sub> = 1 mA                                   |
| V <sub>I2SOH</sub>     | I <sup>2</sup> S Output High Voltage                                                     | I2S_CL,<br>I2S_DA_OUT                 | 4.0          |          |             | V                | I <sub>I2SOH</sub> = -1 mA                                  |
| f <sub>I2SCL</sub>     | I <sup>2</sup> S-Clock Output Frequency                                                  | I2S_CL                                |              | 1204     |             | kHz              | DVSUP = 5 V                                                 |
| f <sub>I2SWS</sub>     | I <sup>2</sup> S-Wordstrobe Output Frequency                                             | I2S_WS                                |              | 32.0     |             | kHz              | DVSUP = 5 V                                                 |
| t <sub>I2S1/I2S2</sub> | I <sup>2</sup> S-Clock High/Low-Ratio                                                    | I2S_CL                                | 0.9          | 1.0      | 1.1         |                  |                                                             |
| t <sub>I2S3</sub>      | I <sup>2</sup> S-Data Setup Time<br>before Rising Edge of Clock                          | I2S_CL,<br>I2S_DA_OUT                 | 200          |          |             | ns               | DVSUP = 4.75 V                                              |
| t <sub>I2S4</sub>      | I <sup>2</sup> S-Data Hold Time after Falling<br>Edge of Clock                           |                                       | 12           |          |             | ns               | DVSUP = 5.25 V                                              |
| t <sub>12S5</sub>      | I <sup>2</sup> S-Wordstrobe Setup Time<br>before Rising Edge of Clock                    | I2S_CL,<br>I2S_WS                     | 100          |          |             | ns               | DVSUP = 4.75 V                                              |
| t <sub>I2S6</sub>      | I <sup>2</sup> S-Wordstrobe Hold Time after<br>Falling Edge of Clock                     |                                       | 50           |          |             | ns               | DVSUP = 5.25 V                                              |
| Analog Grou            | ind                                                                                      |                                       |              |          |             |                  | ·                                                           |
| V <sub>AGNDC0</sub>    | AGNDC Open Circuit Voltage                                                               | AGNDC                                 | 3.64         | 3.73     | 3.84        | V                | $R_{load} \ge 10 \ M\Omega$                                 |
| R <sub>outAGN</sub>    | AGNDC Output Resistance<br>at $T_j = 27 \text{ °C}$<br>from $T_A = 0$ to 70 °C           |                                       | 70<br>70     | 125      | 180<br>180  | kΩ<br>kΩ         | $3 \text{ V} \leq \text{V}_{\text{AGNDC}} \leq 4 \text{ V}$ |
| Analog Inpu            | t Resistance                                                                             |                                       |              | <b></b>  | 1           | •                | 1                                                           |
| R <sub>inSC</sub>      | SCART Input Resistance<br>at $T_j = 27 \text{ °C}$<br>from $T_A = 0$ to 70 °C            | SCn_IN_s <sup>1)</sup>                | 25<br>25     | 40       | 58<br>58    | kΩ<br>kΩ         | $f_{signal} = 1 \text{ kHz},$<br>I $\leq$ 0.05 mA           |
| R <sub>inMONO</sub>    | MONO Input Resistance<br>at $T_j = 27 \text{ °C}$<br>from $T_A = 0$ to 70 °C             | MONO_IN                               | 10<br>10     | 16       | 23<br>23    | kΩ<br>kΩ         | f <sub>signal</sub> = 1 kHz,<br>I ≤ 0.1 mA                  |
| Audio Analo            | g-to-Digital-Converter                                                                   |                                       |              |          |             |                  | 1                                                           |
| V <sub>AICL</sub>      | Analog Input Clipping Level for<br>Analog-to-Digital-Conversion                          | SCn_IN_s, <sup>1)</sup><br>MONO_IN    | 2.02         | 2.12     | 2.22        | V <sub>RMS</sub> | f <sub>signal</sub> = 1 kHz                                 |
| SCART Out              | puts                                                                                     |                                       |              | <u> </u> |             |                  | 1                                                           |
| R <sub>outSC</sub>     | SCART Output Resistance<br>at $T_j = 27 \ ^{\circ}C$<br>from $T_A = 0$ to 70 $^{\circ}C$ | SCn_OUT_s <sup>1)</sup>               | 0.20<br>0.20 | 0.33     | 0.46<br>0.5 | kΩ<br>kΩ         | f <sub>signal</sub> = 1 kHz, I = 0.1 m/                     |
| dV <sub>OUTSC</sub>    | Deviation of DC-Level at SCART<br>Output from AGNDC Voltage                              |                                       | -70          |          | +70         | mV               |                                                             |
| A <sub>SCtoSC</sub>    | Gain from Analog Input to SCART<br>Output                                                | SCn_IN_s <sup>1)</sup><br>MONO_IN     | -1.0         | 0        | +0.5        | dB               | f <sub>signal</sub> = 1kHz                                  |
| f <sub>rSCtoSC</sub>   | Frequency Response from Analog<br>Input to SCART Output<br>bandwidth: 0 to 20000 Hz      | $\rightarrow$ SCn_OUT_s <sup>1)</sup> | -0.5         | 0        | +0.5        | dB               | with respect to 1 kHz                                       |
| VoutSC                 | Signal Level at SCART-Output during full-scale digital input signal                      | SCn_OUT_s <sup>1)</sup>               | 1.8          | 1.9      | 2.0         | V <sub>RMS</sub> | f <sub>signal</sub> = 1 kHz                                 |

| Symbol               | Parameter                                                                                                          | Pin Name                                                                                                        | Min.       | Тур.       | Max.       | Unit             | Test Conditions                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Main and Al          | JX Outputs                                                                                                         |                                                                                                                 | •          | •          |            |                  |                                                                                                                                                                   |
| R <sub>outMA</sub>   | Main/AUX Output Resistance<br>at $T_j = 27 \degree C$<br>from $T_A = 0$ to 70 $\degree C$                          | DACp_s <sup>1)</sup>                                                                                            | 2.1<br>2.1 | 3.3        | 4.6<br>5.0 | kΩ<br>kΩ         | f <sub>signal</sub> = 1 kHz, I = 0.1 m/                                                                                                                           |
| V <sub>outDCMA</sub> | DC-Level at Main/AUX-Output<br>for Analog Volume at 0 dB<br>for Analog Volume at –30 dB                            |                                                                                                                 | 1.74<br>-  | 1.94<br>61 | 2.14<br>-  | V<br>mV          |                                                                                                                                                                   |
| V <sub>outMA</sub>   | Signal Level at Main/AUX-Output<br>during full-scale digital input signal<br>from DSP for Analog Volume at<br>0 dB |                                                                                                                 | 1.23       | 1.37       | 1.51       | V <sub>RMS</sub> | f <sub>signal</sub> = 1 kHz                                                                                                                                       |
| Analog Perfe         | ormance                                                                                                            |                                                                                                                 |            |            |            |                  |                                                                                                                                                                   |
| SNR                  | Signal-to-Noise Ratio                                                                                              |                                                                                                                 |            |            |            |                  |                                                                                                                                                                   |
|                      | from Analog Input to DSP                                                                                           | MONO_IN,<br>SCn_IN_s <sup>1)</sup>                                                                              | 85         | 88         |            | dB               | Input Level = $-20 \text{ dB}$ wit<br>resp. to V <sub>AICL</sub> , f <sub>sig</sub> = 1<br>kHz, equally weighted<br>20 Hz 16 kHz <sup>2</sup> )                   |
|                      | from Analog Input to<br>SCART Output                                                                               | $\begin{array}{c} \text{MONO_IN},\\ \text{SCn_IN}_{s^{1)}}\\ \rightarrow\\ \text{SCn_OUT}_{s^{1)}} \end{array}$ | 93         | 96         |            | dB               | Input Level = -20 dB,<br>f <sub>sig</sub> = 1 kHz,<br>equally weighted<br>20 Hz20 kHz                                                                             |
|                      | from DSP to SCART Output                                                                                           | SCn_OUT_s <sup>1)</sup>                                                                                         | 85         | 88         |            | dB               | Input Level = $-20 \text{ dB}$ ,<br>$f_{sig} = 1 \text{ kHz}$ ,<br>equally weighted<br>$20 \text{ Hz} \dots 15 \text{ kHz}^{3)}$                                  |
|                      | from DSP to Main/AUX-Output<br>for Analog Volume at 0 dB<br>for Analog Volume at –30 dB                            | DACp_s <sup>1)</sup>                                                                                            | 85<br>78   | 88<br>83   |            | dB<br>dB         | Input Level = $-20 \text{ dB}$ ,<br>f <sub>sig</sub> = 1 kHz,<br>equally weighted<br>20 Hz15 kHz <sup>3)</sup>                                                    |
| THD                  | Total Harmonic Distortion                                                                                          |                                                                                                                 |            |            |            |                  |                                                                                                                                                                   |
|                      | from Analog Input to DSP                                                                                           | MONO_IN,<br>SCn_IN_s <sup>1)</sup>                                                                              |            |            | 0.05       | %                | Input Level = $-3$ dBr with<br>resp. to V <sub>AICL</sub> , f <sub>sig</sub> =1kH;<br>equally weighted<br>20 Hz16 kHz,<br>R <sub>Load</sub> = 30 k $\Omega^{2}$ ) |
|                      | from Analog Input to<br>SCART Output                                                                               | $\begin{array}{c} \text{MONO_IN,} \\ \text{SCn_IN_s} \\ \rightarrow \\ \text{SCn_OUT_s^{1)}} \end{array}$       |            | 0.01       | 0.03       | %                | Input Level = $-3 \text{ dBr}$ ,<br>$f_{sig} = 1 \text{ kHz}$ , equally<br>weighted 20 Hz20 kHz<br>$R_{Load} = 30 \text{ k}\Omega$                                |
|                      | from DSP to SCART Output                                                                                           | SCn_OUT_s <sup>1)</sup>                                                                                         |            | 0.01       | 0.03       | %                | Input Level = $-3 \text{ dBr}$ ,<br>f <sub>sig</sub> = 1 kHz, equally<br>weighted 20 Hz16 kH<br>R <sub>Load</sub> = 30 k $\Omega^{3}$                             |
|                      | from DSP to Main or AUX Output                                                                                     | DACA_s,<br>DACM_s <sup>1)</sup>                                                                                 |            | 0.01       | 0.03       | %                | Input Level = $-3 \text{ dBr}$ ,<br>f <sub>sig</sub> = 1 kHz, equally<br>weighted 20 Hz16 kH<br>R <sub>Load</sub> = 30 k $\Omega^{3}$                             |

"n" means "1", "2" or "3", "s" means "L" or "R", "p" means "M" or "A"
DSP measured at I<sup>2</sup>S-Output
DSP Input at I<sup>2</sup>S-Input

| Symbol | Parameter                                                                                                                                 | Pin Name                         | Min.            | Тур. | Max. | Unit           | Test Conditions                                                                                                                                            |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------|------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTALK  | Crosstalk attenuation<br>– PLCC68<br>– PSDIP64                                                                                            |                                  |                 |      |      |                | Input Level = $-3 \text{ dB}$ ,<br>$f_{sig} = 1 \text{ kHz}$ , unused ana<br>log inputs connected to<br>ground by Z<1 k $\Omega$                           |
|        | between left and right channel within SCART Input/Output pair (L $\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ |                                  |                 |      |      |                | equally weighted<br>20 Hz20 kHz                                                                                                                            |
|        | $SCn\_IN \rightarrow SCn\_OUT^{1)}$                                                                                                       | PLCC68<br>PSDIP64                | 80<br>80        |      |      | dB<br>dB       | 2)                                                                                                                                                         |
|        | $SCn\_IN \to DSP^{1)}$                                                                                                                    | PLCC68<br>PSDIP64                | 80<br>80        |      |      | dB<br>dB       |                                                                                                                                                            |
|        | $\text{DSP} \rightarrow \text{SCn}_\text{OUT}^{1)}$                                                                                       | PLCC68<br>PSDIP64                | 80<br>80        |      |      | dB<br>dB       | 3)                                                                                                                                                         |
|        | between left and right channel wit<br>Output pair                                                                                         | hin Main or AUX                  |                 |      |      |                | equally weighted<br>20 Hz16 kHz                                                                                                                            |
|        | $DSP\toDACp^{1)}$                                                                                                                         | PLCC68<br>PSDIP64                | 80<br>75        |      |      | dB<br>dB       | 3)                                                                                                                                                         |
|        | between SCART Input/Output pairs <sup>1)</sup><br>D = disturbing program                                                                  |                                  |                 |      |      |                | (equally weighted<br>20 Hz 20 kHz)<br>same signal source on                                                                                                |
|        | O = observed program<br>D: MONO/SCn_IN $\rightarrow$ SCn_OUT                                                                              | PLCC68                           | 100             |      |      | dB             | left and right disturbing<br>channel, effect on each<br>observed output channel                                                                            |
|        | O: MONO/SCn_IN → SCn_OUT <sup>1)</sup><br>D: MONO/SCn_IN → SCn_OUT                                                                        | PSDIP64<br>PLCC68                | 100<br>95       |      |      | dB<br>dB       | 2)                                                                                                                                                         |
|        | O: or unsel. MONO/SCn_IN $\rightarrow$ DSP<br>D: MONO/SCn_IN $\rightarrow$ SC1_OUT                                                        | <sup>1)</sup> PSDIP64<br>PLCC68  | 95<br>100       |      |      | dB<br>dB       | 3)                                                                                                                                                         |
|        | O: DSP $\rightarrow$ SCn_OUT <sup>1)</sup><br>D: MONO/SCn_IN $\rightarrow$ unselected                                                     | PSDIP64<br>PLCC68                | 100<br>100      |      |      | dB<br>dB       | 3)                                                                                                                                                         |
|        | $O: DSP \rightarrow SC1\_OUT^{(1)}$                                                                                                       | PSDIP64                          | 100             |      |      | dB             |                                                                                                                                                            |
|        | Crosstalk between Main and AUX O DSP $\rightarrow$ DACp^1)                                                                                | utput pairs<br>PLCC68<br>PSDIP64 | 95<br>90        |      |      | dB<br>dB       | (equally weighted<br>20 Hz 16 kHz) <sup>3)</sup><br>same signal source on<br>left and right disturbing<br>channel, effect on each<br>observed output chann |
|        | Crosstalk from Main or AUX Output<br>and vice versa<br>D = disturbing program<br>O = observed program                                     | to SCART Output                  |                 |      |      |                | (equally weighted<br>20 Hz 20 kHz)<br>same signal source on<br>left and right disturbing<br>channel, effect on each                                        |
|        | D: MONO/SCn_IN/DSP $\rightarrow$ SCn_OU<br>O: DSP $\rightarrow$ DACp <sup>1</sup> )                                                       |                                  | 90<br>85        |      |      | dB<br>dB       | observed output chann<br>SCART output load res<br>tance 10 kΩ                                                                                              |
|        | O: DSP → DACp <sup>+/</sup><br>D: MONO/SCn_IN/DSP → SCn_OU<br>O: DSP → DACp <sup>1</sup> )                                                | PSDIP64<br>IT PLCC68<br>PSDIP64  | 85<br>95<br>85  |      |      | dB<br>dB<br>dB | scart output load res<br>tance 30 kΩ                                                                                                                       |
|        | D: DSP → DACp<br>D: DSP → DACp<br>O: MONO/SCn_IN → SCn_OUT <sup>1</sup> )                                                                 | PLCC68<br>PSDIP64                | 85<br>100<br>95 |      |      | dB<br>dB       | 3)                                                                                                                                                         |
|        | D: DSP $\rightarrow$ DACp<br>O: DSP $\rightarrow$ SCn_OUT <sup>1</sup> )                                                                  | PLCC68<br>PSDIP64                | 100<br>95       |      |      | dB<br>dB       |                                                                                                                                                            |

<sup>3)</sup> DSP Input at I<sup>2</sup>S-Input

| Symbol               | Parameter                            | Pin Name                                                      | Min.        | Тур.      | Max.        | Unit | Test Conditions                                         |
|----------------------|--------------------------------------|---------------------------------------------------------------|-------------|-----------|-------------|------|---------------------------------------------------------|
| PSRR: reject         | ion of noise on AHVSUP at 1 kHz      |                                                               |             |           |             |      |                                                         |
| PSRR                 | AGNDC                                | AGNDC                                                         |             | 80        |             | dB   |                                                         |
|                      | From analog Input to DSP             | MONO_IN<br>SCn_IN_s <sup>1)</sup>                             |             | 69        |             | dB   |                                                         |
|                      | From analog Input to<br>SCART Output | MONO_IN<br>SCn_IN_s, <sup>1)</sup><br>SCn_OUT_s <sup>1)</sup> |             | 74        |             | dB   |                                                         |
|                      | From DSP to SCART Output             | SCn_OUT_s <sup>1)</sup>                                       |             | 70        |             | dB   |                                                         |
|                      | From DSP to MAIN/AUX Output          | DACp_s <sup>1)</sup>                                          |             | 80        |             | dB   |                                                         |
| Sound IF Inp         | ut Section                           |                                                               |             |           |             |      |                                                         |
| DCVREFTOP            | DC voltage at VREFTOP                | VREFTOP                                                       | 2.4         | 2.6       | 2.7         | V    | $V_{SUPANALOG} = 5 V$<br>$R_{Load} \ge 10 M\Omega$      |
| R <sub>IFIN</sub>    | Input Impedance                      | ANA_IN1+,<br>ANA_IN2+,<br>ANA_IN–                             | 1.5<br>10.5 | 2<br>14.1 | 2.5<br>17.6 | kOhm | AGC = +20 dB<br>AGC = +3 dB<br>R <sub>Load</sub> ≥10 MΩ |
| DC <sub>ANA_IN</sub> | DC voltage on IF inputs              |                                                               | 1.3         | 1.5       | 1.7         | V    | AVSUP = 5 V<br>R <sub>Load</sub> $\ge$ 10 M $\Omega$    |
| XTALK <sub>IF</sub>  | Crosstalk attenuation                |                                                               | 40          | t.b.d.    | -           | dB   | f <sub>sig</sub> = 1 MHz,<br>Input Level = −2 dBr       |
| BW <sub>IF</sub>     | 3 dB Bandwidth                       |                                                               | 10          | -         | -           | MHz  | Input Level = -2 dBr                                    |
|                      | AGC step width                       |                                                               | t.b.d.      | 0.85      | t.b.d.      | dB   | f <sub>sig</sub> = 1 MHz,<br>Input Level = −2 dBr       |

| Symbol               | Parameter                                                                                  | Pin Name                           | Min. | Тур. | Max. | Unit | Test Conditions                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------|------------------------------------|------|------|------|------|-------------------------------------------------------------------------------------------------------------------|
| Overall Perfo        | rmance                                                                                     |                                    |      | •    | •    |      | •                                                                                                                 |
| S/N <sub>FM</sub>    | FM input to Main/AUX/SCART<br>Output                                                       | DACp_s,<br>SCn_OUT_s <sup>1)</sup> | 70   |      | _    | dB   | 1 FM-carrier 5.5 MHz,<br>50 μs, 1 kHz, 40 kHz de-<br>viation; RMS, unweighter<br>0 to 15 kHz; full input<br>range |
| S/N <sub>D2MAC</sub> | Signal to Noise ratio of D2MAC<br>baseband signal on Main/AUX/<br>SCART outputs            |                                    | TBD  |      | -    | dB   |                                                                                                                   |
| THD <sub>FM</sub>    | Total Harmonic Distortion + Noise<br>of FM demodulated signal on<br>Main/AUX/SCART output  |                                    | -    |      | 0.3  | %    | 1 FM-carrier 5.5 MHz,<br>1kHz, 50 μs; 40 kHz dev<br>ation; full input range                                       |
| THD <sub>D2MAC</sub> | Total Harmonic Distortion + Noise<br>of D2MAC baseband signal for<br>Main/AUX/SCART output |                                    | _    | 0.01 | 0.1  | %    | 2.12 kHz, Modulator inpu<br>level = 0 dBref                                                                       |
| dV <sub>FMOUT</sub>  | Tolerance of output voltage of FM demodulated signal                                       |                                    | -1.5 |      | +1.5 | dB   | 1 FM-carrier, 50 μs,<br>1 kHz<br>40 kHz deviation; RMS                                                            |
| dV-<br>D2MACOUT      | Tolerance of output voltage of D2MAC baseband signal                                       |                                    | -1.5 |      | +1.5 | dB   | 2.12 kHz, Modulator inpu<br>level = 0 dBref                                                                       |
| fR <sub>FM</sub>     | FM frequency response on Main/<br>AUX/SCART outputs, bandwidth<br>20 to 15000 Hz           |                                    | -1.0 |      | +1.0 | dB   | 1 FM-carrier 5.5 MHz,<br>50 μs, Modulator input<br>level = –14.6 dBref; RMS                                       |
| fR <sub>D2MAC</sub>  | D2MAC frequency response on<br>Main/AUX/SCART outputs, band-<br>width 20 to 15000 Hz       |                                    | -1.0 |      | +1.0 | dB   | Modulator input level =<br>-12 dB dBref; RMS                                                                      |
| SEP <sub>FM</sub>    | FM channel separation (Stereo)                                                             |                                    | 50   |      |      | dB   | 2 FM-carriers 5.5/5.74<br>MHz, 50 μs, 1 kHz, 40<br>kHz deviation; RMS                                             |
| SEP <sub>D2MAC</sub> | D2MAC channel separation<br>(Stereo)                                                       |                                    | 80   |      |      | dB   |                                                                                                                   |
| XTALK <sub>FM</sub>  | FM crosstalk attenuation (Dual)                                                            |                                    | 80   |      |      | dB   | 2 FM-carriers 5.5/5.74<br>MHz, 50 μs, 1 kHz, 40<br>kHz deviation; RMS                                             |
| XTALK-<br>D2MAC      | D2MAC crosstalk attenuation (Dual)                                                         |                                    | 80   |      |      | dB   |                                                                                                                   |

# 9. Application of the MSP 3400C



**Note:** Pin numbers refer to PLCC packages, pin numbers for PSDIP packages in brackets. not connected pins are 2,10,15,16,17,38,39,40,41,53,54,55,62,63,64 (2,3,8,21,22,23,31,32,43,44,45)

## **10. DMA Application**

Fig. 10–1 shows an example for the D2MAC application with the MSP 3400 or MSP 3400C. To obtain the optimal amplitude and phase conditions for the clock input of

AMU, DMA 2386, and DMA 2381, it is recommended to use a clock inverter circuit, as shown below right, a minimum gain of 1.0 at 18.432 MHz and an output phase as specified in Fig. 10–2.



Note: Pin numbers refer to PLCC packages for DMA 2381 and MSP 3400C and to PSDIP package for AMU 2481

# MSP 3400C



Fig. 10–2: Timing requirements for the clock signal at the DMA 2381 clock input

In the following table, the input/output clock-specification of the D2MAC circuit is shown.

|                                           | MSP 3400C >C6<br>new Version | MSP 3410/00 TC27<br>new Version | MSP 3410/00 TC15<br>actual Version |
|-------------------------------------------|------------------------------|---------------------------------|------------------------------------|
| <b>XTAL_IN min</b><br>(minimum amplitude) | >0.7 Vpp                     | >0.7 Vpp                        | >0.7 Vpp                           |
| C input<br>(after Reset)                  | 22 pF                        | 22 pF                           | 31 pF                              |
| AUD_CL_OUT min<br>with C load             | >1.2 Vpp<br>40 pF            | >1.2 Vpp<br>40 pF               | >1.0 Vpp<br>43 pF                  |
| Rout (HF) typ.                            | 150 Ω                        | 120 Ω                           | 120 Ω                              |

Table 10-2: Clock input and output specification for ICs connected to MSP

|                                                    | DMA 2381                              | DMA 2386 | AMU2481  |
|----------------------------------------------------|---------------------------------------|----------|----------|
| XTAL_IN min<br>Clock-in min<br>(minimal amplitude) | >0.7 Vpp                              | >0.7 Vpp | >0.7 Vpp |
| C input                                            | 24 pF<br>10 pF with: Adr.<br>204,14=1 | 7pF      | 7pF      |

For the DMA\_SYNC input specification of the MSP, please refer to page 54 "V<sub>DMAIL</sub>, V<sub>DMAIL</sub>,"

## **11. MSP Application with External Clock**

If for some reason, e.g. to spare the cost of an additional crystal, the MSP receives the 18.432 MHz clock from an external source, for example from an other MSP, the following circuit can be used. For input/output specification see also Table 10-1.



Fig. 11-1: MSP 3400C with external clock

12. ADR Application



# 13. I<sup>2</sup>S Bus in Master/Slave Configuration with Standby Mode

In a master/slave application, both MSP, after power up and reset, will start as master by default. This means that before the slave MSP is set to slave-mode, relatively large current-pulses (~20 mA) in the I2S\_CL and I2S\_WS lines can cause some crackling noise during startup time, if the the MSP is demuted before the slave MSP is set to slave mode.

These high current pulses are also possible, if the active I2S\_CL and I2S\_WS outputs of the master MSP are clipped by the correspondent inputs of the slave MSP, which is switched to standby mode.

To avoid this, it is recommended, that the I2S-bus lines I2S\_CL and I2S\_WS are current-limited to about 5 mA with series resistors of about 390  $\Omega$  (330...470  $\Omega$ ).

Fig. 13–1 depicts the recommended application circuit for two MSP 3410/00 or MSP 3400C, which are connected via I2S Bus in a master/slave configuration, and where the slave MSP can be switched in standby mode (+5 Volt power is switched off).



minimal corner frequency = 4 MHz with R = 390  $\Omega$  (330–470  $\Omega$ )

Fig. 13–1: I<sup>2</sup>S master/slave application

## 14. APPENDIX A: Technical Code History

#### **TC01**

First Release, compatible with MSP3410 and MSP 3400. Date: June 1994.

## TC04

Emulator version for software development.

### Version B5

New Features:

- 1. Equalizer
- 2. Improved identification
- 3. Improved adaptive deemphasis

## Version C6

New Features:

1. Adjustable Stereo Basewidth Enlargement (SBE) and switchable Pseudo Stereo Effect (SBE)

- 2. New Channel Matrix Modes (Mono, Sum/Dif, etc)
- 3. New Audio Clock Output Driver
- 4. Fast mute (Volume)
- 5. Clipping mode (Volume)
- 6. Sub dB steps for Volume, Bass, Treble, Equalizer

### Version C7

New Features:

1. Balance, Bass, Treble and Loudness for Headphone output

- 2. Prescale for I2S1 and I2S2 inputs
- 3. Balance in dB units and linear mode
- 4. SCART volume in dB units and linear mode
- 5. Increased range for Bass/Treble

### Version C8

New Features:

1. Automatic Volume Control A.V.C.

2. Subwoofer Output alternatively with Headphone Output.

#### **15. APPENDIX B: Documentation History**

1. Advance Information: "MSP 3400C Multistandard Sound Processor", Apr. 14, 1994, 6251-377-1AI. First release of the advance information.

2. MSP 3400C Data Sheet: "MSP 3400C Multistandard Sound Processor", Dec. 14, 1994, 6251-377-1PD. First release of the preliminary data sheet.

3. MSP 3400C Data Sheet: "MSP 3400C Multistandard Sound Processor", Oct. 6, 1996, 6251-377-2PD. Second release of the preliminary data sheet. Major changes: see Appendix A: Version C6

4. MSP 3400C Data Sheet: "MSP 3400C Multistandard Sound Processor", Dec. 8, 1997, 6251-377-3PD. Third release of the preliminary data sheet. Major changes: see Appendix A: Version C7 and C8

- new PQFP80 package

MICRONAS INTERMETALL GmbH Hans-Bunte-Strasse 19 D-79108 Freiburg (Germany) P.O. Box 840 D-79008 Freiburg (Germany) Tel. +49-761-517-0 Fax +49-761-517-2174 E-mail: docservice@intermetall.de Internet: http://www.intermetall.de

Printed in Germany Order No. 6251-377-3PD All information and data contained in this data sheet are without any commitment, are not to be considered as an offer for conclusion of a contract nor shall they be construed as to create any liability. Any new issue of this data sheet invalidates previous issues. Product availability and delivery dates are exclusively subject to our respective order confirmation form; the same applies to orders based on development samples delivered. By this publication, MICRONAS INTERMETALL GmbH does not assume responsibility for patent infringements or other rights of third parties which may result from its use. Reprinting is generally permitted, indicating the source. However, our prior consent must be obtained in all cases.