### **Product Preview** ## 256K x 18 Bit Pipelined BurstRAM™ Synchronous Fast Static RAM The MCM69P817 is a 4M bit synchronous fast static RAM designed to provide a burstable, high performance, secondary cache for the PowerPC $^{\text{TM}}$ and other high performance microprocessors. It is organized as 256K words of 18 bits each. This device integrates input registers, an output register, a 2–bit address counter, and a high speed SRAM onto a single monolithic circuit for reduced parts count in cache data RAM applications. Synchronous design allows precise cycle control with the use of an external clock (K). Addresses (SA), data inputs (<u>DQx</u>), and all control signals except output enable (G) and linear burst order (LBO) are clock (K) controlled through positive—edge—triggered noninverting registers. Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst addresses can be generated internally by the MCM69P817 (burst <u>sequence</u> operates in linear or interleaved mode de<u>pendent</u> upon the state of LBO) and controlled by the burst address advance (ADV) input pin. Write cycles are internally self—timed and are initiated by the rising edge of the clock (K) input. This feature eliminates complex off—chip write pulse generation and provides increased timing flexibility for incoming signals. Synchronous byte write (SBx), synchronous global write (SGW), and synchronous write enable (SW) are provided to allow writes to either individual bytes or to all bytes. The two bytes are designated as "a" and "b". SBa controls <u>DQa</u> and SBb controls <u>DQb</u>. Individual bytes are written if the selected byte writes <u>SBx</u> are asserted with SW. All bytes are written if either SGW is asserted or if all SBx and SW are asserted. For read cycles, pipelined SRAMs output data is temporarily stored by an edge—triggered output register and then released to the output buffers at the next rising edge of clock (K). The MCM69P817 operates from a 3.3 V core power supply and all outputs operate on a 3.3 V or 2.5 V power supply. All inputs and outputs are JEDEC standard JESD8-5 compatible. ### • MCM69P817 Speed Options | Speed | <sup>t</sup> KHKH | Pipelined<br><sup>t</sup> KHQV | Setup | Hold | I <sub>DD</sub> | Pkg | |---------|-------------------|--------------------------------|--------|------|-----------------|------| | 200 MHz | 5 ns | 2.5 ns | 0.5 ns | 1 ns | 475 mA | PBGA | | 180 MHz | 5.5 ns | 3.0 ns | 0.5 ns | 1 ns | 450 mA | PBGA | | 166 MHz | 6 ns | 3.5 ns | 0.5 ns | 1 ns | 425 mA | PBGA | - 3.3 V + 10%, 5% Core Power Supply, Operates with a 3.3 V or 2.5 V I/O Supply - ADSP, ADSC, and ADV Burst Control Pins - Selectable Burst Sequencing Order (Linear/Interleaved) - Single-Cycle Deselect Timing - Internally Self–Timed Write Cycle - · Byte Write and Global Write Control - PB1 Version 2.0 Compatible - JEDEC Standard 119-Pin PBGA Package BurstRAM is a trademark of Motorola, Inc. The PowerPC name is a trademark of IBM Corp., used under license therefrom. This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice. #### 6/10/97 ## MCM69P817 ### **FUNCTIONAL BLOCK DIAGRAM** #### **PIN ASSIGNMENT** 6 0 0 0 \_0\_ 0 0 0 SA ADSP SA SA SA $V_{\text{DDQ}}$ $V_{DDQ}$ O O ADSC 0 0 В NC NC SE2 SA SE3 0 0 0 0 С 0 SA O NCSA $\circ_{\mathsf{DD}}$ NC SA SA D 0 0 0 DQb NC $V_{SS}$ NC $V_{SS}$ DQa NC O DQb Ε O NC O NC O DQa 0 0 $V_{SS}$ SE1 $V_{SS}$ Q G 0 0 0 0 0 F 0 $\mathop{^{V_{DDQ}}}_{\bigcirc}$ NC V<sub>SS</sub> $\overset{\mathsf{VSS}}{\circ}$ $V_{DDQ}$ DQa G 0 0 0 SBb NC DQb ADV V<sub>SS</sub> DQa NC O NC SGW Н 0 DQb $V_{SS}$ Vss DQa NC V<sub>DD</sub> O DQb ${\overset{\circ}{v_{DD}}}_{\overset{}{\kappa}}$ ${\overset{\circ}{\mathsf{V}_{DD}}}$ J 0 NC O NC O $V_{DDQ}$ $V_{DDQ}$ O NC Κ V<sub>SS</sub> DQa VSS O NC O NC O DQb 0 \_ 0 L DQa V<sub>SS</sub> SBa NC 0 0 0 0 0 М 0 V<sub>DDQ</sub> O DQb DQb SW NC V<sub>SS</sub> V<sub>SS</sub> $V_{\mbox{\scriptsize DDQ}}$ Ν SA1 NC NC Vss O V<sub>SS</sub> DQa O NC 0 Ρ 0 0 DQb NC VSS SA0 VSS DQa LBO 0 0 0 R 0 VDD NC SA NC NC SA 0 0 0 **TOP VIEW 119 BUMP PBGA** NC O NC NC $V_{DDQ}$ SA O NC $\mathsf{SA}$ O NC Not to Scale NC 0 $V_{DDQ}$ SA O NC SA O NC ### **PBGA PIN DESCRIPTIONS** | Pin Locations | Symbol | Туре | Description | |----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4B | ADSC | Input | Synchronous Address Status Controller: Active low, interrupts any ongoing burst and latches a new external address. Used to initiate a READ, WRITE, or chip deselect. | | 4A | ADSP | Input | Synchronous Address Status Processor: Active low, interrupts any ongoing burst and latches a new external address used to initiate a new READ or chip deselect (exception — chip deselect does not occur when ADSP is asserted and SE1 is high). | | 4G | ADV | Input | Synchronous Address Advance: Increments address count in accordance with counter type selected (linear/interleaved). | | (a) 6D, 7E, 6F, 7G, 6H, 7K, 6L, 6N, 7P<br>(b) 1D, 2E, 2G, 1H, 2K, 1L, 2M, 1N, 2P | DQx | I/O | Synchronous Data I/O: "x" refers to the byte being read or written (byte a, b). | | 4F | G | Input | Asynchronous Output Enable Input: Low — enables output buffers (DQx pins). High — DQx pins are high impedance. | | 4K | К | Input | Clock: This signal registers the address, data in, and all control signals except G and LBO. | | 3R | LBO | Input | Linear Burst Order Input: This pin must remain in steady state (this signal not registered or latched). It must be tied high or low. Low — linear burst counter (68K/PowerPC). High — interleaved burst counter (486/i960/Pentium). | | 2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C, 5C, 6C, 2R, 6R, 2T, 3T, 5T, 6T | SA | Input | Synchronous Address Inputs: These inputs are registered and must meet setup and hold times. | | 4N, 4P | SA1, SA0 | Input | Synchronous Address Inputs: These pins must be wired to the two LSBs of the address bus for proper burst operation. These inputs are registered and must meet setup and hold times. | | 5L, 3G<br>(a) (b) | SBx | Input | Synch <u>rono</u> us Byte Wr <u>ite Inputs: "x" refers to the byte being written (byte a, b). SGW overrides SBx.</u> | | 4E | SE1 | Input | Synchronous Chip Enable: Active low to enable chip. Negated high — blocks ADSP or deselects chip when ADSC is asserted. | | 2B | SE2 | Input | Synchronous Chip Enable: Active high for depth expansion. | | 6B | SE3 | Input | Synchronous Chip Enable: Active low for depth expansion. | | 4H | SGW | Input | Synchronous <u>Glo</u> bal <u>Write</u> : This signal writes all bytes regardless of the status of the SBx and SW signals. If only byte write signals SBx are being used, tie this pin high. | | 4M | SW | Input | Synchronous Write: This sign <u>al writes only those bytes that have been</u> selected using the byte write SBx pins. If only byte write signals SBx are being used, tie this pin low. | | 4C, 2J, 4J, 6J, 4R | V <sub>DD</sub> | Supply | Core Power Supply. | | 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | V <sub>DDQ</sub> | Supply | I/O Power Supply. | | 3D, 5D, 3E, 5E, 3F, 5F, 5G, 3H, 5H, 3K, 5K, 3L, 3M, 5M, 3N, 5N, 3P, 5P | V <sub>SS</sub> | Supply | Ground. | | 1B, 7B, 1C, 7C, 2D, 4D, 7D, 1E, 6E, 2F, 1G, 6G, 2H, 7H, 3J, 5J, 1K, 6K, 2L, 4L, 7L, 6M, 2N, 7N, 1P, 6P, 1R, 5R, 7R, 1T, 4T, 7T, 2U, 3U, 4U, 5U, 6U | NC | _ | No Connection: There is no connection to the chip. | ### TRUTH TABLE (See Notes 1 Through 5) | Novt Ovels | Address | <u>CE4</u> | CE0 | | ADCE | ADCC | ADV | | DO: | Muita 2 4 | |----------------|----------|------------|-----|-----|------|------|-----|-----|--------|-------------------| | Next Cycle | Used | SE1 | SE2 | SE3 | ADSP | ADSC | ADV | G 3 | DQx | Write 2, 4 | | Deselect | None | 1 | Х | X | Х | 0 | Х | Х | High-Z | Х | | Deselect | None | 0 | Х | 1 | 0 | Х | Х | Х | High-Z | Х | | Deselect | None | 0 | 0 | Х | 0 | Х | Х | Х | High-Z | Х | | Deselect | None | Х | Х | 1 | 1 | 0 | Х | Х | High-Z | Х | | Deselect | None | Х | 0 | Х | 1 | 0 | Х | Х | High-Z | Х | | Begin Read | External | 0 | 1 | 0 | 0 | Х | Х | Х | High–Z | χ5 | | Begin Read | External | 0 | 1 | 0 | 1 | 0 | Х | Х | High–Z | READ <sup>5</sup> | | Continue Read | Next | Х | Х | Х | 1 | 1 | 0 | 1 | High–Z | READ | | Continue Read | Next | Х | Х | Х | 1 | 1 | 0 | 0 | DQ | READ | | Continue Read | Next | 1 | Х | Х | Х | 1 | 0 | 1 | High–Z | READ | | Continue Read | Next | 1 | Х | Х | Х | 1 | 0 | 0 | DQ | READ | | Suspend Read | Current | Х | Х | Х | 1 | 1 | 1 | 1 | High-Z | READ | | Suspend Read | Current | Х | Х | Х | 1 | 1 | 1 | 0 | DQ | READ | | Suspend Read | Current | 1 | Х | Х | Х | 1 | 1 | 1 | High–Z | READ | | Suspend Read | Current | 1 | Х | Х | Х | 1 | 1 | 0 | DQ | READ | | Begin Write | External | 0 | 1 | 0 | 1 | 0 | Х | Х | High–Z | WRITE | | Continue Write | Next | Х | Х | Х | 1 | 1 | 0 | Х | High–Z | WRITE | | Continue Write | Next | 1 | Х | Х | Х | 1 | 0 | Х | High–Z | WRITE | | Suspend Write | Current | Х | Х | Х | 1 | 1 | 1 | Х | High–Z | WRITE | | Suspend Write | Current | 1 | Х | Х | Х | 1 | 1 | Х | High–Z | WRITE | #### NOTES: - 1. X = don't care. 1 = logic high. 0 = logic low. - 2. Write is defined as either (a) any SBx and SW low or (b) SGW is low. - 3. G is an asynchronous signal and is not sampled by the clock K. G drives the bus immediately (t<sub>GLQX</sub>) following G going low. 4. On write cycles that follow read cycles, G must be negated prior to the start of the write cycle to ensure proper write data setup times. G must also remain negated at the completion of the write cycle to ensure proper write data hold times. - 5. This read assumes the RAM was previously deselected. ### LINEAR BURST ADDRESS TABLE (LBO = VSS) | 1st Address (External) | 2nd Address (Internal) | 3rd Address (Internal) | 4th Address (Internal) | |------------------------|------------------------|------------------------|------------------------| | X X00 | X X01 | X X10 | X X11 | | X X01 | X X10 | X X11 | X X00 | | X X10 | X X11 | X X00 | X X01 | | X X11 | X X00 | X X01 | X X10 | ### INTERLEAVED BURST ADDRESS TABLE (LBO = VDD) | 1st Address (External) | 2nd Address (Internal) | 3rd Address (Internal) | 4th Address (Internal) | |------------------------|------------------------|------------------------|------------------------| | X X00 | X X01 | X X10 | X X11 | | X X01 | X X00 | X X11 | X X10 | | X X10 | X X11 | X X00 | X X01 | | X X11 | X X10 | X X01 | X X00 | ### **WRITE TRUTH TABLE** | Cycle Type | SGW | sw | SBa | SBb | |-----------------|-----|----|-----|-----| | Read | Н | Н | Х | Х | | Read | Н | L | Н | Н | | Write Byte a | Н | L | L | Н | | Write Byte b | Н | L | Н | L | | Write All Bytes | Н | L | L | L | | Write All Bytes | L | Х | Х | Х | ### ABSOLUTE MAXIMUM RATINGS (See Note 1) | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------|------| | Power Supply Voltage | V <sub>DD</sub> | V <sub>SS</sub> – 0.5 to + 4.6 | V | | I/O Supply Voltage (See Note 2) | V <sub>DDQ</sub> | $V_{SS}$ – 0.5 to $V_{DD}$ | V | | Input Voltage Relative to V <sub>SS</sub> for Any<br>Pin Except V <sub>DD</sub> (See Note 2) | V <sub>in</sub> , V <sub>out</sub> | V <sub>SS</sub> - 0.5 to<br>V <sub>DD</sub> + 0.5 | V | | Input Voltage (Three–State I/O) (See Note 2) | VIT | V <sub>SS</sub> – 0.5 to<br>V <sub>DDQ</sub> + 0.5 | V | | Output Current (per I/O) | l <sub>out</sub> | ± 20 | mA | | Package Power Dissipation (See Note 3) | PD | 1.6 | W | | Temperature Under Bias | T <sub>bias</sub> | – 10 to 85 | °C | | Storage Temperature | T <sub>stg</sub> | - 55 to 125 | °C | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. #### NOTES: - Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. - This is a steady-state DC parameter that is in effect after the power supply has achieved its nominal operating level. Power sequencing can not be controlled and is not allowed. - Power dissipation capability is dependent upon package characteristics and use environment. See Package Thermal Characteristics. #### PACKAGE THERMAL CHARACTERISTICS — PBGA | Rating | | Symbol | Max | Unit | Notes | |---------------------------------|----------------------------------------|-----------------|----------|------|-------| | Junction to Ambient (@ 200 lfm) | Single Layer Board<br>Four Layer Board | $R_{\theta JA}$ | 41<br>19 | °C/W | 1, 2 | | Junction to Board (Bottom) | | $R_{\theta JB}$ | 11 | °C/W | 3 | | Junction to Case (Top) | | $R_{\theta JC}$ | 9 | °C/W | 4 | #### NOTES: - 1. Junction temperature is a function of on—chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, board population, and board thermal resistance. - 2. Per SEMI G38-87. - 3. Indicates the average thermal resistance between the die and the printed circuit board. - 4. Indicates the average thermal resistance between the die and the case top surface via the cold plate method (MIL SPEC-883 Method 1012.1). ### DC OPERATING CONDITIONS AND CHARACTERISTICS $(3.6 \text{ V} \ge \text{V}_{DD} \ge 3.135 \text{ V}, 70^{\circ}\text{C} \ge \text{T}_{A} \ge 0^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ ### **RECOMMENDED OPERATING CONDITIONS** (Voltages Referenced to $V_{SS} = 0 V$ ) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------|------------------|-------|-----|-----------------------|------| | Supply Voltage | $V_{DD}$ | 3.135 | 3.3 | 3.6 | V | | I/O Supply Voltage | V <sub>DDQ</sub> | 2.375 | 3.3 | V <sub>DD</sub> | V | | Ambient Temperature | T <sub>A</sub> | 0 | _ | 70 | °C | | Input Low Voltage | V <sub>IL</sub> | - 0.3 | _ | 0.8 | V | | Input High Voltage | VIH | 2.0 | _ | V <sub>DD</sub> + 0.3 | V | Figure 1. Undershoot Voltage #### DC CHARACTERISTICS AND SUPPLY CURRENTS | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|-------------------|------|---------| | Input Leakage Current (0 $V \le V_{in} \le V_{DD}$ ) | l <sub>lkg(l)</sub> | _ | _ | ± 1 | μА | 1 | | Output Leakage Current (0 $V \le V_{in} \le V_{DDQ}$ ) | I <sub>lkg(O)</sub> | _ | _ | ± 1 | μА | | | AC Supply Current (Device Selected, MCM69P817–2.5 All Outputs Open, Freq = Max) MCM69P817–3 Includes VDD and VDDQ MCM69P817–3.5 | IDDA | _ | _ | 475<br>450<br>425 | mA | 2, 3, 4 | | CMOS Standby Supply Current (Device Deselected, Freq = 0, $V_{DD}$ = Max, All Inputs Static at CMOS Levels $V_{in} \le V_{SS}$ + 0.2 V or $\ge V_{DD}$ – 0.2 V) | I <sub>SB2</sub> | _ | _ | 40 | mA | 5 | | TTL Standby Supply Current (Device Deselected, Freq = 0, $V_{DD}$ = Max, All Inputs Static at $V_{in} \le V_{IL}$ or $\ge V_{IH}$ ) | I <sub>SB3</sub> | _ | _ | 45 | mA | 5 | | Clock Running (Device Deselected, MCM69P817–2.5 Freq = Max, $V_{DD}$ = Max, All Inputs Toggling at CMOS Levels $V_{in} \le V_{SS} + 0.2 \text{ V or } \ge V_{DD} - 0.2 \text{ V}$ ) | I <sub>SB4</sub> | _ | _ | 190 | mA | 5 | | Static Clock Running (Device Deselected, MCM69P817–2.5 Freq = Max, $V_{DD}$ = Max, All Inputs Static at $V_{in} \le V_{IL}$ or $\ge V_{IH}$ ) | I <sub>SB5</sub> | _ | _ | 85 | mA | 5 | | Output Low Voltage (I <sub>OL</sub> = 2 mA) V <sub>DDQ</sub> = 2.5 V | V <sub>OL1</sub> | _ | _ | 0.7 | ٧ | | | Output High Voltage (I <sub>OH</sub> = -2 mA) V <sub>DDQ</sub> = 2.5 V | | 1.7 | _ | _ | ٧ | | | Output Low Voltage (I <sub>OL</sub> = 8 mA) V <sub>DDQ</sub> = 3.3 V | V <sub>OL2</sub> | _ | _ | 0.4 | ٧ | | | Output High Voltage (I <sub>OH</sub> = -4 mA) V <sub>DDQ</sub> = 3.3 V | V <sub>OH2</sub> | 2.4 | _ | _ | V | | ### NOTES: - 1. $\overline{LBO}$ pin has an internal pullup and will exhibit leakage currents of $\pm\,5~\mu\text{A}.$ - 2. Reference AC Operating Conditions and Characteristics for input and timing $(V_{\parallel H}/V_{\parallel L}, t_{\parallel f}/t_{\parallel f}, pulse level 0 to 3.0 V)$ . - 3. All addresses transition simultaneously low (LSB) and then high (MSB). - 4. Data states are all zero. - 5. Device in Deselected mode as defined by the Truth Table. ### $\textbf{CAPACITANCE} \text{ (f = 1.0 MHz, dV = 3.0 V, } 70^{\circ}\text{C} \geq \text{T}_{\c A} \geq 0^{\circ}\text{C}, \text{ Periodically Sampled Rather Than 100% Tested)}$ | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------|------------------|-----|-----|-----|------| | Input Capacitance | C <sub>in</sub> | _ | 4 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | _ | 7 | 8 | pF | ### **AC OPERATING CONDITIONS AND CHARACTERISTICS** $(3.6 \text{ V} \ge \text{V}_{DD} \ge 3.135 \text{ V}, 70^{\circ}\text{C} \ge \text{T}_{A} \ge 0^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ | nput Timing Measurement Reference Level 1.5 V | Output Timing Reference Level | ٧ ز | |-----------------------------------------------|-----------------------------------------------|-----| | nput Pulse Levels 0 to 3.0 V | Output Load See Figure 2 Unless Otherwise Not | ec | | nput Slew Rate (See Figure 3) 1.0 V/ns | Output Rise/Fall Times (Max) | ทร | ### READ/WRITE CYCLE TIMING (See Notes 1 and 2) | | | MCM69P817-2.5<br>200 MHz | | MCM69P817-3<br>180 MHz | | MCM69P817-3.5<br>166 MHz | | | | |-------------------------------------------------------------------|-------------------|---------------------------------|-----|---------------------------------|-----|---------------------------------|-----|------|---------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | Cycle Time | tKHKH | 5 | _ | 5.5 | _ | 6 | _ | ns | | | Clock High Pulse Width | tKHKL | 2.2 | _ | 2.5 | _ | 2.7 | _ | ns | 3, 4 | | Clock Low Pulse Width | tKLKH | 2.2 | _ | 2.5 | _ | 2.7 | _ | ns | 3, 4 | | Clock Access Time | tKHQV | _ | 2.5 | _ | 3 | _ | 3.5 | ns | 3 | | Output Enable to Output Valid | tGLQV | _ | 3.5 | _ | 3.5 | _ | 3.8 | ns | 3 | | Clock High to Output Active | tKHQX1 | 0 | _ | 0 | _ | 0 | _ | ns | 3, 5, 6 | | Clock High to Output Change | tKHQX2 | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | 3, 6 | | Output Enable to Output Active | tGLQX | 0 | _ | 0 | _ | 0 | _ | ns | 3, 5, 6 | | Output Disable to Q High–Z | <sup>t</sup> GHQZ | _ | 3.5 | _ | 3.5 | _ | 3.8 | ns | 3, 5, 6 | | Clock High to Q High-Z | <sup>t</sup> KHQZ | 1.5 | 5 | 1.5 | 5.5 | 1.5 | 6 | ns | 3, 5, 6 | | Setup Times: Addres Data II Writ Chip Enable ADSP, ADSC, ADV | tDVKH tWVKH | 0.5<br>0.5<br>0.5<br>0.5<br>1.5 | _ | 0.5<br>0.5<br>0.5<br>0.5<br>1.5 | _ | 0.5<br>0.5<br>0.5<br>0.5<br>1.5 | _ | ns | 3 | | Hold Times: Addres ADSP, ADSC, ADV Data II Writ Chip Enable | tKHADSX<br>tKHDX | 1.0 | _ | 1.0 | _ | 1.0 | _ | ns | 3 | #### NOTES: - 1. Write is defined as either any SBx and SW low or SGW is low. Chip Enable is defined as SE1 low, SE2 high and SE3 low whenever ADSP or ADSC is asserted. - 2. All read and write cycle timings are referenced from K or G. - 3. Tested per AC Test Load, Figure 2. - 4. In order to reduce test correlation issues and to reduce the effects of application specific input edge rate variations on correlation between data sheet parameters and actual system performance, FSRAM AC parametric specifications are always specified at V<sub>DDQ</sub>/2. In some design exercises, it is desirable to evaluate timing using other reference levels. Since the maximum test input edge rate is known and is given in the AC Test Conditions section of the data sheet as 1 V/ns, one can easily interpolate timing values to other reference levels. - 5. Measured at $\pm\,200$ mV from steady state. - 6. This parameter is sampled and not 100% tested. Figure 2. AC Test Load ### UNLOADED RISE AND FALL TIME MEASUREMENT #### NOTES: - 1. Input waveform has a slew rate of 1 V/ns. - 2. Rise time is measured from 0.4 to 2.4 V unloaded. - 3. Fall time is measured from 2.4 to 0.4 V unloaded. Figure 3. Unloaded Rise and Fall Time Characterization | PULL-UP | | | | | |-------------|------------|------------|--|--| | VOLTAGE (V) | I (mA) MIN | I (mA) MAX | | | | - 0.5 | - 40 | - 120 | | | | 0 | - 40 | - 120 | | | | 1.4 | - 40 | - 120 | | | | 1.65 | - 37 | - 104 | | | | 2.0 | - 28 | - 81 | | | | 3.135 | 0 | - 20 | | | | 3.6 | 0 | 0 | | | ### (a) Pull-Up for 3.3 V I/O Supply | PULL-UP | | | | | | |-------------|------------|-------------|--|--|--| | VOLTAGE (V) | I (mA) MIN | I (mA) MAX | | | | | - 0.5 | - 26 | <b>- 75</b> | | | | | 0 | - 26 | <b>- 75</b> | | | | | 0.8 | - 26 | <b>-</b> 75 | | | | | 1.25 | - 18 | - 58 | | | | | 1.5 | - 14 | - 49 | | | | | 2.3 | 0 | - 21 | | | | | 2.7 | 0 | -7 | | | | | 2.9 | 0 | 0 | | | | ### (b) Pull-Up for 2.5 V I/O Supply | PULL-DOWN | | | | | | |-------------|------------|------------|--|--|--| | VOLTAGE (V) | I (mA) MIN | I (mA) MAX | | | | | - 0.5 | - 34 | - 126 | | | | | 0 | 0 | 0 | | | | | 0.5 | 17 | 47 | | | | | 1 | 35 | 90 | | | | | 1.65 | 45 | 114 | | | | | 1.8 | 46 | 120 | | | | | 3.6 | 46 | 120 | | | | | 4 | 46 | 120 | | | | (c) Pull-Down for 3.3 V and 2.5 V I/O Supply Figure 4. Typical Output Buffer Characteristics ### **APPLICATION INFORMATION** #### STOP CLOCK OPERATION In the stop clock mode of operation, the SRAM will hold all state and data values even though the clock is not running (full static operation). The SRAM design allows the clock to start with ADSP and ADSC, and stops the clock after the last write data is latched, or the last read data is driven out. When starting and stopping the clock, the AC clock timing and parametrics must be strictly maintained. For example, clock pulse width and edge rates must be guaranteed when starting and stopping the clocks. To achieve the lowest power operation for all three stop clock modes, stop read, stop write, and stop deselect: - · Force the clock to a low state. - Force the control signals to an inactive state (this guarantees any potential source of noise on the clock input will not start an unplanned on activity). - Force the address inputs to a low state. ### STOP CLOCK WITH READ TIMING NOTE: For lowest possible power consumption during stop clock, the addresses should be driven to a low state ( $V_{IL}$ ). Best results are obtained if $V_{II} < 0.2 \text{ V}$ . ### STOP CLOCK WITH WRITE TIMING NOTE: While the clock is stopped, DATA IN must be fixed in a high $(V_{IH})$ or low $(V_{IL})$ state to reduce the DC current of the input buffers. For lowest power operation, all data and address lines should be held in a low $(V_{IL})$ state and control lines held in an inactive state. ### STOP CLOCK WITH DESELECT OPERATION TIMING ### NOTES: - 1. While the clock is stopped, DATA IN must be fixed in a high (V<sub>IH</sub>) or low (V<sub>IL</sub>) state to reduce the DC current of the input buffers. For lowest power operation, all data and address lines should be held in a low (V<sub>IL</sub>) state and control lines held in an inactive state. - 2. For best possible power savings, the data-in should be driven low. ### NON-BURST SYNCHRONOUS OPERATION Although this BurstRAM has been designed for PowerPC-based and other high end MPU-based based systems, these SRAMs can be used in other high speed L2 cache or memory applications that do not require the burst address feature. Most L2 caches designed with a synchronous interface can make use of the MCM69P817. The burst counter feature of the BurstRAM can be disabled, and the SRAM can be configured to act upon a continuous stream of addresses. See Figure 5. ### **CONTROL PIN TIE VALUES** $(H \ge V_{IH}, L \le V_{II})$ | Non-Burst | ADSP | ADSC | ADV | SE1 | LBO | |---------------------------------|------|------|-----|-----|-----| | ync Non–Burst,<br>ipelined SRAM | Н | L | Н | L | Х | NOTE: Although X is specified in the table as a don't care, the pin must be tied either high or low. Figure 5. Configured as Non-Burst Synchronous SRAM # ORDERING INFORMATION (Order by Full Part Number) #### PACKAGE DIMENSIONS #### ZP PACKAGE 7 x 17 BUMP PBGA CASE 999-01 Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights or How to reach us: **USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado, 80217. 303–675–2140 or 1–800–441–2447 **Mfax™:** RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 - US & Canada ONLY 1-800-774-1848 **JAPAN:** Nippon Motorola Ltd.; SPD, Strategic Planning Office; 4–32–1, Nishi–Gotanda; Shinagawa–ku, Tokyo 141, Japan. 81–3–5487–8488 Mfax is a trademark of Motorola, Inc. ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298 INTERNET: http://motorola.com/sps MCM69P817/D