## Product Preview # Quad 2-Input XOR Gate / CMOS Logic Level Shifter ## with LSTTL-Compatible Inputs The MC74VHCT86A is an advanced high speed CMOS 2-input Exclusive-OR gate fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The device input is compatible with TTL-type input thresholds and the output has a full 5V CMOS level output swing. The input protection circuitry on this device allows overvoltage tolerance on the input, allowing the device to be used as a logic-level translator from 3.0V CMOS logic to 5.0V CMOS Logic or from 1.8V CMOS logic to 3.0V CMOS Logic while operating at the high-voltage power supply. The MC74VHCT86A input structure provides protection when voltages up to 7V are applied, regardless of the supply voltage. This allows it to be used to interface 5V circuits to 3V circuits. The output structures also provide protection when $V_{CC}=0V$ . These input and output structures help prevent device destruction caused by supply voltage — input/output voltage mismatch, battery backup, hot insertion, etc. - High Speed: tpD = 4.8ns (Typ) at VCC = 5V - Low Power Dissipation: $I_{CC} = 2\mu A$ (Max) at $T_A = 25$ °C - TTL–Compatible Inputs: $V_{IL} = 0.8V$ ; $V_{IH} = 2.0V$ - Power Down Protection Provided on Inputs and Outputs - Balanced Propagation Delays - Designed for 2V to 5.5V Operating Range - Low Noise: $V_{OLP} = 0.8V$ (Max) - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300mA - ESD Performance: HBM > 2000V; Machine Model > 200V #### **LOGIC DIAGRAM** This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice. #### ON Semiconductor Formerly a Division of Motorola http://onsemi.com 14-LEAD SOIC D SUFFIX CASE 751A 14-LEAD TSSOP DT SUFFIX CASE 948G 14-LEAD SOIC EIAJ M SUFFIX CASE 965 ## PIN CONNECTION AND MARKING DIAGRAM (Top View) For detailed package marking information, see the Marking Diagram section on page 4 of this data sheet. #### **FUNCTION TABLE** | Inp | uts | Output | |-----|-----|--------| | Α | В | Υ | | L | L | L | | L | Н | Н | | Н | L | Н | | Н | Н | L | #### **ORDERING INFORMATION** | Device | Package | Shipping | | |---------------|-----------|---------------|--| | MC74VHCT86AD | SOIC | 55 Units/Rail | | | MC74VHCT86ADT | TSSOP | 96 Units/Rail | | | MC74VHCT86AM | SOIC EIAJ | 50 Units/Rail | | #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------------------------|----------------|------| | VCC | DC Supply Voltage | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage | - 0.5 to + 7.0 | V | | V <sub>out</sub> | DC Output Voltage V <sub>CC</sub> = 0<br>High or Low State | | V | | ΙΙΚ | Input Diode Current | - 20 | mA | | lok | Output Diode Current (VOUT < GND; VOUT > VCC) | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | PD | Power Dissipation in Still Air, SOIC Packages† TSSOP Package† | I | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. #### RECOMMENDED OPERATING CONDITIONS | Characteristics | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------|---------------------------------|-------------|------------|------| | DC Supply Voltage | Vcc | 2.0 | 5.5 | V | | DC Input Voltage | V <sub>IN</sub> | 0.0 | 5.5 | V | | DC Output Voltage V <sub>CC</sub> = 0 High or Low State | Vout | 0.0<br>0.0 | 5.5<br>VCC | V | | Operating Temperature Range | TA | <b>-</b> 55 | +85 | °C | | Input Rise and Fall Time $V_{CC} = 3.3V \pm 0.3V$<br>$V_{CC} = 5.0V \pm 0.5V$ | t <sub>r</sub> , t <sub>f</sub> | 0<br>0 | 100<br>20 | ns/V | #### $\textbf{NOISE CHARACTERISTICS} \text{ (Input } t_f = t_f = 3.0 \text{ns, } C_L = 50 \text{pF, } V_{CC} = 5.0 \text{V, } Measured \text{ in SOIC Package)}$ | | | T <sub>A</sub> = | T <sub>A</sub> = 25°C | | |------------------|----------------------------------------------|------------------|-----------------------|------| | Symbol | Characteristic | Тур | Max | Unit | | VOLP | Quiet Output Maximum Dynamic VOL | 0.3 | 0.8 | V | | VOLV | Quiet Output Minimum Dynamic V <sub>OL</sub> | - 0.3 | - 0.8 | V | | VIHD | Minimum High Level Dynamic Input Voltage | | 3.5 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | <sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied. <sup>†</sup>Derating — SOIC Packages: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C #### DC ELECTRICAL CHARACTERISTICS | | | | VCC | Т | A = 25°0 | С | T <sub>A</sub> ≤ 85°C | | <b>T</b> <sub>A</sub> ≤ 125°C | | | |-----------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|-------------------|------------|--------------------|-----------------------|--------------------|-------------------------------|--------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High–Level Input Voltage | | 3.0<br>4.5<br>5.5 | 1.2<br>2.0<br>2.0 | | | 1.2<br>2.0<br>2.0 | | 1.2<br>2.0<br>2.0 | | V | | V <sub>IL</sub> | Maximum Low–Level Input Voltage | | 3.0<br>4.5<br>5.5 | | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | V | | VOH | Minimum High-Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$ | 3.0<br>4.5 | 2.9<br>4.4 | 3.0<br>4.5 | | 2.9<br>4.4 | | 2.9<br>4.4 | | V | | | VIN = VIH or VIL | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OH</sub> = -4mA<br>I <sub>OH</sub> = -8mA | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | V | | VOL | Maximum Low–Level Output Voltage | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OL</sub> = 50μA | 3.0<br>4.5 | | 0.0<br>0.0 | 0.1<br>0.1 | | 0.1<br>0.1 | | 0.1<br>0.1 | V | | | VIN = VIH or VIL | VIN = VIH or VIL<br>IOL = 4mA<br>IOL = 8mA | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | V | | IIN | Maximum Input<br>Leakage Current | V <sub>IN</sub> = 5.5V or GND | 0 to<br>5.5 | | | ±0.1 | | ±1.0 | | ±1.0 | μА | | ICC Maximum Quiescent<br>Supply Current | | $V_{IN} = V_{CC}$ or GND | 5.5 | | | 2.0 | | 20 | | 40 | μΑ | | ICCT | Quiescent Supply<br>Current | Input: V <sub>IN</sub> = 3.4V | 5.5 | | | 1.35 | | 1.50 | | 1.65 | mA | | lopd | Output Leakage<br>Current | V <sub>OUT</sub> = 5.5V | 0.0 | | | 0.5 | | 5.0 | | 10 | μА | #### AC ELECTRICAL CHARACTERISTICS (Input $t_f = t_f = 3.0 \text{ns}$ ) | | | | | | T <sub>A</sub> = 25°C | | $T_A = -40$ | | | |-----------------|-----------------------------------|------------------------------|------------------------------|-----|-----------------------|--------------|-------------|--------------|------| | Symbol | Parameter | Test Condit | tions | Min | Тур | Max | Min | Max | Unit | | tPLH,<br>tPHL | Propagation Delay,<br>A or B to Y | V <sub>CC</sub> = 3.3 ± 0.3V | $C_L = 15pF$<br>$C_L = 50pF$ | | 7.0<br>9.5 | 11.0<br>14.5 | 1.0<br>1.0 | 13.0<br>16.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 4.8<br>6.3 | 6.8<br>8.8 | 1.0<br>1.0 | 8.0<br>10.0 | | | C <sub>in</sub> | Input Capacitance | | | · | 4 | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0V | | |----------|-----------------------------------------|----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Note 1.) | 18 | pF | CPD is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/4 (per gate). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. Figure 1. Switching Waveforms \*Includes all probe and jig capacitance Figure 2. Test Circuit #### **MARKING DIAGRAMS** (Top View) \*See Applications Note #AND8004/D for date code and traceability information. #### PACKAGE DIMENSIONS #### **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751A-03 ISSUE F - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE - MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIM | ETERS | INC | HES | | |-----|--------|-------|-------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 | BSC | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | Р | 5.80 | 6.20 | 0.228 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | #### **PACKAGE DIMENSIONS** #### **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948G-01 **ISSUE O** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - (0.000) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | |-----|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 | BSC | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | BSC | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | #### **PACKAGE DIMENSIONS** #### **M SUFFIX** PLASTIC SOIC EIAJ PACKAGE CASE 965-01 ISSUE O - DIMENSIONING AND TOLERANCING PER ANSI - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH CORRECTIONS CAN - MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIMETERS | | INC | HES | |----------------|-------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | Α <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Ε | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 | BSC | 0.050 | BSC | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | 0.50 | 0.50 | 0.85 | 0.020 | 0.033 | | LF | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10 ° | 0 ° | 10° | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | 7 | | 1 42 | | 0.056 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular withoutfurner notice to any products referrit. Science in wait and, representation or guarantee regarding the suitability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### USA/EUROPE Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line\*: 303-675-2167 800-344-3810 Toll Free USA/Canada \*To receive a Fax of our publications N. America Technical Support: 800-282-9855 Toll Free USA/Canada ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time) Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-8549 Phone: 81-3-5487-8345 Email: r14153@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.