# 2-Input NOR Gate with Open Drain Output The MC74VHC1G03 is an advanced high speed CMOS 2-input NOR gate with an open drain output fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The internal circuit is composed of three stages, including an open drain output which provides the capability to set output switching level. This allows the MC74VHC1G03 to be used to interface 5V circuits to circuits of any voltage between $V_{CC}$ and 7V using an external resistor and power supply. The MC74VHC1G03 input structure provides protection when voltages up to 7V are applied, regardless of the supply voltage. - High Speed: $t_{PD} = 3.6$ ns (Typ) at $V_{CC} = 5V$ - Low Internal Power Dissipation: $I_{CC} = 2\mu A$ (Max) at $T_A = 25^{\circ}C$ - Power Down Protection Provided on Inputs - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300mA - ESD Performance: HBM > 2000V; MM > 200V, CDM > 1500V Figure 1. 5-Lead SOT-353 Pinout (Top View) Figure 2. Logic Symbol ### ON Semiconductor http://onsemi.com ### MARKING DIAGRAMS TSOP-5/SOT-23/SC-59 DT SUFFIX **CASE 483** d = Date Code Pin 1 d = Date Code | | PIN ASSIGNMENT | | | | | | | |---|---------------------------|--|--|--|--|--|--| | 1 | IN B | | | | | | | | 2 | IN A | | | | | | | | 3 | GND | | | | | | | | 4 | OUT \( \overline{\tau} \) | | | | | | | | 5 | VCC | | | | | | | ### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. ### **FUNCTION TABLE** | Inp | uts | Output | |-----|-----|--------| | Α | В | Y | | L | L | Z | | L | Н | L | | Н | L | L | | Н | Н | L | ### **MAXIMUM RATINGS\*** | Characteristics | Symbol | Value | Unit | |------------------------------------------------------------------------------------|------------------|--------------|------| | DC Supply Voltage | V <sub>CC</sub> | -0.5 to +7.0 | V | | DC Input Voltage | V <sub>IN</sub> | -0.5 to +7.0 | V | | DC Output Voltage | V <sub>OUT</sub> | -0.5 to 7.0 | V | | Input Diode Current | l <sub>IK</sub> | -20 | mA | | Output Diode Current (V <sub>OUT</sub> < GND; V <sub>OUT</sub> > V <sub>CC</sub> ) | lok | +20 | mA | | DC Output Current, per Pin | I <sub>OUT</sub> | +25 | mA | | DC Supply Current, V <sub>CC</sub> and GND | I <sub>CC</sub> | +50 | mA | | Power dissipation in still air, SC-88A † | P <sub>D</sub> | 200 | mW | | Lead temperature, 1 mm from case for 10 s | TL | 260 | °C | | Storage temperature | T <sub>stg</sub> | -65 to +150 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions. ### **RECOMMENDED OPERATING CONDITIONS** | Characteristics | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------------------------------------------|---------------------------------|-------------|-----------|------| | DC Supply Voltage | V <sub>CC</sub> | 2.0 | 5.5 | V | | DC Input Voltage | V <sub>IN</sub> | 0.0 | 5.5 | V | | DC Output Voltage | V <sub>OUT</sub> | 0.0 | 7.0 | V | | Operating Temperature Range | T <sub>A</sub> | <b>–</b> 55 | +125 | °C | | Input Rise and Fall Time $ \begin{array}{c} V_{CC} = 3.3 V \pm 0.3 V \\ V_{CC} = 5.0 V \pm 0.5 V \end{array} $ | t <sub>r</sub> , t <sub>f</sub> | 0 | 100<br>20 | ns/V | The $\theta_{JA}$ of the package is equal to 1/Derating. Higher junction temperatures may affect the expected lifetime of the device per the table and figure below. # DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 178,700 | 20.4 | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 3. Failure Rate vs. Time Junction Temperature <sup>†</sup>Derating — SC-88A Package: -3 mW/°C from 65° to 125°C ### DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> | 1 | A = 25°C | 3 | $T_A \le$ | 85°C | <b>T</b> <sub>A</sub> ≤ ' | 125°C | | |------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------|----------------------------|-------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High–Level<br>Input Voltage | | 2.0<br>3.0<br>4.5<br>5.5 | 1.5<br>2.1<br>3.15<br>3.85 | | | 1.5<br>2.1<br>3.15<br>3.85 | | 1.5<br>2.1<br>3.15<br>3.85 | | V | | V <sub>IL</sub> | Maximum Low–Level Input Voltage | | 2.0<br>3.0<br>4.5<br>5.5 | | | 0.5<br>0.9<br>1.35<br>1.65 | | 0.5<br>0.9<br>1.35<br>1.65 | | 0.5<br>0.9<br>1.35<br>1.65 | V | | V <sub>OH</sub> | Minimum High-Level<br>Output Voltage<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50\mu\text{A}$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | 1.9<br>2.9<br>4.4 | | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OH} = -4mA$<br>$I_{OH} = -8mA$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | V | | V <sub>OL</sub> | Maximum Low–Level<br>Output Voltage<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu A$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 4\text{mA}$<br>$I_{OL} = 8\text{mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | V | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | V <sub>IN</sub> = 5.5V or GND | 0 to<br>5.5 | | | ±0.1 | | ±1.0 | | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ or GND | 5.5 | | | 2.0 | | 20 | | 40 | μΑ | | I <sub>OPD</sub> | Maximum Off–state<br>Leakage Current | V <sub>OUT</sub> = 5.5V | 0 | | | 0.25 | | 2.5 | | 5.0 | μА | ### AC ELECTRICAL CHARACTERISTICS ( $C_{load} = 50 \text{ pF}$ , Input $t_r = t_f = 3.0 \text{ns}$ ) | | | | T <sub>A</sub> = 25°C | | C | $\textbf{T}_{\textbf{A}} \leq \textbf{85}^{\circ}\textbf{C}$ | | <b>T</b> <sub>A</sub> ≤ 125°C | | | | |------------------|--------------------------------|------------------------------------------------------------------------------|------------------------------------------------|-----|------------|--------------------------------------------------------------|-----|-------------------------------|-----|--------------|------| | Symbol | Parameter | Test Conditions | s | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PZL</sub> | Maximum Output<br>Enable Time, | $\begin{aligned} &V_{CC} = 3.0 \pm 0.3 V \\ &R_L = 1 K \Omega \end{aligned}$ | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 5.6<br>8.1 | 7.9<br>11.4 | | 9.5<br>13.0 | | 11.0<br>15.5 | ns | | | Input A or B to Y | $V_{CC} = 5.0 \pm 0.5V$ $R_L = 1K\Omega$ | $C_L = 15 \text{ pF}$<br>$C_L = 50 \text{ pF}$ | | 3.6<br>5.1 | 5.5<br>7.5 | | 6.5<br>8.5 | | 8.0<br>10.0 | | | t <sub>PLZ</sub> | Maximum Output | $V_{CC} = 3.0 \pm 0.3 \text{V}, R_L = 1 \text{K}\Omega$ | , C <sub>L</sub> = 50 pF | | 8.1 | 11.4 | | 13.0 | | 15.5 | ns | | | Disable Time | $V_{CC} = 5.0 \pm 0.5 \text{V}, R_L = 1 \text{K}\Omega$ | , C <sub>L</sub> = 50 pF | | 5.1 | 7.5 | | 8.5 | | 10.0 | | | C <sub>IN</sub> | Maximum Input<br>Capacitance | | | | 4 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0V | | |----------|-----------------------------------------|----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Note 1.) | 18 | pF | C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>. C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. Figure 4. Output Voltage Mismatch Application Figure 5. Switching Waveforms $C_L$ = 50 pF equivalent (Includes jig and probe capacitance) $R_L$ = $R_1$ = 500 $\Omega$ or equivalent $R_T = Z_{OUT}$ of pulse generator (typically 50 $\Omega$ ) Figure 6. Test Circuit Figure 7. Complex Boolean Functions Figure 8. LED Driver Figure 9. GTL Driver ### **DEVICE ORDERING INFORMATION** | | Device Nomenclature | | | | | | | | |------------------------|----------------------|-----------------------------|------------|--------------------|-------------------|--------------------------|---------------------------------------------|----------------------------| | Device<br>Order Number | Circuit<br>Indicator | Temp<br>Range<br>Identifier | Technology | Device<br>Function | Package<br>Suffix | Tape &<br>Reel<br>Suffix | Package Type<br>(Name/SOT#/<br>Common Name) | Tape and<br>Reel Size | | MC74VHC1G03DFT2 | MC | 74 | VHC1G | 03 | DF | T2 | SC-88A / SOT-353<br>/ SC-70 | 178 mm (7")<br>3000 Unit | | MC74VHC1G03DFT4 | MC | 74 | VHC1G | 03 | DF | T4 | SC-88A / SOT-353<br>/ SC-70 | 330 mm (13")<br>10000 Unit | | MC74VHC1G03DTT1 | MC | 74 | VHC1G | 03 | DT | T1 | TSOPS / SOT-23<br>/ SC-59 | 178 mm (7")<br>3000 Unit | | MC74VHC1G03DTT3 | МС | 74 | VHC1G | 03 | DT | Т3 | TSOPS / SOT-23<br>/ SC-59 | 330 mm (13")<br>10000 Unit | Figure 10. Carrier Tape Specifications ### EMBOSSED CARRIER DIMENSIONS (See Notes 1 and 2) | Tape<br>Size | B <sub>1</sub><br>Max | D | D <sub>1</sub> | E | F | К | Р | P <sub>0</sub> | P <sub>2</sub> | R | Т | w | |--------------|-----------------------|-----------------------------------------------------|---------------------------|---------------------------------------|-------------------------------------|--------------------|---------------------------------------|--------------------------------------|--------------------------------------|------------------|---------------------------------------------------|--------------------------------------| | 8 mm | 4.35 mm<br>(0.171") | 1.5 +0.1/<br>-0.0 mm<br>(0.059<br>+0.004/<br>-0.0") | 1.0 mm<br>Min<br>(0.039") | 1.75<br>±0.1 mm<br>(0.069<br>±0.004") | 3.5<br>±0.5 mm<br>(1.38<br>±0.002") | 2.4 mm<br>(0.094") | 4.0<br>±0.10 mm<br>(0.157<br>±0.004") | 4.0<br>±0.1 mm<br>(0.156<br>±0.004") | 2.0<br>±0.1 mm<br>(0.079<br>±0.002") | 25 mm<br>(0.98") | 0.3<br>±0.05 mm<br>(0.01<br>+0.0038/<br>-0.0002") | 8.0<br>±0.3 mm<br>(0.315<br>±0.012") | <sup>1.</sup> Metric Dimensions Govern-English are in parentheses for reference only. <sup>2.</sup> A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than 10° within the determined cavity Figure 11. Reel Dimensions ### **REEL DIMENSIONS** | Tape Size | T&R Suffix | A Max | G | t Max | |-----------|------------|-----------------|--------------------------------------------------|--------------------| | 8 mm | T1, T2 | 178 mm<br>(7") | 8.4 mm, +1.5 mm, -0.0<br>(0.33" + 0.059", -0.00) | 14.4 mm<br>(0.56") | | 8 mm | T3, T4 | 330 mm<br>(13") | 8.4 mm, +1.5 mm, -0.0<br>(0.33" + 0.059", -0.00) | 14.4 mm<br>(0.56") | Figure 12. Reel Winding Direction Figure 13. Tape Ends for Finished Goods Figure 14. DFT2 and DFT4 (SC88A) Reel Configuration/Orientation Figure 15. DTT1 and DTT3 (TSOP5) Reel Configuration/Orientation ### SC-88A / SOT-353 / SC-70 **DF SUFFIX** 5-LEAD PACKAGE CASE 419A-01 ISSUE B - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MM. | | INC | HES | MILLIN | IETERS | | | |-----|-------|-------|----------|--------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 0.071 | 0.087 | 1.80 | 2.20 | | | | В | 0.045 | 0.053 | 1.15 | 1.35 | | | | С | 0.031 | 0.043 | 0.80 | 1.10 | | | | D | 0.004 | 0.012 | 0.10 | 0.30 | | | | G | 0.026 | BSC | 0.65 BSC | | | | | Н | | 0.004 | | 0.10 | | | | ſ | 0.004 | 0.010 | 0.10 | 0.25 | | | | K | 0.004 | 0.012 | 0.10 | 0.30 | | | | N | 0.008 | REF | 0.20 | REF | | | | S | 0.079 | 0.087 | 2.00 | 2.20 | | | | ٧ | 0.012 | 0.016 | 0.30 | 0.40 | | | K ### TSOP-5 / SOT-23 / SC-59 **DT SUFFIX** 5-LEAD PACKAGE CASE 483-01 ISSUE A - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 2.90 | 3.10 | 0.1142 | 0.1220 | | В | 1.30 | 1.70 | 0.0512 | 0.0669 | | С | 0.90 | 1.10 | 0.0354 | 0.0433 | | D | 0.25 | 0.50 | 0.0098 | 0.0197 | | G | 0.85 | 1.00 | 0.0335 | 0.0413 | | Н | 0.013 | 0.100 | 0.0005 | 0.0040 | | J | 0.10 | 0.26 | 0.0040 | 0.0102 | | K | 0.20 | 0.60 | 0.0079 | 0.0236 | | L | 1.25 | 1.55 | 0.0493 | 0.0610 | | M | 0 ° | 10° | 0° | 10° | | S | 2.50 | 3.00 | 0.0985 | 0.1181 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** ### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET) Email: ONlit–german@hibbertco.com French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit–french@hibbertco.com Email: ONlit-french@nibbertco.cor English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK ### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001–800–4422–3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2745 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.