# **Quad Bus Buffer** # with 3-State Control Inputs The MC74VHC126 is a high speed CMOS quad bus buffer fabricated with silicon gate CMOS technology. It achieves noninverting high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The MC74VHC126 requires the 3–state control input (OE) to be set Low to place the output into high impedance. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7V, allowing the interface of 5V systems to 3V systems. - High Speed: tpD = 3.8ns (Typ) at $V_{CC} = 5V$ - Low Power Dissipation: $I_{CC} = 4\mu A$ (Max) at $T_A = 25$ °C - High Noise Immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2V to 5.5V Operating Range - Low Noise: VOLP = 0.8V (Max) - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300mA - ESD Performance: HBM > 2000V; Machine Model > 200V - Chip Complexity: 72 FETs or 18 Equivalent Gates #### LOGIC DIAGRAM #### **Active-High Output Enables** #### **FUNCTION TABLE** | VHC126 | | | | | | |--------|------|--------|--|--|--| | Inp | outs | Output | | | | | Α | OE | Υ | | | | | Н | Н | Н | | | | | L | Н | L | | | | | X | L | Z | | | | #### ON Semiconductor http://onsemi.com 14-LEAD SOIC D SUFFIX CASE 751A 14-LEAD TSSOP DT SUFFIX CASE 948G 14-LEAD SOIC EIAJ M SUFFIX CASE 965 # PIN CONNECTION AND MARKING DIAGRAM (Top View) | OE1 | 1 • | 14 | v <sub>cc</sub> | |-------|-----|----|-----------------| | A1 [ | 2 | 13 | 0E4 | | Y1 🛭 | 3 | 12 | A4 | | OE2 | 4 | 11 | Y4 | | A2 [ | 5 | 10 | 0E3 | | Y2 [ | 6 | 9 | <b>A</b> 3 | | GND [ | 7 | 8 | Y3 | For detailed package marking information, see the Marking Diagram section on page 5 of this data sheet. #### ORDERING INFORMATION | Device | Package | Shipping | | | |--------------|-----------|---------------|--|--| | MC74VHC126D | SOIC | 55 Units/Rail | | | | MC74VHC126DT | TSSOP | 96 Units/Rail | | | | MC74VHC126M | SOIC EIAJ | 50 Units/Rail | | | #### **MAXIMUM RATINGS\*** | Symbol | Parameter | | Value | Unit | |------------------|-------------------------------------------------|--------------------------------|---------------|------| | VCC | DC Supply Voltage | - 0.5 to + 7.0 | V | | | V <sub>in</sub> | DC Input Voltage | - 0.5 to + 7.0 | V | | | V <sub>out</sub> | DC Output Voltage | - 0.5 to V <sub>CC</sub> + 0.5 | V | | | ΙΙΚ | Input Diode Current | - 20 | mA | | | lok | Output Diode Current | | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | | ± 25 | mA | | ICC | DC Supply Current, V <sub>CC</sub> and GND Pins | | ± 50 | mA | | PD | Power Dissipation in Still Air, SOIC TSSO | 500<br>450 | mW | | | T <sub>stg</sub> | Storage Temperature | | - 65 to + 150 | °C | <sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Min | Max | Unit | |---------------------------------|--------------------------------------|-------------------------------------------------------------|------|-----------|------| | VCC | DC Supply Voltage | 2.0 | 5.5 | V | | | V <sub>in</sub> | DC Input Voltage | 0 | 5.5 | V | | | V <sub>out</sub> | DC Output Voltage | | 0 | VCC | V | | TA | Operating Temperature, All Package T | ypes | - 40 | + 85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time | / <sub>CC</sub> = 3.3V ±0.3V<br>/ <sub>CC</sub> =5.0V ±0.5V | 0 | 100<br>20 | ns/V | #### DC ELECTRICAL CHARACTERISTICS | | | | VCC | 1 | A = 25° | 2 | T <sub>A</sub> ≤ | 85°C | <b>T</b> <sub>A</sub> ≤ ' | T <sub>A</sub> ≤ 125°C | | |-----------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|-------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High–Level<br>Input Voltage | | 2.0<br>3.0<br>4.5<br>5.5 | 1.5<br>2.1<br>3.15<br>3.85 | | | 1.5<br>2.1<br>3.15<br>3.85 | | 1.5<br>2.1<br>3.15<br>3.85 | | V | | V <sub>IL</sub> | Maximum Low–Level Input Voltage | | 2.0<br>3.0<br>4.5<br>5.5 | | | 0.5<br>0.9<br>1.35<br>1.65 | | 0.5<br>0.9<br>1.35<br>1.65 | | 0.5<br>0.9<br>1.35<br>1.65 | V | | VOH | Minimum High-Level<br>Output Voltage<br>VIN = VIH or VIL | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OH</sub> = -50μA | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | 1.9<br>2.9<br>4.4 | | V | | | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OH</sub> = -4mA<br>I <sub>OH</sub> = -8mA | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | V | | VOL | Maximum Low–Level Output Voltage V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OL</sub> = 50μA | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OL</sub> = 4mA<br>I <sub>OL</sub> = 8mA | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | V | | loz | Maximum 3–State<br>Leakage Current | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{OUT} = V_{CC} \text{ or GND}$ | 5.5 | | | ±0.25 | | ±2.5 | | ±2.5 | μΑ | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. <sup>†</sup>Derating — SOIC Packages: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C | III | N | Maximum Input<br>Leakage Current | V <sub>IN</sub> = 5.5V or GND | 0 to<br>5.5 | | ±0.1 | ±1.0 | ±1.0 | μΑ | |-----|----|-------------------------------------|-------------------------------|-------------|--|------|------|------|----| | Ic | CC | Maximum Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ or GND | 5.5 | | 4.0 | 40 | 40 | μΑ | #### AC ELECTRICAL CHARACTERISTICS (Input $t_f = t_f = 3.0 \text{ns}$ ) | | | | | 1 | T <sub>A</sub> = 25°( | 2 | T <sub>A</sub> = ≤ | ≤ 85°C | <b>T</b> A = ≤ | 125°C | | |----------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------|-----|-----------------------|-------------|--------------------|-------------|----------------|--------------|------| | Symbol | Parameter | Test Condi | tions | Min | Тур | Max | Min | Max | Min | Max | Unit | | tPLH,<br>tPHL | Maximum Propagation Delay, | V <sub>CC</sub> = 3.3 ± 0.3V | $C_L = 15pF$<br>$C_L = 50pF$ | | 5.6<br>8.1 | 8.0<br>11.5 | 1.0<br>1.0 | 9.5<br>13.0 | 1.0<br>1.0 | 12.0<br>15.0 | ns | | | A to Y | V <sub>CC</sub> = 5.0 ± 0.5V | $C_L = 15pF$<br>$C_L = 50pF$ | | 3.8<br>5.3 | 5.5<br>7.5 | 1.0<br>1.0 | 6.5<br>8.5 | 1.0<br>1.0 | 8.5<br>10.5 | | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Output Enable Time, | $V_{CC} = 3.3 \pm 0.3 V$<br>$R_L = 1 k\Omega$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 5.4<br>7.9 | 8.0<br>11.5 | 1.0<br>1.0 | 9.5<br>13.0 | 1.0<br>1.0 | 11.5<br>15.0 | ns | | | OE to Y | $V_{CC} = 5.0 \pm 0.5V$<br>$R_L = 1k\Omega$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF | | 3.6<br>5.1 | 5.1<br>7.1 | 1.0<br>1.0 | 6.0<br>8.0 | 1.0<br>1.0 | 7.5<br>9.5 | | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Output Disable Time, | $V_{CC} = 3.3 \pm 0.3 V$<br>$R_L = 1 k\Omega$ | C <sub>L</sub> = 50pF | | 9.5 | 13.2 | 1.0 | 15.0 | 1.0 | 18.0 | ns | | | OE to Y | $V_{CC} = 5.0 \pm 0.5V$<br>$R_L = 1k\Omega$ | C <sub>L</sub> = 50pF | | 6.1 | 8.8 | 1.0 | 10.0 | 1.0 | 12.0 | | | tOSLH,<br>tOSHL | Output-to-Output Skew | V <sub>CC</sub> = 3.3 ± 0.3V<br>(Note 1.) | C <sub>L</sub> = 50pF | | | 1.5 | | 1.5 | | 1.5 | ns | | | | V <sub>CC</sub> = 5.0 ± 0.5V<br>(Note 1.) | C <sub>L</sub> = 50pF | | | 1.0 | | 1.0 | | 1.0 | | | C <sub>in</sub> | Maximum Input<br>Capacitance | | | | 4 | 10 | | 10 | | 10 | pF | | C <sub>out</sub> | Maximum Three–State Output Capacitance (Output in High Impedance State) | | | | 6 | | | | | | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0V | | |-----------------|-----------------------------------------|----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 2.) | 15 | pF | <sup>1.</sup> Parameter guaranteed by design. $t_{OSLH} = |t_{PLHm} - t_{PLHn}|$ , $t_{OSHL} = |t_{PHLm} - t_{PHLn}|$ . ### **NOISE CHARACTERISTICS** (Input $t_f = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V) | | | T <sub>A</sub> = | T <sub>A</sub> = 25°C | | |--------|----------------------------------------------|------------------|-----------------------|------| | Symbol | Characteristic | Тур | Max | Unit | | VOLP | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.8 | V | | VOLV | Quiet Output Minimum Dynamic V <sub>OL</sub> | - 0.3 | - 0.8 | V | | VIHD | Minimum High Level Dynamic Input Voltage | | 3.5 | V | | VILD | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | <sup>2.</sup> $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}/4$ (per buffer). $C_{PD}$ is used to determine the no–load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . #### **SWITCHING WAVEFORMS** Figure 1. Figure 2. \*Includes all probe and jig capacitance Figure 3. Test Circuit \*Includes all probe and jig capacitance Figure 4. Test Circuit Figure 5. Input Equivalent Circuit #### **MARKING DIAGRAMS** (Top View) \*See Applications Note #AND8004/D for date code and traceability information. #### PACKAGE DIMENSIONS #### **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751A-03 ISSUE F #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M. 1982. - CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIM | ETERS | INC | HES | |-----|--------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.228 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948G-01 **ISSUE O** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE - DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED - 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W- | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 | BSC | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | BSC | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | #### **PACKAGE DIMENSIONS** #### **M SUFFIX** PLASTIC SOIC EIAJ PACKAGE CASE 965-01 **ISSUE O** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH - MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE 1.0 COATED ON THE 1.0 WER DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | | MILLIMETERS | | INCHES | | |----------------|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | Α <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | 0.50 | 0.50 | 0.85 | 0.020 | 0.033 | | LF | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10 ° | 0 ° | 10° | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 1.42 | | 0.056 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affliliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303-308-7140 (M-F 1:00pm to 5:00pm Munich Time) Email: ONlit-german@hibbertco.com rench Phone: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time) Email: ONlit-french@hibbertco.com **English Phone**: (+1) 303–308–7142 (M–F 12:00pm to 5:00pm UK Time) Email: ONlit@hibbertco.com EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, England, Ireland #### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support **Phone**: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549 **Phone**: 81–3–5740–2745 **Email**: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.