# 8-Bit Addressable Latches The MC14099B is an 8-bit addressable latch. Data is entered in serial form when the appropriate latch is addressed (via address pins A0, A1, A2) and write disable is in the low state. For the MC14099B the input is a unidirectional write only port. The data is presented in parallel at the output of the eight latches independently of the state of Write Disable, Write/Read or Chip Enable. A Master Reset capability is available on both parts. - Serial Data Input - Parallel Output - Master Reset - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low–power TTL Loads or One Low–Power Schottky TTL Load over the Rated Temperature Range - MC14099B pin for pin compatible with CD4099B | Symbol | Parameter | Value | Unit | |------------------------------------|------------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation,<br>per Package (Note 3.) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature<br>(8–Second Soldering) | 260 | °C | - Maximum Ratings are those values beyond which damage to the device may occur. - Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. ## ON Semiconductor http://onsemi.com PDIP-16 P SUFFIX CASE 648 **MARKING** SOIC-16 DW SUFFIX CASE 751G SOEIAJ-16 F SUFFIX CASE 966 A = Assembly Location WL, L = Wafer Lot WL, L = Wafer Lot YY, Y = Year WW, W = Work Week ### ORDERING INFORMATION | Package | Shipping | | | |-----------|-----------------------------------|--|--| | PDIP-16 | 2000/Box | | | | SOIC-16 | 2350/Box | | | | SOIC-16 | 1000/Tape & Reel | | | | SOEIAJ-16 | See Note 1. | | | | SOEIAJ-16 | See Note 1. | | | | | PDIP-16 SOIC-16 SOIC-16 SOEIAJ-16 | | | For ordering information on the EIAJ version of the SOIC packages, please contact your local ON Semiconductor representative. #### **PIN ASSIGNMENT** Q7 [ 1 • 16 | V<sub>DD</sub> RESET 2 15 Q6 DATA 🛚 3 14 🛮 Q5 WRITE DISABLE 4 13 🛮 Q4 A0 [ 5 12 🛭 Q3 A1 [ 11 Q2 A2 7 10 DQ1 9 🛘 Q0 V<sub>SS</sub> [ # **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | V <sub>DD</sub> | - 5 | 5°C | | 25°C | | 125 | 5°C | | |----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------| | Characteristic | Symbol | Vdc | Min | Max | Min | Typ <sup>(4.)</sup> | Max | Min | Max | Unit | | Output Voltage "0" Leve $V_{in} = V_{DD}$ or 0 | l V <sub>OL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ "1" Leve | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | Vdc | | Input Voltage "0" Level (V <sub>O</sub> = 4.5 or 0.5 Vdc) (V <sub>O</sub> = 9.0 or 1.0 Vdc) (V <sub>O</sub> = 13.5 or 1.5 Vdc) | l V <sub>IL</sub> | 5.0<br>10<br>15 | | 1.5<br>3.0<br>4.0 | | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | _ | 1.5<br>3.0<br>4.0 | Vdc | | "1" Leve $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | I V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | = | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | _ | 3.5<br>7.0<br>11 | _ | Vdc | | Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ Source $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $ | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_ | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | _<br>_<br>_<br>_ | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_ | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sin<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | ( I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | _<br>_<br>_ | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | _<br>_<br>_ | 0.36<br>0.9<br>2.4 | _<br>_<br>_ | mAdc | | Input Current | I <sub>in</sub> | 15 | _ | ± 0.1 | _ | ±0.00001 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | C <sub>in</sub> | _ | _ | _ | _ | 5.0 | 7.5 | _ | _ | pF | | Input Capacitance<br>MC14599B — Data (pin 3)<br>(V <sub>in</sub> = 0) | C <sub>in</sub> | _ | _ | _ | _ | 15 | 22.5 | _ | _ | pF | | Quiescent Current<br>(Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 5.0<br>10<br>20 | _<br>_<br>_ | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | _<br>_<br>_ | 150<br>300<br>600 | μAdc | | Total Supply Current <sup>(5.)</sup> (6.) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_T = (3)$ | 1.5 μΑ/kHz) f<br>3.0 μΑ/kHz) f<br>4.5 μΑ/kHz) f | + I <sub>DD</sub> | | | μAdc | - 4. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. - 5. The formulas given are for the typical characteristics only at $25^{\circ}$ C. - 6. To calculate total supply current at loads other than 50 pF: $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.004. # SWITCHING CHARACTERISTICS (7.) $(C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C})$ | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Typ <sup>(8.)</sup> | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------|-------------------|----------------------|-------------------|------| | Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.35 \text{ ns/pF}) C_L + 32 \text{ ns}$ $t_{TLH}, t_{THL} = (0.6 \text{ ns/pF}) C_L + 20 \text{ ns}$ $t_{TLH}, t_{THL} = (0.4 \text{ ns/pF}) C_L + 20 \text{ ns}$ | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time<br>Data to Output Q | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 200<br>75<br>50 | 400<br>150<br>100 | ns | | Write Disable to Output Q | | 5.0<br>10<br>15 | _<br>_<br>_ | 200<br>80<br>60 | 400<br>160<br>120 | ns | | Reset to Output Q | | 5.0<br>10<br>15 | _<br>_<br>_ | 175<br>80<br>65 | 350<br>160<br>130 | ns | | CE to Output Q (MC14599B only) | | 5.0<br>10<br>15 | _<br>_<br>_ | 225<br>100<br>75 | 450<br>200<br>150 | ns | | Propagation Delay Time, MC14599B only<br>Chip Enable, Write/Read to Data | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 200<br>80<br>65 | 400<br>160<br>130 | ns | | Address to Data | | 5.0<br>10<br>15 | _<br>_<br>_ | 200<br>90<br>75 | 400<br>180<br>150 | ns | | Pulse Widths<br>Reset | t <sub>w(H)</sub> | 5.0<br>10<br>15 | 150<br>75<br>50 | 75<br>40<br>25 | _<br>_<br>_ | ns | | Write Disable | | 5.0<br>10<br>15 | 320<br>160<br>120 | 160<br>80<br>60 | _<br>_<br>_ | ns | | Set Up Time<br>Data to Write Disable | t <sub>su</sub> | 5.0<br>10<br>15 | 100<br>50<br>35 | 50<br>25<br>20 | _<br>_<br>_ | ns | | Hold Time<br>Write Disable to Data | t <sub>h</sub> | 5.0<br>10<br>15 | 150<br>75<br>50 | 75<br>40<br>25 | _<br>_<br>_ | ns | | Set Up Time<br>Address to Write Disable | t <sub>su</sub> | 5.0<br>10<br>15 | 100<br>80<br>40 | 45<br>30<br>10 | _<br>_<br>_ | ns | | Removal Time<br>Write Disable to Address | t <sub>rem</sub> | 5.0<br>10<br>15 | 0<br>0<br>0 | - 80<br>- 40<br>- 40 | _<br>_<br>_ | ns | <sup>7.</sup> The formulas given are for the typical characteristics only at 25°C. 8. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. ## MC14099B FUNCTION DIAGRAM # **TRUTH TABLE** | Write<br>Disable | Reset | Addressed<br>Latch | Unaddressed<br>Latches | |------------------|-------|--------------------|------------------------| | 0 | 0 | Data | Q <sub>n</sub> * | | 0 | 1 | Data | Reset † | | 1 | 0 | Q <sub>n</sub> * | Q <sub>n</sub> * | | 1 | 1 | Reset | Reset | <sup>\*</sup>Q<sub>n</sub> is previous state of latch. **CAUTION:** To avoid unintentional data changes in the latches, Write Disable must be active (high) during transitions on the address inputs A0, A1, and A2. <sup>†</sup>Reset to zero state. # **SWITCHING WAVEFORMS** OUTPUT Q t<sub>PHL</sub> #### **PACKAGE DIMENSIONS** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | ETERS | | |-----|-------|-------|--------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | С | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | G | 0.100 | BSC | 2.54 | BSC | | | Н | 0.050 | BSC | 1.27 | BSC | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | M | 0° | 10° | 0° | 10 ° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | ### SOIC-16 **DW SUFFIX** PLASTIC SOIC PACKAGE CASE 751G-03 **ISSUE B** #### NOTES: - IOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INLCUDE MOLD - PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - MAXIMUM MOLD PHO HUSION 0.15 PEH SIDE. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | | | |-----|-------------|-------|--|--|--| | DIM | MIN | MAX | | | | | Α | 2.35 | 2.65 | | | | | A1 | 0.10 | 0.25 | | | | | В | 0.35 | 0.49 | | | | | С | 0.23 | 0.32 | | | | | D | 10.15 | 10.45 | | | | | Е | 7.40 | 7.60 | | | | | е | 1.27 | BSC | | | | | Н | 10.05 | 10.55 | | | | | h | 0.25 | 0.75 | | | | | L | 0.50 | 0.90 | | | | | A | 0 0 | 7 0 | | | | #### **PACKAGE DIMENSIONS** ## SOEIAJ-16 **F SUFFIX** PLASTIC EIAJ SOIC PACKAGE CASE 966-01 **ISSUE O** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLEHANDING PER AND Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (1) 00019 DEG SIDE - OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIN | IETERS | INC | HES | |----------------|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | C | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | E | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 | BSC | 0.050 | BSC | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** ### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com **English Phone**: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK ### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001–800–4422–3781 Email: ONlit–asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2745 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.