# **Serial Input PLL Frequency Synthesizer** The MC12202 is a 1.1GHz Bipolar monolithic serial input phase locked loop (PLL) synthesizer with pulse–swallow function. It is designed to provide the high frequency local oscillator signal of an RF transceiver in handheld communication applications. Motorola's advanced Bipolar MOSAIC™ V technology is utilized for low power operation at a minimum supply voltage of 2.7V. The device is designed for operation over 2.7 to 5.5V supply range for input frequencies up to 1.1GHz with a typical current drain of 6.5mA. The low power consumption makes the MC12202 ideal for handheld battery operated applications such as cellular or cordless telephones, wireless LAN or personal communication services. A dual modulus prescaler is integrated to provide either a 64/65 or 128/129 divide ratio. For additional applications information, two *InterActiveApNote™* documents containing software (based on a Microsoft Excel spreadsheet) and an Application Note are available. Please order DK305/D and DK306/D from the Motorola Literature Distribution Center. - Low Power Supply Current of 5.8mA Typical for I<sub>C</sub> and 0.7mA Typical for I<sub>P</sub> - Supply Voltage of 2.7 to 5.5V - Dual Modulus Prescaler With Selectable Divide Ratios of 64/65 or 128/129 - On-Chip Reference Oscillator/Buffer - Programmable Reference Divider Consisting of a Binary 14–Bit Programmable Reference Counter - Programmable Divider Consisting of a Binary 7–Bit Swallow Counter and an 11–Bit Programmable Counter - Phase/Frequency Detector With Phase Conversion Function - Balanced Charge Pump Outputs - Dual Internal Charge Pumps for Bypassing the First Stage of the Loop Filter to Decrease Lock Time - Outputs for External Charge Pump - Operating Temperature Range of –40°C to +85°C - Space Efficient Plastic Surface Mount SOIC or TSSOP Packages - The MC12202 Is Pin Compatible With the Fujitsu MB1502 or MB1511 ## MC12202 ## **MECL PLL COMPONENTS** Serial Input PLL Frequency Synthesizer **D SUFFIX**PLASTIC SOIC PACKAGE CASE 751B-05 M SUFFIX PLASTIC SOIC PACKAGE CASE 966-01 **DT SUFFIX**PLASTIC TSSOP PACKAGE CASE 948E-02 ## **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------|-------------------------|------| | Vcc | Power Supply Voltage, Pin 4 (Pin 5 in 20-lead package) | -0.5 to +6.0 | VDC | | VP | Power Supply Voltage, Pin 3 (Pin 4 in 20-lead package) | V <sub>CC</sub> to +6.0 | VDC | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. MOSAIC V, Mfax and InterActiveApNote are trademarks of Motorola, Inc. MOTOROLA ## **PIN NAMES** | Pin | I/O | Function | 16–Lead Pkg<br>Pin No. | 20-Lead Pkg<br>Pin No. | |--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------| | OSCin | I | Oscillator input. A crystal is connected between OSCin and OSCout. An external source can be AC coupled into this input | 1 | 1 | | OSCout | 0 | Oscillator output. Pin should be left open if external source is used | 2 | 3 | | VP | _ | Power supply for charge pumps (Vp should be greater than or equal to Vcc) Vp provides power to the Do, BISW and $\phi P$ outputs | 3 | 4 | | Vcc | _ | Power supply voltage input. Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. | 4 | 5 | | Do | 0 | Internal charge pump output. Do remains on at all times | 5 | 6 | | GND | _ | Ground | 6 | 7 | | LD | 0 | Lock detect, phase comparator output | 7 | 8 | | fIN | I | Prescaler input. The VCO signal is AC–coupled into this pin | 8 | 10 | | CLK | I | Clock input. Rising edge of the clock shifts data into the shift registers | 9 | 11 | | DATA | I | Binary serial data input | 10 | 13 | | LE | I | Load enable input (with internal pull up resistor). When LE is HIGH or OPEN, data stored in the shift register is transferred into the appropriate latch (depending on the level of control bit). Also, when LE is HIGH or OPEN, the output of the second internal charge pump is connected to the BISW pin | 11 | 14 | | FC | I | Phase control select (with internal pull up resistor). When FC is LOW, the characteristics of the phase comparator and charge pump are reversed. FC also selects fp or fr on the fOUT pin | 12 | 15 | | BISW | 0 | Analog switch output. When LE is HIGH or OPEN ("analog switch is ON") the output of the second charge pump is connected to the BISW pin. When LE is LOW, BISW is high impedance | 13 | 16 | | fout | 0 | Phase comparator input signal. When FC is HIGH, fOUT=fr, programmable reference divider output; when FC is LOW, fOUT=fp, programmable divider output | 14 | 17 | | φР | 0 | Output for external charge pump. Standard CMOS output level | 15 | 18 | | φR | 0 | Output for external charge pump. Standard CMOS output level | 16 | 20 | | NC | - | No connect | _ | 2, 9, 12, 19 | Figure 1. MC12202 Block Diagram ## **DATA ENTRY FORMAT** The three wire interface of DATA pin, CLK (clock) pin and LE (load enable) pin controls the serial data input of the 14-bit programmable reference divider plus the prescaler setting bit, and the 18-bit programmable divider. A rising edge of the clock shifts one bit of serial data into the internal shift registers. Depending upon the level of the control bit, stored data is transferred into the latch when load enable pin is HIGH or OPEN. Control bit: "H" = data is transferred into 15-bit latch of programmable reference divider "L" = data is transferred into 18-bit latch of programmable divider WARNING: Switching CLK or DATA after the device is programmed may generate noise on the charge pump outputs which will affect the VCO. ## PROGRAMMABLE REFERENCE DIVIDER 16—bit serial data format for the programmable reference counter, "R—counter", and prescaler select bit (SW) is shown below. If the control bit is HIGH, data is transferred from the 15—bit shift register into the 15—bit latch which specifies the R divide ratio (8 to 16383) and the prescaler divide ratio (SW=0 for $\div$ 128/129, SW=1 for $\div$ 64/65). An R divide ratio less than 8 is prohibited. For Control bit (C) = HIGH: ## DIVIDE RATIO OF PROGRAMMABLE REFERENCE (R) COUNTER | Divide<br>Ratio R | R<br>14 | R<br>13 | R<br>12 | R<br>11 | R<br>10 | R<br>9 | R<br>8 | R<br>7 | R<br>6 | R<br>5 | R<br>4 | R<br>3 | R<br>2 | R<br>1 | |-------------------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 9 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 16383 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## PRESCALER SELECT BIT | Prescaler Divide Ratio P | SW | |--------------------------|----| | 128/129 | 0 | | 64/65 | 1 | ## PROGRAMMABLE DIVIDER 19—bit serial data format for the programmable divider is shown below. If the control bit is LOW, data is transferred from the 18—bit shift register into the 18—bit latch which specifies the swallow A—counter divide ratio (0 to 127) and the programmable N—counter divide ratio (16 to 2047). An N—counter divide ratio less than 16 is prohibited. For Control bit (C) = LOW: ## **DIVIDE RATIO OF PROGRAMMABLE N-COUNTER** ## **DIVIDE RATIO OF SWALLOW A-COUNTER** | Divide<br>Ratio N | N<br>18 | N<br>17 | N<br>16 | N<br>15 | N<br>14 | N<br>13 | N<br>12 | N<br>11 | N<br>10 | N 9 | N<br>8 | Divide<br>Ratio A | A<br>7 | A<br>6 | A<br>5 | A<br>4 | A<br>3 | A<br>2 | A<br>1 | |-------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|-----|--------|-------------------|--------|--------|--------|--------|--------|--------|--------| | 16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 17 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ٠ | • | • | • | | 2047 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## **DIVIDE RATIO SETTING** fvco = $[(P \bullet N) + A] \bullet fosc \div R$ with A<N fvco: Output frequency of external voltage controlled oscillator (VCO) N: Preset divide ratio of binary 11-bit programmable counter (16 to 2047) A: Preset divide ratio of binary 7-bit swallow counter (0 to 127, A<N) fosc: Output frequency of the external frequency oscillator R: Preset divide ratio of binary 14-bit programmable reference counter (8 to 16383) P: Preset mode of dual modulus prescaler (64 or 128) NOTES:Programmable reference divider data shown in parenthesis. Data shifted into register on rising edge of CLK. $\begin{array}{lll} t_S(D) = & \text{Setup Time DATA to CLK} & t_S(D) \geq 10 \text{ns} \\ t_h(D) = & \text{Hold Time DATA to CLK} & t_h(D) \geq 20 \text{ns} \\ t_{CW} = & \text{CLK Pulse Width} & t_{CW} \geq 30 \text{ns} \\ t_{EW} = & \text{LE Pulse Width} & t_{EW} \geq 20 \text{ns} \\ t_S(C \rightarrow LE) = & \text{Setup Time CLK to LE} & t_S(C \rightarrow LE) \geq 30 \text{ns} \\ \end{array}$ Figure 2. Serial Data Input Timing ## PHASE CHARACTERISTICS/VCO CHARACTERISTICS The phase comparator in the MC12202 is a high speed digital phase frequency detector circuit. The circuit determines the "lead" or "lag" phase relationship and time difference between the leading edges of the VCO (fp) signal and the reference (fr) input. Since these edges occur only once per cycle, the detector has a range of $\pm 2\pi$ radians. The phase comparator outputs are standard CMOS rail–to–rail levels (Vp to GND for $\phi$ P and VCC to GND for $\phi$ R), designed for up to 20MHz operation into a 15pF load. These phase comparator outputs can be used along with an external charge pump to enhance the PLL characteristics. The operation of the phase comparator is shown in Figures 3 and 5. The phase characteristics of the phase comparator are controlled by the FC pin. The polarity of the phase comparator outputs, $\phi R$ and $\phi P$ , as well as the charge pump output Do can be reversed by switching the FC pin. NOTES: Do and BISW are current outputs. Phase difference detection range: -2π to +2π Spike difference depends on charge pump characteristics. Also, the spike is output in order to diminish dead band. When fr > fp or fr < fp, spike might not appear depending upon charge pump characteristics. Internal Charge Pump Gain $$\approx \left| \, \frac{\text{Isource} \, + \, \text{I} \text{sink}}{4\pi} \, \right| = \frac{4\text{mA}}{4\pi}$$ Figure 3. Phase/Frequency Detector, Internal Charge Pump and Lock Detect Waveforms ## For FC = HIGH: ## fr lags fp in phase OR fp>fr in frequency When the phase of fr lags that of fp or the frequency of fp is greater than fr, the $\phi P$ output will remain in a HIGH state while the $\phi R$ output will pulse from LOW to HIGH. The output pulse will reach a minimum 50% duty cycle under a 180° out of phase condition. The signal on $\phi R$ indicates to the VCO to decrease in frequency to bring the loop into lock. ## fr leads fp in phase OR fp<fr in frequency When the phase of fr leads that of fp or the frequency of fp is less than fr, the $\phi$ R output will remain in a LOW state while the $\phi$ P output pulses from HIGH to LOW. The output pulse will reach a minimum 50% duty cycle under a 180° out of phase condition. The signal on $\phi$ P indicates to the VCO to increase in frequency to bring the loop to lock. ## fr = fp in phase and frequency When the phase and frequency of fr and fp are equal, the output $\phi P$ will remain in a HIGH state and $\phi R$ will remain in a LOW state except for voltage spikes when signals are in phase. This situation indicates that the loop is in lock and the phase comparator will maintain the loop in its locked state. When FC = LOW, the operation of the phase comparator is reversed from the above explanation. ## For FC = LOW: ## fr lags fp in phase OR fp>fr in frequency When the phase of fr lags that of fp or the frequency of fp is greater than fr, the $\phi R$ output will remain in a LOW state while the $\phi P$ output will pulse from HIGH to LOW. The output pulse will reach a minimum 50% duty cycle under a 180° out of phase condition. The signal on $\phi P$ indicates to the VCO to increase in frequency to bring the loop into lock. ## fr leads fp in phase OR fp<fr in frequency When the phase of fr leads that of fp or the frequency of fp is less than fr, the $\phi P$ output will remain in a HIGH state while the $\phi R$ output pulses from LOW to HIGH. The output pulse will reach a minimum 50% duty cycle under a 180° out of phase condition. The signal on $\phi R$ indicates to the VCO to decrease in frequency to bring the loop to lock. ## fr = fp in phase and frequency When the phase and frequency of fr and fp are equal, the output $\phi P$ will remain in a HIGH state and $\phi R$ will remain in a LOW state except for voltage spikes when signals are in phase. This situation indicates that the loop is in lock and the phase comparator will maintain the loop in its locked state. The FC pin controls not only the phase characteristics, but also controls the $f_{OUT}$ test pin. The FC pin permits the user to monitor either of the phase comparator input signals, fr or fp, at the $f_{OUT}$ output providing a test mode where the programming of the dividers and the output of the counters can be checked. When FC is HIGH, $f_{OUT} = fr$ , the programmable reference divider output. When FC is LOW, $f_{OUT} = fp$ , the programmable divider output. Hence, If VCO characteristics are like (1), FC should be set HIGH or OPEN. $f_{OUT} = f_{OUT} f_{OUT$ Figure 4. VCO Characteristics | | FC | = HIGI | H or Ol | PEN | | FC = LOW | | | | | |---------|----|--------|---------|------|----|----------|----|------|--|--| | | Do | φR | φР | fout | Do | φR | φР | fout | | | | fp < fr | Н | L | L | fr | L | Н | Н | fp | | | | fp > fr | L | Н | Н | fr | Н | L | L | fp | | | | fp = fr | Z | L | Н | fr | Z | L | Н | fp | | | NOTE: Z = High impedance When LE is HIGH or Open, BISW has the same characteristics as Do. Figure 5. Phase Comparator, Internal Charge Pump, and four Characteristics Figure 6. Detailed Phase Comparator Block Diagram #### LOCK DETECT The Lock Detect (LD) output pin provides a LOW pulse when fr and fp are not equal in phase or frequency. The output is normally HIGH. LD is designed to be the logical NORing of the phase frequency detector's outputs UP and DOWN. See Figure 6. In typical applications the output signal drives external circuitry which provides a steady LOW signal when the loop is locked. See Figure 9. ## **OSCILLATOR INPUT** For best operation, an external reference oscillator is recommended. The signal should be AC–coupled to the OSCin pin through a coupling capacitor. In this case, no connection to OSCout is required. The magnitude of the AC–coupled signal must be between 500 and 2200 mV peak–to–peak. To optimize the phase noise of the PLL when used in this mode, the input signal amplitude should be closer to the upper specification limit. This maximizes the slew rate of the signal as it switches against the internal voltage reference. The device incorporates an on-chip reference oscillator/buffer so that an external parallel-resonant fundamental crystal can be connected between OSCin and OSCout. External capacitor C1 and C2 as shown in Figure 10 are required to set the proper crystal load capacitance and oscillator frequency. The values of the capacitors are dependent on the crystal chosen (up to a maximum of 30 pF each including parasitic and stray capacitance). ## **DUAL INTERNAL CHARGE PUMPS** ("ANALOG SWITCH") Due to the pure Bipolar nature of the MC12202 design, the "analog switch" function is implemented with dual internal charge pumps. The loop filter time constant can be decreased by bypassing the first stage of the loop filter with the charge pump output BISW as shown in Figure 7 below. This enables the VCO to lock in a shorter amount of time. When LE is HIGH or OPEN ("analog switch is ON"), the output of the second internal charge pump is connected to the BISW pin, and the Do output is ON. The charge pump 2 output on BISW is essentially equal to the charge pump 1 output on Do. When LE is LOW, BISW is in a high impedance state and Do output is active. Figure 7. "Analog Switch" Block Diagram ## **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 2.7 \text{ to } 5.5 \text{V}$ ; $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$ ) | Symbol | Parameter | Min | Тур | Max | Unit | Condition | |-----------------------|-------------------------------------------------------------|--------------------|-------------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------| | Icc | Supply Current for V <sub>CC</sub> | | 5.8 | 9.0 | mA | Note 1 | | | | | 7.2 | 10.5 | 1 | Note 2 | | lΡ | Supply Current for Vp | | 0.7 | 1.1 | mA | Note 3 | | | | | 0.8 | 1.3 | | Note 4 | | F <sub>IN</sub> | Operating Frequency f <sub>IN</sub> max f <sub>IN</sub> min | 1100 | | 100 | MHz | Note 5 | | Fosc | Operating Frequency (OSCin) | | 12 | 20 | MHz | Crystal Mode | | | | | | 40 | MHz | External Reference Mode | | VIN | Input Sensitivity f <sub>IN</sub> | 200 | | 1000 | mV <sub>P</sub> _P | | | Vosc | OSCin | 500 | | 2200 | mV <sub>P</sub> _P | | | VIH | Input HIGH Voltage CLK, DATA, LE, FC | 0.7V <sub>CC</sub> | | | V | | | V <sub>IL</sub> | Input LOW Voltage CLK, DATA, LE, FC | | | 0.3V <sub>CC</sub> | V | V <sub>CC</sub> = 5.5V | | lн | Input HIGH Current (DATA and CLK) | | 1.0 | 2.0 | μΑ | V <sub>CC</sub> = 5.5V | | I <sub>I</sub> L | Input LOW Current (DATA and CLK) | -10 | -5.0 | | μΑ | V <sub>CC</sub> = 5.5V | | losc | Input Current (OSCin) | | 130<br>-310 | | μА | $\begin{array}{l} \text{OSCin} = \text{V}_{\text{CC}} \\ \text{OSCin} = \text{V}_{\text{CC}} - 2.2\text{V} \end{array}$ | | lн | Input HIGH Current (LE and FC) | | 1.0 | 2.0 | μΑ | | | Iլլ | Input LOW Current (LE and FC) | <b>-</b> 75 | -60 | | μΑ | | | I <sub>Source</sub> 6 | Charge Pump Output Current | -2.6 | -2.0 | -1.4 | mA | $V_{Do} = V_P/2; V_P = 2.7V$ | | I <sub>Sink</sub> 6 | Do and BISW | +1.4 | +2.0 | +2.6 | | $V_{BISW} = V_{P}/2$ ; $V_{P} = 2.7V$ | | l <sub>Hi–Z</sub> | | -15 | | +15 | nA | 0.5 < V <sub>DO</sub> < V <sub>P</sub> -0.5<br>0.5 < V <sub>BISW</sub> < V <sub>P</sub> -0.5 | | Vон | Output HIGH Voltage (LD, φR, φP, fOUT) | 4.4 | | | V | V <sub>CC</sub> = 5.0V | | | | 2.4 | | | V | V <sub>CC</sub> = 3.0V | | VOL | Output LOW Voltage (LD, φR, φP, fOUT) | | | 0.4 | V | V <sub>CC</sub> = 5.0V | | | | | | 0.4 | V | V <sub>CC</sub> = 3.0V | | loн | Output HIGH Current (LD, φR, φP, f <sub>OUT</sub> ) | -1.0 | | | mA | | | l <sub>OL</sub> | Output LOW Current (LD, φR, φP, f <sub>OUT</sub> ) | 1.0 | | | mA | | <sup>6.</sup> Source current flows out of the pin and sink current flows into the pin. Figure 8. Typical External Charge Pump Circuit Figure 9. Typical Lock Detect Circuit <sup>1.</sup> V<sub>CC</sub> = 3.3V, all outputs open. 2. V<sub>CC</sub> = 5.5V, all outputs open. 3. V<sub>P</sub> = 3.3V, all outputs open. <sup>4.</sup> Vp = 6.0V, all outputs open. <sup>5.</sup> AC coupling, $F_{\mbox{\footnotesize{IN}}}$ measured with a 1000pF capacitor. C1, C2: Dependent on Crystal Oscillator Figure 10. Typical Applications Example (16–Pin Package) Figure 11. Typical Loop Filter ## **OUTLINE DIMENSIONS** #### NOTES: - NOTES: 1 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2 CONTROLLING DIMENSION: MILLIMETER. 3 DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4 MAXIMUM MOLD PROTRUSION 0.15 (0.006) - 4. MAXIMUM MOLLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIM | ETERS | INC | HES | |-----|--------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ## **M SUFFIX** PLASTIC SOIC PACKAGE CASE 966-01 ISSUE O **DETAIL P** $Q_1$ 0.10 (0.004) #### NOTES: - 1 DIMENSIONING AND TOLERANCING PER ANSI - 714.5M, 1982. 2 CONTROLLING DIMENSION: MILLIMETER. 3 DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4 TERMINAL NUMBERS ARE SHOWN FOR - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | | MILLIN | IETERS | INC | HES | | | |----------------|--------|--------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | | 2.05 | | 0.081 | | | | Α <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | | | b | 0.35 | 0.50 | 0.014 | 0.020 | | | | С | 0.18 | 0.27 | 0.007 | 0.011 | | | | D | 9.90 | 10.50 | 0.390 | 0.413 | | | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | | | е | 1.27 | BSC | 0.050 BSC | | | | | ΗE | 7.40 | 8.20 | 0.291 | 0.323 | | | | L | 0.50 | 0.85 | 0.020 | 0.033 | | | | LF | 1.10 | 1.50 | 0.043 | 0.059 | | | | M | 0 ° | 10 ° | 0 ° | 10° | | | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | | | Z | | 0.78 | | 0.031 | | | е 0.13 (0.005) M ## **OUTLINE DIMENSIONS** Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and A are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. ## **Literature Distribution Centers:** USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England. JAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141 Japan. ASIA-PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.