# **Quad Latch** The MC10133 is a high speed, low power, quad latch consisting of four bistable latch circuits with D type inputs and gated Q outputs, allowing direct wiring to a bus. When the clock is high, outputs will follow D inputs. Information is latched on the negative going transition of the clock. The outputs are gated when the output enable (G) is low. All four latches may be clocked at one time with the common\_clock (C<sub>C</sub>), or each half may be clocked separately with its clock enable (CE). P<sub>D</sub> = 310 mW typ/pkg (No Load) $t_{Dd} = 4.0 \text{ ns typ}$ $t_{\rm f}$ , $t_{\rm f} = 2.0$ ns typ (20%–80%) #### **LOGIC DIAGRAM** #### **TRUTH TABLE** | G | С | D | Q <sub>n+1</sub> | | | |----------------|---|---|------------------|--|--| | Н | Χ | Χ | L | | | | L | L | Χ | Qn | | | | L | Н | L | L | | | | L | Н | Н | Н | | | | $C = C_C + CE$ | | | | | | V<sub>CC1</sub> = PIN 1 V<sub>CC2</sub> = PIN 16 V<sub>EE</sub> = PIN 8 ## MC10133 #### DIP PIN ASSIGNMENT ## **ELECTRICAL CHARACTERISTICS** | | | | | Test Limits | | | | | | | | |-------------------|-------------|--------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------|------| | Characteristic | | | Pin<br>Under<br>Test | −30°C | | +25°C | | | +85°C | | 1 | | | | Symbol | | Min | Max | Min | Тур | Max | Min | Max | Unit | | Power Supply Dra | in Current | ΙE | 8 | | 82 | | | 75 | | 82 | mAdc | | Input Current | | <sup>I</sup> inH | 3<br>4<br>5<br>13 | | 390<br>425<br>560<br>560 | | | 245<br>265<br>350<br>350 | | 245<br>265<br>350<br>350 | μAdc | | | | l <sub>inL</sub> | 3 | 0.5 | | 0.5 | | | 0.3 | | μAdc | | Output Voltage | Logic 1 | Vон | 2<br>2 | -1.060<br>-1.060 | -0.890<br>-0.890 | -0.960<br>-0.960 | | -0.810<br>-0.810 | -0.890<br>-0.890 | -0.700<br>-0.700 | Vdc | | Output Voltage | Logic 0 | VOL | 2<br>2<br>2 | -1.890<br>-1.890<br>-1.890 | -1.675<br>-1.675<br>-1.675 | -1.850<br>-1.850<br>-1.850 | | -1.650<br>-1.650<br>-1.650 | -1.825<br>-1.825<br>-1.825 | -1.615<br>-1.615<br>-1.615 | Vdc | | Threshold Voltage | Logic 1 | VOHA | 2<br>2<br>2†<br>2‡<br>2;<br>2<br>2 | -1.080<br>-1.080<br>-1.080<br>-1.080<br>-1.080<br>-1.080<br>-1.080 | | -0.980<br>-0.980<br>-0.980<br>-0.980<br>-0.980<br>-0.980<br>-0.980<br>-0.980 | | | -0.910<br>-0.910<br>-0.910<br>-0.910<br>-0.910<br>-0.910<br>-0.910<br>-0.910 | | Vdc | | Threshold Voltage | Logic 0 | VOLA | 2<br>2<br>2<br>2†<br>2‡<br>2‡ | | -1.655<br>-1.655<br>-1.655<br>-1.655<br>-1.655<br>-1.655 | | | -1.630<br>-1.630<br>-1.630<br>-1.630<br>-1.630<br>-1.630 | | -1.595<br>-1.595<br>-1.595<br>-1.595<br>-1.595<br>-1.595 | Vdc | | Switching Times | (50Ω Load) | | | | | | | | | | ns | | Propagation Delay | , | t <sub>3+2+</sub> t <sub>4+2+</sub> t <sub>5-2+</sub> t <sub>setup</sub> thold | 2<br>2<br>2<br>3<br>3 | 1.0<br>1.0<br>1.0<br>2.5<br>1.5 | 5.6<br>5.4<br>3.2 | 1.0<br>1.0<br>1.0<br>2.5<br>1.5 | 4.0<br>4.0<br>2.0<br>0.7<br>0.7 | 5.4<br>5.4<br>3.1 | 1.1<br>1.2<br>1.0<br>2.5<br>1.5 | 5.9<br>6.0<br>3.4 | | | Rise Time | (20 to 80%) | t <sub>2+</sub> | 2 | 1.0 | 3.6 | 1.1 | 2.0 | 3.5 | 1.1 | 3.8 | | | Fall Time | (20 to 80%) | t <sub>2</sub> _ | 2 | 1.0 | 3.6 | 1.1 | 2.0 | 3.5 | 1.1 | 3.8 | | <sup>†</sup> Output level to be measured after a clock pulse has been applied to the clock input (Pin 4) VILmin MOTOROLA 3–14 <sup>‡</sup> Data input at proper high/low level while clock pulse is high so that device latches ar proper high/low level for test. Levels are measured after device has latched. <sup>\*</sup> Latch set to zero state before test. ### **ELECTRICAL CHARACTERISTICS** (continued) | | | | TEST VOLTAGE VALUES (Volts) | | | | | | | |-----------------------|-------------|--------------------------------------|-----------------------------|--------------------|--------------------|---------------------|---------------------|--------|---------------------------| | | | @ Test Te | mperature | V <sub>IHmax</sub> | V <sub>ILmin</sub> | VIHAmin | V <sub>ILAmax</sub> | VEE | | | | | | –30°C | -0.890 | -1.890 | -1.205 | -1.500 | -5.2 | | | | | | +25°C | -0.810 | -1.850 | -1.105 | -1.475 | -5.2 | | | | | | +85°C | -0.700 | -1.825 | -1.035 | -1.440 | -5.2 | | | | | | Pin | TEST \ | OLTAGE A | PPLIED TO | PINS LISTED I | BELOW | ١ , , ا | | Characteris | stic | Symbol | Under<br>Test | V <sub>IHmax</sub> | V <sub>ILmin</sub> | V <sub>IHAmin</sub> | V <sub>ILAmax</sub> | VEE | (V <sub>CC</sub> )<br>Gnd | | Power Supply Drain Cu | irrent | ΙE | 8 | | 13 | | | 8 | 1, 16 | | Input Current | | l <sub>inH</sub> | 3 | 3 | | | | 8 | 1, 16 | | | | | 4<br>5 | 4<br>5 | | | | 8<br>8 | 1, 16<br>1, 16 | | | | | 13 | 13 | | | | 8 | 1, 16 | | | | l <sub>inL</sub> | 3 | | 3 | | | 8 | 1, 16 | | Output Voltage | Logic 1 | Voн | 2<br>2 | 3, 4<br>3, 13 | | | | 8<br>8 | 1, 16<br>1, 16 | | Output Voltage | Logic 0 | VOL | 2 | 13 | 3 | | | 8 | 1, 16 | | | | | 2<br>2 | 3, 5, 13<br>4 | 3 | | | 8<br>8 | 1, 16<br>1, 16 | | Threshold Voltage | Logic 1 | VOHA | 2 | 3, 4 | | | 5 | 8 | 1, 16 | | Threshold voltage | Logic i | VOHA | 2 | 4 | | 3 | , o | 8 | 1, 16 | | | | | 2 | 3, 4 | | | | 8 | 1, 16 | | | | | 2†<br>2‡ | 3 | | | | 8<br>8 | 1, 16<br>1, 16 | | | | | 2‡ | | | | 4 | 8 | 1, 16 | | | | | 2 | 3 | | 4 | | 8 | 1, 16 | | | | | 2 | 3 | | 13 | | 8 | 1, 16 | | Threshold Voltage | Logic 0 | VOLA | 2<br>2 | 3, 4<br>4 | | 5 | 3 | 8<br>8 | 1, 16<br>1, 16 | | | | | 2 | 4 | | | 3 | 8 | 1, 16 | | | | | 2† | | | | | 8 | 1, 16 | | | | | 2‡<br>2‡ | 3<br>3 | | | 13 | 8<br>8 | 1, 16<br>1, 16 | | Switching Times | (50Ω Load) | | Z- <del> -</del> | +1.11V | | Pulse In | Pulse Out | -3.2 V | +2.0 V | | Propagation Delay | ( | t <sub>3+2+</sub> | 2 | 4 | | 3 | 2 | 8 | 1, 16 | | spaganon bola, | | t <sub>4+2+</sub> | 2 | 3* | | 4 | 2 | 8 | 1, 16 | | | | t <sub>5-2+</sub> | 2 | | | 5 | 2 | 8 | 1, 16 | | | | tsetup | 3<br>3 | | | 3<br>3 | 2<br>2 | 8<br>8 | 1, 16<br>1, 16 | | Rise Time | (20 to 80%) | <sup>t</sup> hold<br>t <sub>2+</sub> | 2 | 4 | | 3 | 2 | 8 | 1, 16 | | | , | l | 2 | 4 | | 3 | 2 | 8 | · · | | Fall Time | (20 to 80%) | t <sub>2-</sub> | 2 | 4 | | 3 | | ŏ | 1, 16 | <sup>†</sup>Output level to be measured after a clock pulse has been applied to the clock input (Pin 4) VIHmax VILmin Each MECL 10,000 series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50–ohm resistor to –2.0 volts. Test procedures are shown for only one gate. The other gates are tested in the same manner. 3-15 MOTOROLA <sup>‡</sup> Data input at proper high/low level while clock pulse is high so that device latches ar proper high/low level for test. Levels are measured after device has latched. <sup>\*</sup> Latch set to zero state before test. #### **OUTLINE DIMENSIONS** #### NOTES: - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. - DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC | | INC | HES | MILLIMETERS | | | |-----|-------|-------------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.750 | 0.785 | 19.05 | 19.93 | | | В | 0.240 | 0.295 | 6.10 | 7.49 | | | С | | 0.200 | | 5.08 | | | D | 0.015 | 0.020 | 0.39 | 0.50 | | | Е | 0.050 | BSC | 1.27 BSC | | | | F | 0.055 | 0.055 0.065 | | 1.65 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.125 | 0.170 | 3.18 | 4.31 | | | L | 0.300 | BSC | 7.62 BSC | | | | M | 0° | 15° | 0 ° | 15° | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL - DIMENSION B DOES NOT INCLUDE MOLD FLASH. - ROUNDED CORNERS OPTIONAL | | INC | HES | MILLIMETERS | | | |-----|---------|-------|-------------|-------|--| | DIM | MIN MAX | | MIN | MAX | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | С | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.050 | BSC | 1.27 BSC | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | M | 0° | 10 ° | 0° | 10 ° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 303-675-2140 or 1-800-441-2447 Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 81-3-3521-8315 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298 MC10133/D