# SONY

# LCX007CL

## 3.4cm (1.35-inch) Black-and-White LCD Panel

### Description

The LCX007CL is a 3.4cm diagonal active matrix TFT-LCD panel addressed by polycrystalline silicon super thin film transistors with built-in peripheral driving circuit. Use of three panels in combination with the LCX007CN provides a full-color representation.

This panel provides a wide aspect ratio of 16:9, such as those represented in HD. The built-in sideblack function also allows an aspect ratio of 4:3 in the NTSC/PAL mode.

This panel has a polysilicon TFT high-speed scanner and built-in function to display images up/down and/or right/left inverse. The built-in 5V interface circuit leads to lower voltage of timing and control signals.



### Features

- The number of active dots: 513,000 (1.35-inch; 3.4cm in diagonal)
- Horizontal resolution: 600 TV lines
- High optical transmittance: 16.5% (typ.)
- High contrast ratio with normally white mode: 190 (typ.)
- Built-in H and V drivers (built-in input level conversion circuit, 5V driving possible)
- NTSC/NTSC-WIDE/HD (band: 20MHz) mode selectable (PAL/PAL-WIDE mode also available through conversion of scanned dot numbers by an external IC)
- Up/down and/or right/left inverse display function
- Side-black function
- 16:9 and 4:3 aspect-ratio switching function

### **Element Structure**

Dots

16:9 display: 1068.5 (H) × 480 (V) = 512,880 4:3 display: 799.5 (H) × 480 (V) = 383,760

• Built-in peripheral driver using polycrystalline silicon super thin film transistors.

### Applications

- · Liquid crystal projectors
- Super compact liquid crystal monitors
- Viewfinders etc.

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

### **Block Diagram**



### Absolute Maximum Ratings (Vss = 0V)

| <ul> <li>H driver supply voltage</li> </ul>            | HVdd                  | -1.0 to +20 | V  |
|--------------------------------------------------------|-----------------------|-------------|----|
| <ul> <li>V driver supply voltage</li> </ul>            | VVdd                  | -1.0 to +20 | V  |
| <ul> <li>Common pad voltage</li> </ul>                 | СОМ                   | -1.0 to +17 | V  |
| <ul> <li>H shift register input pin voltage</li> </ul> | HST, HCK1, HCK2       | -1.0 to +17 | V  |
|                                                        | RGT, WID              |             |    |
| <ul> <li>V shift register input pin voltage</li> </ul> | VST, VCK, PCG         | -1.0 to +17 | V  |
|                                                        | CLR, ENB, DWN         |             |    |
| <ul> <li>Video signal input pin voltage</li> </ul>     | SIG1, SIG2, SIG3, SID | -1.0 to +15 | V  |
| <ul> <li>Operating temperature</li> </ul>              | Topr                  | -10 to +70  | °C |
| <ul> <li>Storage temperature</li> </ul>                | Tstg                  | -30 to +85  | °C |

### **Operating Conditions (Vss = 0V)**

• Supply voltage

| HVdd | $15.7^{+0.3}_{-0.4}$ | V |
|------|----------------------|---|
| VVdd | $15.7^{+0.3}_{-0.4}$ | V |

• Input pulse voltage (Vp-p of all input pins except video signal and side black signal input pins) Vin  $5.0 \pm 0.5$  V

### **Pin Description**

| Pin<br>No. | Symbol   | Description                                                        | Pin<br>No. | Symbol | Description                                                        |
|------------|----------|--------------------------------------------------------------------|------------|--------|--------------------------------------------------------------------|
| 1          | SID      | Side black signal for 4:3 display                                  | 11         | HCK2   | Clock pulse for H shift register drive                             |
| 2          | SIG1 (G) | Video signal (G <sup>*1</sup> ) to panel                           | 12         | CLR    | Improvement pulse (1) for uniformity                               |
| 3          | SIG2 (R) | Video signal (R <sup>*1</sup> ) to panel                           | 13         | ENB    | Enable pulse for gate selection                                    |
| 4          | SIG3 (B) | Video signal (B <sup>*1</sup> ) to panel                           | 14         | VCK    | Clock pulse for V shift register drive                             |
| 5          | HVdd     | Power supply for H driver                                          | 15         | PCG    | Improvement pulse (2) for uniformity                               |
| 6          | WID      | Aspect-ratio switching<br>(H: 16:9, L: 4:3)                        | 16         | VST    | Start pulse for V shift register drive                             |
| 7          | RGT      | Drive direction pulse for H shift register (H: normal, L: reverse) | 17         | DWN    | Drive direction pulse for V shift register (H: normal, L: reverse) |
| 8          | HST      | Start pulse for H shift register drive                             | 18         | VVdd   | Power supply for V driver                                          |
| 9          | Vss      | GND (H, V drivers)                                                 | 19         | СОМ    | Common voltage of panel                                            |
| 10         | HCK1     | Clock pulse for H shift register drive                             | 20         | TEST   | Test; Open                                                         |

\*1 (R), (G) and (B) are indicated for convenience to show the correspondence with the dot arrangement diagram.

### Input Equivalent Circuit

To prevent static charges, protective diodes are provided for each pin except the power supply. In addition, protective resistors are added to all pins except video signal input. All pins are connected to Vss with a high resistance of  $1M\Omega$  (typ.). The equivalent circuit of each input pin is shown below: (The resistor value: typ.)



### **Input Signals**

### 1. Input signal voltage conditions

| I. Input signal voltage conditions (Vss |        |        |           |           |           |      |  |
|-----------------------------------------|--------|--------|-----------|-----------|-----------|------|--|
| Item                                    |        | Symbol | Min.      | Тур.      | Max.      | Unit |  |
| H driver input voltage                  | (Low)  | VHIL   | -0.5      | 0.0       | 0.3       | V    |  |
| WID, RGT, HST, HCK1, HCK2               | (High) | VHIH   | 4.5       | 5.0       | 5.5       | V    |  |
| V driver input voltage                  | (Low)  | VVIL   | -0.5      | 0.0       | 0.3       | V    |  |
| CLR, ENB, VCK, PCG, VST, DWN            | (High) | VVIH   | 4.5       | 5.0       | 5.5       | V    |  |
| Video signal center voltage             |        | VVC    | 6.5       | 7.0       | 7.2       | V    |  |
| Video signal input range*1              |        | Vsig   | VVC – 4.5 |           | VVC + 4.5 | V    |  |
| Common voltage of panel*2               |        | Vcom   | VVC – 0.5 | VVC - 0.4 | VVC - 0.3 | V    |  |

\*1 Video input signal shall be symmetrical to VVC.

 $^{*2}$  Common voltage of the panel shall be adjusted to VVC – 0.4V.

### **Level Conversion Circuit**

The LCX007CL has a built-in level conversion circuit in the clock input unit on the panel. The input signal level increases to HVpd or VVpd. The Vcc of external ICs are applicable to  $5 \pm 0.5$ V.

### 2. Clock timing conditions

### (Ta = 25°C) (fHCKn = 7.5MHz, fVCK = 15.7kHz)

|       | Item                           | Symbol | Min. | Тур. | Max. | Unit |
|-------|--------------------------------|--------|------|------|------|------|
|       | Hst rise time                  | trHst  | _    | _    | 30   |      |
| HST   | Hst fall time                  | tfHst  | _    | _    | 30   |      |
| пот   | Hst data set-up time           | tdHst  | 20   | 67   | 100  |      |
|       | Hst data hold time             | thHst  | -40  | 0    | 40   | 1    |
|       | Hckn <sup>*3</sup> rise time   | trHckn |      | _    | 30   | 1    |
| нск   | Hckn <sup>*3</sup> fall time   | tfHckn | _    | _    | 30   |      |
| HCK   | Hck1 fall to Hck2 rise time    | to1Hck | -15  | 0    | 15   |      |
|       | Hck1 rise to Hck2 fall time    | to2Hck | -15  | 0    | 15   | – ns |
|       | Clr rise time                  | trClr  |      | _    | 100  | 1    |
| CLR   | Clr fall time                  | tfClr  |      | _    | 100  | 1    |
| CLR   | Clr pulse width                | twClr  | 3000 | 3100 | 3200 | 1    |
|       | Vck rise/fall to CIr fall time | tdClr  | -50  | 0    | 50   | 1    |
|       | Vst rise time                  | trVst  |      | _    | 100  | 1    |
| VST   | Vst fall time                  | tfVst  | _    | _    | 100  |      |
| v51   | Vst data set-up time           | tdVst  | -25  | 15   | 25   |      |
| V31 - | Vst data hold time             | thVst  | 5    | 15   | 25   | – µs |
| VCK   | Vck rise time                  | trVck  | —    | _    | 100  |      |
| VCK   | Vck fall time                  | tfVck  |      | _    | 100  |      |
|       | Enb rise time                  | trEnb  | —    | _    | 100  |      |
| ENB   | Enb fall time                  | tfEnb  |      | _    | 100  |      |
| LIND  | Vck rise/fall to Enb rise time | tdEnb  | 350  | 400  | 450  |      |
|       | Enb pulse width                | twEnb  | 3450 | 3500 | 3550 | ns   |
|       | Pcg rise time                  | trPcg  | _    | —    | 20   | 7    |
| PCG   | Pcg fall time                  | tfPcg  | _    | —    | 20   | 7    |
| PUG   | Pcg fall to Pck rise/fall time | toVck  | 650  | 700  | 750  | 7    |
|       | Pcg pulse width                | twPcg  | 1150 | 1200 | 1250 | 7    |

\*3 Hckn means Hck1 and Hck2.

### <Horizontal Shift Register Driving Waveform>

|     | Item                           | Symbol | Waveform                               | Conditions                             |
|-----|--------------------------------|--------|----------------------------------------|----------------------------------------|
|     | Hst rise time                  | trHst  | Hst 10%                                | O Hckn <sup>*3</sup><br>duty cycle 50% |
|     | Hst fall time                  | tfHst  | trHst tfHst                            | to1Hck = 0ns<br>to2Hck = 0ns           |
| HST | Hst data set-up time           | tdHst  | *4<br>Hst50%                           | O Hckn <sup>*3</sup><br>duty cycle 50% |
|     | Hst data hold time             | thHst  | Hck1 50% 50%                           | to1Hck = 0ns<br>to2Hck = 0ns           |
|     | Hckn <sup>*3</sup> rise time   | trHckn | 90%<br>*3<br>Hckn<br>90%<br>10%<br>10% | O Hckn <sup>*3</sup><br>duty cycle 50% |
|     | Hckn <sup>*3</sup> fall time   | tfHckn | <b>→ → → → + →</b> trHckn              | to1Hck = 0ns<br>to2Hck = 0ns           |
| НСК | Hck1 fall to Hck2 rise time    | to1Hck | *4 50%<br>Hck1 50%                     |                                        |
|     | Hck1 rise to Hck2 fall time    |        | Hck2<br>to2Hck to1Hck                  |                                        |
|     | Clr rise time                  | trClr  | Clr 90% 90% 10%                        | O Hckn <sup>*3</sup><br>duty cycle 50% |
|     | Clr fall time                  | tfClr  |                                        | to1Hck = 0ns<br>to2Hck = 0ns           |
| CLR | Clr pulse width                | twClr  | Vck                                    |                                        |
|     | Vck rise/fall to Clr fall time | tdClr  | Clr 50% 50% tdClr                      |                                        |

### <Vertical Shift Register Driving Waveform>

|     | Item                           | Symbol | Waveform                              | Conditions |
|-----|--------------------------------|--------|---------------------------------------|------------|
|     | Vst rise time                  | trVst  | 90% 90%                               |            |
|     | Vst fall time                  | tfVst  | Vst 10%                               |            |
| VST | Vst data set-up time           | tdVst  | *4<br>50%<br>Vst<br>50%<br>50%<br>50% |            |
|     | Vst data hold time             | thVst  | Vck                                   |            |
| VCK | Vck rise time                  | trVck  | 90%<br>90%<br>10%                     |            |
|     | Vck fall time                  | tfVck  | trVckn tfVckn                         |            |
|     | Enb rise time                  | trEnb  | 90% 10% 10% 90%                       |            |
|     | Enb fall time                  | tfEnb  | Enb<br>tfEn trEn                      |            |
| ENB | Vck rise/fall to Enb rise time | tdEnb  | Vck                                   |            |
|     | Enb pulse width                | twEnb  | Enb<br>50%<br>twEnb<br>tdEnb<br>*4    |            |
|     | Pcg rise time                  | trPcg  |                                       |            |
|     | Pcg fall time                  | tfPcg  | Vck                                   |            |
| PCG | Pcg fall to Vck rise/fall time | toVck  | Pcg 50%                               |            |
|     | Pcg pulse width                | twPcg  | twPcg toVck *4                        |            |

\*4 Definitions: The right-pointing arrow (  $\bullet \bullet$  ) means +.

The left-pointing arrow (  $\checkmark$  ) means –.

The black dot at an arrow ( • ) indicates the start of measurement.

### Electrical Characteristics (Ta = 25°C, HVDD = 15.7V, VVDD = 15.7V)

### 1. Horizontal drivers

| Item                       |           | Symbol | Min.  | Тур. | Max. | Unit | Condition                 |
|----------------------------|-----------|--------|-------|------|------|------|---------------------------|
| Input pin capacitance      | HCKn      | CHckn  |       | 7    | 10   | pF   |                           |
|                            | HST       | CHst   |       | 7    | 10   | pF   |                           |
| Input pin current          | HCK1      |        | -500  | -120 | _    | μA   | HCK1 = GND                |
|                            | HCK2      |        | -1000 | -450 |      | μA   | HCK2 = GND                |
|                            | HST       |        | -500  | -160 |      | μA   | HST = GND                 |
| WIE                        | ), RGT    |        | -150  | -30  |      | μA   | WID, RGT = GND            |
| Video signal input pin cap | bacitance | Csig   |       | 250  |      | pF   |                           |
| Current consumption        |           | IH     |       | 7.5  | 10   | mA   | HCKn: HCK1, HCK2 (7.5MHz) |

### 2. Vertical drivers

| ltem                      | Symbol | Min.  | Тур. | Max. | Unit | Condition                    |
|---------------------------|--------|-------|------|------|------|------------------------------|
| Input pin capacitance VCK | CVck   |       | 7    | 10   | pF   |                              |
| VST                       | CVst   |       | 7    | 10   | pF   |                              |
| Input pin current VCK     |        | -1000 | -160 |      | μA   | VCK = GND                    |
| PCG, VST, EN, CLR, DWN    |        | -150  | -30  |      | μA   | PCG, VST, EN, CLR, DWN = GND |
| Current consumption       | IV     | _     | 1.5  | 4    | mA   | VCK: (15.7kHz)               |

### 3. Total power consumption of the panel

| Item                                        | Symbol | Min. | Тур. | Max. | Unit |
|---------------------------------------------|--------|------|------|------|------|
| Total power consumption of the panel (NTSC) | PWR    |      | 150  | 250  | mW   |

### 4. Pin input resistance

| Item                     | Symbol | Min. | Тур. | Max. | Unit |
|--------------------------|--------|------|------|------|------|
| Pin-Vss input resistance | Rpin   | 0.4  | 1    |      | MΩ   |

### 5. Side signal input pin capacitance

| Item                              | Symbol | Min. | Тур. | Max. | Unit |
|-----------------------------------|--------|------|------|------|------|
| Side signal input pin capacitance | CSIDon | 8    | 10   | 12   | nF   |

### **Electro-optical Characteristics**

(Ta = 25°C, NTSC mode)

| Item                  |          | Symbol | Measurement<br>method | Min. | Тур. | Max. | Unit |    |
|-----------------------|----------|--------|-----------------------|------|------|------|------|----|
| Contrast ratio        |          | 60°C   | CR60                  | 1    | 130  | 190  |      | _  |
| Optical transmittance |          | 60°C   | Т                     | 2    | 14.0 | 16.5 | _    | %  |
|                       |          | 25°C   | RV90-25               | -    | 1.2  | 1.5  | 1.8  | V  |
|                       |          |        | GV90-25               |      | 1.4  | 1.7  | 2.0  |    |
|                       | Mag      |        | BV90-25               |      | 1.7  | 2.0  | 2.3  |    |
|                       | V90      |        | RV90-60               |      | 1.1  | 1.4  | 1.7  |    |
|                       |          | 60°C   | GV90-60               |      | 1.2  | 1.5  | 1.8  |    |
|                       |          |        | BV90-60               |      | 1.4  | 1.7  | 2.0  |    |
|                       |          |        | RV50-25               |      | 1.7  | 2.0  | 2.3  |    |
|                       |          | 25°C   | GV50-25               |      | 1.8  | 2.1  | 2.4  |    |
| ∨-т                   | \/       |        | BV50-25               | 2    | 2.0  | 2.3  | 2.6  |    |
| characteristics       | V50      | 60°C   | RV50-60               | 3    | 1.5  | 1.8  | 2.1  |    |
|                       |          |        | GV50-60               |      | 1.6  | 1.9  | 2.2  |    |
|                       |          |        | BV50-60               |      | 1.8  | 2.1  | 2.4  |    |
|                       | V10      | 25°C   | RV10-25               |      | 2.3  | 2.6  | 2.9  |    |
|                       |          |        | GV10-25               |      | 2.4  | 2.7  | 3.0  |    |
|                       |          |        | BV10-25               |      | 2.6  | 2.9  | 3.2  |    |
|                       |          | 60°C   | RV10-60               |      | 2.1  | 2.4  | 2.7  |    |
|                       |          |        | GV10-60               |      | 2.2  | 2.5  | 2.8  |    |
|                       |          |        | BV10-60               |      | 2.4  | 2.7  | 3.0  |    |
| Response time         | ON time  | 0°C    | ton0                  | 4    |      | 50   | 100  | ms |
|                       |          | 25°C   | ton25                 |      |      | 15   | 40   |    |
|                       | OFF time | 0°C    | toff0                 |      |      | 52   | 150  |    |
|                       |          | 25°C   | toff25                |      |      | 16   | 60   |    |
| Flicker               |          | 60°C   | F                     | 5    |      |      | -30  | dB |
| Image retention time  |          | 25°C   | YT60                  | 6    |      |      | 0    | S  |
| Cross talk            |          | 25°C   | СТК                   | 7    |      |      | 5    | %  |



### 1. Contrast Ratio

Contrast Ratio (CR) is given by the following formula (1).

$$CR = \frac{L (White)}{L (Black)} \dots (1)$$

L (White): Surface luminance of the TFT-LCD panel at the input signal amplitude  $V_{AC} = 0.5V$ .

L (Black): Surface luminance of the panel at  $V_{AC} = 4.5V$ .

Both luminosities are measured by System I.

### 2. Optical Transmittance

Optical Transmittance (T) is given by the following formula (2).

 $T = \frac{L \text{ (White)}}{Luminance of Back Light} \times 100 \text{ [%] ... (2)}$ 

L (White) is the same expression as defined in the 'Contrast Ratio' section.

### 3. V-T Characteristics

V-T characteristics, the relationship between signal amplitude and the transmittance of the panels, are measured by System II. V<sub>90</sub>, V<sub>50</sub> and V<sub>10</sub> correspond to the each voltage which defines 90%, 50% and 10% of transmittance respectively.



### 4. Response Time

Response time ton and toff are defined by the formula (5) and (6) respectively.

ton = t1 - tON ... (5)toff = t2 - tOFF ... (6)

- t1: time which gives 10% transmittance of the panel.
- t2: time which gives 90% transmittance of the panel.

The relationships between t1, t2, tON and tOFF are shown in the right figure.



Input signal voltage (waveform applied to the measured pixels)

### 5. Flicker

Flicker (F) is given by the formula (7). DC and AC (NTSC: 30Hz, rms, PAL: 25Hz, rms) components of the panel output signal for gray raster<sup>\*</sup> mode are measured by a DC voltmeter and a spectrum analyzer in System II.

$$F [dB] = 20 \log \left\{ \frac{AC \text{ component}}{DC \text{ component}} \right\} ... (7) \qquad * \text{ Each input signal condition for gray raster mode is given by} \\ Vsig = 7.0 \pm V_{50} [V] \\ where: V_{50} \text{ is the signal amplitude which gives 50\% of}$$

### 6. Image Retention Time

Image Retention time is given by following procedures.

Apply the monoscope signal to the LCD panel for 60 minutes and then change this signal to the gray scale of Vsig =  $7.0 \pm Vac$  (Vac: 3 to 4V). Hold Vac that maximizes image retention judging by sight. Measure the time till the residual image becomes indistinct.



Vsig waveform

transmittance in V-T characteristics.

### 7. Cross talk

Cross talk is determined by the luminance differences between adjacent areas represented Wi' and Wi (i = 1 to 4) around black window (Vsig = 4.5V/1V).



Cross talk CTK = 
$$\left| \frac{Wi' - Wi}{Wi} \right| \times 100 \ [\%]$$

### Viewing angle characteristics



### Optical transmittance of LCD panel (Typical Value)



Measurement method: Measurement system II

# 1. Dot Arrangement (1) (16:9 display)

The dots are arranged in a delta pattern. The shaded area is used for the dark border around the display. The R corresponds to SIG2, G to SIG1, and B to SIG3, respectively



The dots are arranged in a delta pattern. The shaded area is used for the dark border around the display. The R corresponds to SIG2, G to SIG1, and B to SIG3, respectively.



### 2. LCD Panel Operations

### [Description of basic operations]

The basic operations of the LCD panel are shown below based on the wide-display mode.

- A vertical driver, which consists of vertical shift registers, enable-gates and buffers, applies a selected pulse to every 480 gate lines sequentially in every horizontal scanning period.
- A horizontal driver, which consists of horizontal shift registers, gates and CMOS sample-and-hold circuits, applies selected pulses to every 1068.5 signal electrodes sequentially in a single horizontal scanning period.
- Vertical and horizontal shift registers address one pixel, and then turn on Thin Film Transistors (TFTs; two TFTs) to apply a video signal to the dot. The same procedures lead to the entire 480 x 1068.5 dots to display a picture in a single vertical scanning period.
- The LCD pixel dots are arranged in a delta pattern, where the dots connected to the identical signal line is positioned with 1.5-dot offset against an adjacent horizontal line. Horizontal Start Pulse (HST) is generated with 1.5-bit offset between the horizontal lines to regulate the above offset. HCK and sample-hold (S/H) pulses follow the same 1.5-bit offset scheme.
- The CLR pin is provided to eliminate the shading effect caused by the coupling of selected pulses. While maintaining the CLR at High level, the VV<sub>DD</sub> potential drops to approximately 9.5V. This pin shall be grounded when not in use.
- The video signal shall be input with polarity-inverted system in every horizontal cycle.
- Timing diagrams of the vertical and the horizontal display cycle are shown below:
- (1) Vertical display cycle

| VD        |                                 |
|-----------|---------------------------------|
| VST       |                                 |
| VCK       |                                 |
|           | ← Vertical display cycle 480H   |
| (2) Horiz | zontal display cycle (16:9)     |
| BLK       |                                 |
| HST       |                                 |
| HCK1      |                                 |
| HCK2      | 357<br>Horizontal display cycle |
| (3) Horiz | zontal display cycle (4:3)      |
| BLK       |                                 |
| HST       |                                 |
| HCK1      |                                 |
| HCK2      | Horizontal display cycle        |
|           | – 18 –                          |

### [Description of operating mode]

The LCD panel has the following functions to easily apply to various uses, as well as various broadcasting systems.

- Right/left inverse mode
- Up/down inverse mode
- 4:3 display mode with side-black display

These modes are controlled by three signals (RGT, DWN, and WID). The setting mode is shown below:

| WID | RGT | Mode            |
|-----|-----|-----------------|
| н   | Н   | 16:9 right scan |
| н   | L   | 16:9 left scan  |
| L   | Н   | 4:3 right scan  |
| L   | L   | 4:3 left scan   |

| DWN | Mode      |  |  |
|-----|-----------|--|--|
| н   | Down scan |  |  |
| L   | Up scan   |  |  |

The direction of the right/left and/or up/down mean when Pin 1 marking is located at right side with the pin block upside.

• The analog signal (SID) to display side-black shall be input by 1H inversion synchronized with the signal.

### 3. 3-dot Simultaneous Sampling

Horizontal driver samples SIG1, SIG2 and SIG3 signal simultaneously, which requires the phase matching between SIG1, SIG2, and SIG3 signals to prevent horizontal resolution from deteriorating. Thus phase matching between each signal is required using an external signal delaying circuit before applying video signal to the LCD panel.

The block diagram of the delaying procedure using sample-and-hold method is as follows.

The LCX007 has the right/left inverse function. The following phase relationship diagram indicates the phase setting for the right scan (RGT = High level). For the left scan (RGT = Low level), the phase setting shall be inverted between SIG2 and SIG3 signals.







### **Display System Block Diagram**

An example of display system is shown below.



### Reliability test conditions

| Items                                    | Test conditions                                    | Time                      |                                         |
|------------------------------------------|----------------------------------------------------|---------------------------|-----------------------------------------|
| High temperature operation               | Ta = 70°C<br>HVpd = 15.7V<br>VVpd = 15.7V          | 250h                      |                                         |
| High temperature storage                 | Ta = 85°C                                          | 250h                      | Panel appearance<br>and performance     |
| High temperature & high humidity storage | Ta = 40°C<br>95% RH                                | 250h                      | after those tests must conform with the |
| Temperature cycle                        | Ta = -30 to +85°C                                  | 10cy                      | standards.                              |
| Vibration                                | X, Y, Z, 1.5mm<br>10 to 55Hz (1min. reciprocation) | 20min. for each direction |                                         |

### Anti-electrostatic discharge test results

Conditions: C = 200pF, Rs =  $0\Omega$ Result:

| Breakdown<br>voltage | Up to 100V | 101 to 200V |  |
|----------------------|------------|-------------|--|
| +                    | _          | _           |  |
| -                    | -          | Pin 8       |  |

Pins except pin no.8 have the strength more than 200V.

### Important

### (1) Anti-reflection coating

Use anti-reflection coating when using a phase-shifting plate on a light egress side of the LCD to align a polarization axis with those of a polarization screen or a prism.

(2) Direction of incident light

Allow incident light to hit upon an opposite side of a mark-indicated surface.



### (3) Polarizer

This LCD is attached with a polarizer on a light egress side. A suitable heat-dissipation method shall be incorporated to suppress optical degradation of a polarizer.

- (4) Light source
  - Use visible light (wavelength  $\lambda$  = 400 to 780nm) as a light source. Do not use a light source containing infrared or ultraviolet components.
  - Suppress leakage light (reflection light) into a backside of a panel to sufficiently weak level or shut it out completely.

### **Notes on Handling**

(1) Static charge prevention

Be sure to take following protective measures. TFT-LCD panels are easily damaged by static charge.

- a) Use non-chargeable gloves, or simply use bare hands.
- b) Use an earth-band when handling.
- c) Do not touch any electrodes of a panel.
- d) Wear non-chargeable clothes and conductive shoes.
- e) Install conductive mat on the working floor and working table.
- f) Keep panels away from any charged materials.
- g) Use ionized air to discharge the panels.
- (2) Protection from dust and dirt
  - a) Operate in clean environment.
  - b) When delivered, a surface of a panel (Polarizer) is covered by a protective sheet. Peel off the protective sheet carefully not to damage the panel.
  - c) Do not touch the surface of a panel. The surface is easily scratched. When cleaning, use a clean-room wiper with isopropyl alcohol. Be careful not to leave stain on the surface.
  - d) Use ionized air to blow off dust at a panel.
- (3) Other handling precautions
  - a) Do not twist or bend the flexible PC board especially at the connecting region because the board is easily deformed.
  - b) Do not drop a panel.
  - c) Do not twist or bend a panel or a panel frame.
  - d) Keep a panel away from heat source.
  - e) Do not dampen a panel with water or other solvents.
  - f) Avoid to store or to use a panel in a high temperature or in a high humidity, which may result in panel damages.
  - g) Minimum radius of bending curvature for a flexible substrate must be 1mm.
  - h) Torque required to tighten screws on a panel must be  $3kg \cdot cm$  or less.

### Package Outline Unit: mm





