# **CXA1203M/N** # 8mm VCR PAL JOG #### Description The CXA1203 compensates the color alignment in variable speed mode for PAL-system 8 mm VCRs. This IC is also available for the SECAM system with the built-in SECAM detector and BELL and C-BELL filters. #### **Features** - Color alignment compensation which does not require 1H delay line - No AFC (fH) adjustment necessary - Built-in SECAM detector - Built-in BELL and C-BELL filters - Available for the PAL-M system V-Invert circuit, TH/DL APC, 2 fsc PLL, SQ DET, EX burst circuit, AFC (fH), Timing generator, SECAM detector, BELL filter, C-BELL filter. #### Structure Silicon monolithic IC ### Absolute Maximum Ratings ( $Ta = 25^{\circ}C$ ) Supply voltage Vcc 7.0 V Operating temperature Topr - 20 to +75 °C Storage temperature Tstg - 55 to +150 °C Allowable power dissipation Pb CXA1203M 567 mW CXA1203N 536 mW #### **Recommended Operating Conditions** Supply voltage 4.50 to 5.50 V (5.0 V Typ.) # Block Diagram and Pin Configuration # Pin Description | No. | Symbol | Vol1 | age<br>AC | Equivalent circuit | Description | |-----|--------------|--------------------------|---------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Vcc | 5.0 V<br>(typical) | | —————————————————————————————————————— | Supply voltage pin | | 2 | PB C<br>IN | | 350mVp-p<br>150mVp-p<br>(burst) | 2 PR 47k 60k | Input pin of PAL playback chrominance signal. The chroma ACK operates to cut off the output at pin 15 when the DC bias voltage at pin 2 is 0.7 V or less. | | 3 | SECAM<br>ACK | 3.8V<br>(H)<br>OV<br>(L) | | 3 PR | SECAM detector output pin. H → SECAM L → PAL The SECAM or PAL mode is fixed by applying an external DC voltage. SECAM: 3.0 to 5.0 V PAL: 0 to 1.0 V | | 4 | 1/2FHMP | _ | 3.2V<br>1.7V | Vcc (x2) | Output pin of the pulse obtained by dividing down the AFC (fH-PLL) output by 2. | | 5 | 75% C | | 3.5V<br>1.0V | 5 PR (x3) (Sub) | Connecting pin of the charging and discharging capacity to produce the triangular wave chronized with the C sync signal. All timing pulses used in the IC are produced from this triangular wave. | | No. | Symbol | Vol | tage | | | |------|---------------|----------------------------|--------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 140. | Зупьог | DC | AC | Equivalent circuit | Description | | 6 | DLDP | 2.8V<br>(H)<br>1.4V<br>(L) | 1.4Vp-p | © PR Sk Sk | Input pin to switch the polarity of the 1/2 FHT pulse for the SECAM detector. Ouptut pin of the AFC ID signal in TEST mode*1 | | 7 | SECAM<br>JUMP | 2.8V<br>(H)<br>1.4V<br>(L) | 1.4Vp-p | 7 W 100 k (Sub) 20 k 20 k 10 k 10 k 10 k 10 k 10 k 10 k | Output pin to switch the polarity of the 1/2 FHT pulse. Mode selection*1 is possible by applying an external DC voltage. PAL-M: 0 to 0.5 V Normal: OPEN RESET: 3.6 to 4.1 V TEST: 4.3 to 5.0 V | | 8 | SECAM<br>LPF | 2.5V | _ | Vcc | Connecting pin of the time constant of the LPF for the SECAM detector. | | 9 | AFC<br>LPF | 2.0V | _ | 9 PR 20k \$6.5 k (Sub) (X41) 10 k \$10 k \$1 k \$1 k \$1 k \$1 k \$1 k \$1 k | Connecting pin of the time constant of the LPF for the AFC (fH-PLL). | | 10 | HD | _ | 4.0V<br>0.4V | Vec (x2) ₹20k (x2) | Output pin of the HD pulse produced in the AFC (fH-PLL). | | No. | Symbol | Vo<br>DC | tage<br>AC | Equivalent circuit | Description | |-----|--------------|----------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 11 | C Sync | | - <u>-</u> | 11 FR # 20k | Input pin of the composite sync signal. The internal threshold voltage is 2.0 V and the polarity is active HIGH. | | 12 | GND | - | _ | | GND pin | | 13 | VREG | 4.2V | | Vcc (x32) 23p Connected to about 300 elements | Output pin of the regulated voltage source in the IC (4.2 V). | | 14 | IREF | 2.1V | | 14 | Connecting pin of the standard resistance to produce the reference current source in the IC. | | 15 | С ОПТ | 2.1V | In PAL<br>mode<br>350mVp-p<br>150mVp-p<br>(burst) | Vcc<br>PR<br>(x4)<br>(x4)<br>2.5k | Output pin of the playback PAL signal (TH, DL and EX burst)* <sup>2</sup> , SECAM signal and PAL-M signal. | | 16 | DLAPC<br>LPF | 2.4V | - | To the second se | Connecting pin of the time constant of the LPF for the TH/DL APC loop. The TH/DL lock phase can be varied by applying an external DC current. | | No. | Symbol | | tage | Equivalent circuit | Description | |-----|----------------|--------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 | SQ ID | 4.0V<br>(H)<br>0V<br>(L) | AC _ | Vec Subly 10k | Output pin of the SQ detector The TH or DL output signal at pin 15 can be selected by applying an external DC voltage. DL: 0 to 2.0 V TH: 3.0 to 5.0 V | | 18 | fsc IN | _ | 350mVp-p | Vcc PR 10.4P 30k 30k 34k 77 | Input pin of the fsc.<br>(chrominance subcarrier) | | 19 | DL GAIN<br>ADJ | 5.0V<br>(Typ.) | | Vcc · \$15k 13.4k \$13.4k \$2670 | Control pin of the DL signal gain. The gain can be varied by applying an external DC voltage. The internally fixed gain is obtained at 5.0 V. Output pin of the S/H circuit in TEST mode. | | 20 | SECAM<br>IN | 1 | 150mVp-p<br>(burst) | Vcc 15.2P 40k 10k 20k | Input pin of the SECAM detector in REC mode. | | No. | Symbol | Volt | tage | Faviralises singuis | Dogovintian | |------|----------------|-------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 100. | 3711001 | DC | AC | Equivalent circuit | Description | | 21 | MODE | _ | _ | (Sub) /// // // // // // // // // // // // / | Mode selection*1 is possible by applying an external DC voltage. REC: 0 to 1.3 V PB: 1.7 to 2.8 V JOG: 3.2 to 5.0 V | | 22 | BELL<br>IN | _ | 83mVp-p<br>(SECAM<br>burst)<br>117mVp-p<br>(PAL<br>burst) | Vcc 15.2P 4k 15.2P 4k 15.2P \$13.5k 15.2P \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$15.4 \$ | Input pin of the SECAM signal. Input pin of the SECAM detector in playback mode. | | 23 | φADJ | 5.0V<br>(typical) | | 23 PR (Sub) 38k 38k (X2) (X2) (X2) (X2) | EX burst phase adjustment pin. The phase can be varied by applying an external DC voltage. The internally fixed phase is obtained at 5.0 V. VCO output pin in TEST mode. | | 24 | BELL<br>FILTER | 3.0V | | 200 (X2) (X2) (X3) (X3) | Connecting pin of the time constant of the BELL and C-BELL filters. | Note) \*1. Refer to Mode Description. \*2. PAL playback signal (TH, DL and EX burst) The DL signal is symmetrical to the TH signal (PAL playback signal) about the BY axis. The burst signal produced from the fsc (chrominance subcarrier) in the IC is known as the EX burst. The EX burst is inserted into the playback chrominance signal in JOG mode. # **Mode Description** | Mode | Control<br>pin | Voltage | Description | |-------|----------------|----------------|------------------------------------------------------------------------------------------------------------------| | PAL | | 0 to 1.0 V | Fixed PAL mode | | _ | 3 pin | High impedance | Automatic selection of PAL or SECAM | | SECAM | | 3.0 to 5.0 V | Fixed SECAM mode | | PAL-M | | 0 to 0.5 V | The PAL-M signal is output from pin 15 by inputting an NTSC signal to pin 2. (For details, see "Notes on Use".) | | RESET | 7 pin | 3.6 to 4.1 V | The logic block (AFC ID, 150% masking and 1/2 division) in the AFC (fH-PLL) is turned off. | | TEST | | 4.3 to 5.0 V | The operation of the AFC ID, VCO and S/H blocks in the AFC (fH-PLL) is checked. | | DL | | 0 to 2.0 V | The DL signal is output from pin 15. | | _ | 17 pin | High impedance | The TH or DL signal selected by the SQ detector decision is output. | | TH | | 3.0 to 5.0 V | The TH signal is output from pin 15. | | REC | | 0 to 1.3 V | REC mode | | PB | 21 pin | 1.7 to 2.8 V | Playback mode | | JOG | | 3.2 to 5.0 V | The EX burst is inserted into the original burst signal portion in PAL playback mode. | | | eristics | | |-----|----------|--| | 100 | aract | | | כ | 5 | | | ( | S<br>C | | | 1 | | | | Elec | Electrical Characteristics | ristics | | | | | | | | | | | | | | See Fig.1. | ⊣a<br>= | 25°C, | Vcc≃ | 5.00 | |------|---------------------------------------|--------------------|---------|---------|-------------|---------------------------------------|----------------|----------|----------|----------|---------------------------------------------|-------------|-------------------|----------|-----------|----------------------------------|---------|--------|----------|---------| | Si2 | | Cumbo | o o | ×itc. | 유<br>양<br>등 | Switch Condition<br>ON: O, OFF: blank | o<br>ank | | | Bias | Bias Condition | ا<br>ا | | Test | Output Wa | Output Waveform and Test Content | | | $\vdash$ | | | 2 | | | Sw<br>1 | SW<br>2 | sw<br>3 | SW<br>4 | sw sw sw sw sw | Vcc | ۸۲ | 3 | 3 \ \ | \<br>\<br>\ | , V <sub>21</sub> | Point | Mode | | Ë | yp. | Max. | Units | | 1 | Circuit Current<br>(PAL PB) | (PP) | | | | | | 5.00 | 2.5V | 1.0V | > | | 1.7 | ∢ | PAL PB | | 17.5 | 25.5 | 32.5 | Ą | | 2 | Circuit Current<br>(SECAM REC) | Icc (SR) | | | | | | | | 3.00 | <u>&gt;</u> | | 1.3 | ∢ | SECAM | DC current test | 20.0 | 27.0 | 34.0 | ΨΨ | | е | VREG (5.0V) | VREG<br>(5.0) | | | | <u> </u> | | <b>→</b> | | 1.0 | > | | 7.1 | ш | | | 4.10 | 4.24 | 4.40 | > | | 4 | VREG (4.5V) | VREG<br>(4.5) | | | | ļ | | 4.5V | <b>→</b> | <b>→</b> | | | - | <b>-</b> | ; | | 4.10 | 4.24 | 4.40 | > | | 5 | VREG (5.5V) | VREG<br>(5.5) | | | | <u> </u> | | 5.5V | <b>→</b> | <b>→</b> | | | <b>→</b> | | PAL PB | DC voltage test | 4.10 | 4.24 | 4.40 | > | | 9 | V (IREF) | V (IREF) | | | | <u> </u> | | 5.00 | | | ļ <u>. </u> | | | ш | .T | | 2.05 | 2.12 | 2.20 | > | | 7 | Input SW Crosstalk<br>(SECAM REC) | I-CT<br>(SR) | | | | 0 | | | | 3.00 | > | | 1.3v | g | SECAM | C OUT output level | | - 38.0 | - 35.0 | gg<br>B | | 8 | Input SW Crosstalk<br>(SECAM PB) | I-CT<br>(SP) | | | | | | <b>-</b> | | <b>→</b> | | | 1.7 | | SECAM PB | test | | - 53.0 | - 45.0 | 8 | | 6 | BELL FILTER Gain | BF-G | | | | | | | <b>→</b> | <b>→</b> | | | 1.3V | <b>→</b> | SECAM | C OUT output level | 11.0 | 14.0 | 16.0 | 뜅 | | 2 | C-BELL FILTER Gain | CBF-G | | | | | | ~) | <b>→</b> | <b>→</b> | | | 7.7 | <b>→</b> | SECAM PB | test | - 3.0 | 0 | 3.0 | gg<br>B | | 11 | TH Amp Gain | THA-G | | | 0 | | | - | | 1.0 | > | 3.00 | / 2.8V | I | <b></b> | C OUT output level | -2.5 | -0.3 | 2.0 | æ | | 12 | TH/DL Amp Gain<br>Ratio | DA-G | | | 0 | | | | <b>→</b> | <b>→</b> | | 2.00 | <b>→</b> | | PAL PB | test (4.43MHz) | - 0.6 | 4.0 | 4. | gg | | 13 | TH/DL Phase<br>Difference | втн∙ог | | | 0 | | | _, | - | <b>→</b> | | <b>→</b> | <b>→</b> | U | , | C OUT phase test | 20 | 8 | 120 | deg | | 14 | TH/EX8 Level Ratio | ∆ ∨тн-ехв | | • | | | | - | | | | | 3.2V | I | | Output level | 1.1 | 2.6 | 4.1 | ~<br>~ | | 15 | EX Burst Level Ratio | Ф Vexв | | | | | | -+ | | <b>→</b> | | | • | 1 | | ! | - 1.0 | 0 | 0.1 | g<br>B | | 16 | EX Burst Phase<br>Difference | Ф €хв | | | | | | | <b>→</b> | <b>→</b> | | | | ڻ | 7AL JOC | | 8 | 96 | 102 | deg | | 17 | TH-EX Burst Phase<br>Difference | вхз-нт | | | | | | | <b>→</b> | | <u> </u> | | <b>-</b> | <b>→</b> | | Phase test | 40 | 48 | 56 | deg | | 18 | PAL-M DL APC Loop<br>Characteristics | DL-APC<br>(PAL M) | | 0 | | | | - | | <b>→</b> | 5.00 | 3 | 2.8V | > | | C OUT phase test | - 100 | 06 - | - 80 | deg | | 13 | PAL-M EX Burst Level<br>Ratio | A VEXB | | 0 | | | | | <b>→</b> | <b>→</b> | | | <b>→</b> | • | | C OUT output level test | - 1.5 | 0 | 5.5 | дB | | 20 | PAL-M EX Burst<br>Phase Difference | Δ θEXB<br>(PAL M) | | 0 | | | | -• | <b>→</b> | <b>→</b> | | | | | - rAt | | - 104 | 96- | - 88 | deg | | 21 | PAL-M DL-EX Burst<br>Phase Difference | Øтн-Exв<br>(PAL M) | | 0 | | | | <b>→</b> | <b>•</b> | | <b> </b> → | <b>→</b> | <b>→</b> | <b>→</b> | T | C OUT phase test | - 20 | - 10 | 0 | gep | | | | | | | | | | | | | | | | | | | | | | ] | | | | | Š | žić. | Conc | Switch Condition<br>ON: O. OFF: blank | | | ω. | ias Cor | Bias Condition | | | 1001 | Output Way | Output Waveform and Test Content | | | | | |------------------------------|--------------|----------------|---------|---------|------|---------------------------------------|--------------|----------|-----------------------|----------|----------------|--------------|----------|----------|------------|----------------------------------|--------|------|------|-------| | Item | _ | Symbol | SW - | 2.₹ | SW. | SW SW SW SW 1 | | 8 > | \<br>\<br>\<br>\<br>\ | 23 | 5 | ۷۱, | ٧z٢ | Point | Mode | | Z<br>E | Тур. | Max. | Units | | SQ DET +V<br>Detection | | SQ (+) | | 0 | | | <del> </del> | 5.00 | 2.5v | 9. | 3.87 | | 2.87 | - | PAI | DC voltage test at nin | - 122 | | 86 - | geb | | SQ DET -V<br>Detection | | SQ (-) | <b></b> | 0 | | | | - | | <b>-</b> | <b>-</b> | | - | - | RESET | 17 | -35 | | - 59 | бәр | | Main SW Crosstalk<br>(TH) | osstalk | MSW-CT<br>(TH) | | - | 0 | | | <b>→</b> | <b>→</b> | <b>-</b> | | 3.00 | 7.1 | g | | C OUT output level | | 49 | - 44 | 88 | | AFC HD Timing | ning | G-GH | | <u></u> | | <u> </u> | | <b>→</b> | <b>→</b> | <b>→</b> | | | <b>→</b> | ۵ | ··· | | - 3.0 | -1.2 | 0.3 | S # | | AFC HD Width | đth | HD-W | | | | | | | <b></b> | <b>→</b> | | | <b>→</b> | <b>→</b> | PAL PB | rime test at pin 10 | 4.4 | 5.3 | 6.2 | rs. | | AFC Lock Range (1) | (1) | AFC-LR<br>(1) | | | | | | <b>-</b> | <del></del> | <b>→</b> | <del></del> | | | - | | Frequency test at pin | - 55 | | 55 | Hz | | AFC Lock Range (2) | (2) | AFC-LR<br>(2) | | | | | | <b>-</b> | | | | | <b>→</b> | | | 10 | - 55 | | 55 | H2 | | TIMING EX Burst<br>Delay | Burst | EXB-D | | | | | <u> </u> | <b>-</b> | <u></u> | <b>-</b> | | <del></del> | 3.20 | 9 | | | 4.5 | 5.2 | 5.8 | ks. | | TIMING EX Burst<br>Width | Burst | EXB-W | | | | | | | | <b>-</b> | | | <b>→</b> | - | rAL JOG | i i | 3.9 | 4.4 | 5.1 | βħ | | TIMING 1/2 FHMP<br>Delay | FHMP | 1/2FH-D | | | | | 0 | | | | - | | 7.7 | ပ | | line test | 32.0 | 36.0 | 40.0 | hS | | TIMING 1/2 FHMP<br>Duty | | 1/2FH-DU | | | | - | 0 | | <b>├</b> → | -, | | <del> </del> | - | | 7AL 78 | | 44 | 20 | 56 | % | | SECAM DETECTOR<br>DEMOD (PB) | TECTOR<br>3) | SA (PB) | 0 | | | | | | <b>→</b> | | | | 2.80 | | 88 | DC voltage test at pin 3 | 3.60 | 3.80 | 4.0 | > | | ACK Check | | ACK | | | 0 | | <del></del> | 0 | 0.57 | 1.00 | | 5.00 | <b>→</b> | ŋ | PAL PB | C OUT output level | | - 58 | - 49 | æ | # **Test Methods of Electrical Characteristics** | | | | 1n | put Signal | | | |-----|--------------------------------------|------------------------------------------------|----------------------------------------|--------------------|---------------------------------------|-----------------------------------------------------------| | No. | Item | VPAL | Vse | Vayno | Vfsc | Test Content | | 1 | Circuit current<br>(PAL PB) | | | | | | | 2 | Circuit current<br>(SECAM REC) | | | | | | | 3 | VREG (5.0V) | | | | | Test the DC voltage at pin 13. | | 4 | VREG (4.5V) | | | | | Test the DC voltage at pin 13. | | 5 | VREG (5.5V) | | | | | Test the DC voltage at pin 13. | | 6 | V (IREF) | | | | | Test the DC voltage at pin 14. | | 7 | Input SW<br>Crosstalk<br>(SECAM REC) | | 4.286MHz<br>CW<br>350mV <sub>P-P</sub> | 15.625kHz, 4.0Vo-P | | 20 log (C OUT (4.286MHz component)) | | 8 | Input SW<br>Crosstalk<br>(SECAM PB) | 4.286MHz<br>CW<br>350mV <sub>P-P</sub> | | 1 | | 20 log (C OUT (4.286MHz component)) VPAL | | 9 | BELL FILTER<br>Gain | | 4.286MHz<br>CW<br>32mVr~r | 1 | | 20 log (C OUT (4.286MHz component) VsE | | 10 | C-BELL FILTER<br>Gain | | 4.286MHz<br>CW<br>83mV <sub>P-P</sub> | 1 | | | | 11 | TH Amp Gain | CW delayed<br>by 135°<br>from Vrsc<br>350mVr~r | | <b>↓</b> | 4.43MHz<br>CW<br>350mV <sub>P-P</sub> | 20 log { C OUT (4.43MHz) } | | 12 | TH/DL Amp Gain<br>Ratio | ţ | | ţ | 1 | 20 log ( Output level of T11 ) C OUT (4.43MHz) | | 13 | TH/DL Phase<br>Difference | CW delayed<br>by 135°<br>from Vfsc<br>150mVp-p | | ţ | 1 | вы-втн | | 14 | TH/EXB Level<br>Ratio | | | ţ | ţ | 20 log { T11 (P-P)<br>(EB1 + EB2)/2 } - 7.4dB<br>- 1 (F9) | | 15 | EX Burst Level<br>Ratio | | | ↓ | ţ | VC (EB) = 20 log (V(EB1)/V(EB2)) | | No. | lt a ma | | In | put Signal | | | |-----|------------------------------------------|--------------------------------------------------------------------------------------|-----|--------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | NO. | Item | Vpal | Vse | Vsync | Vfsc | Test Content | | 16 | EX Burst Phase<br>Difference | | | 15.625kHz, 4.0Vo-P | 4.43MHz,<br>CW<br>350mV <sub>P-P</sub> | $\Delta \theta(EB) = \theta_2 - \theta_1$ | | 17 | TH-EX Burst<br>Phase Difference | | | 1 | 1 | Phase difference between $\theta_1 + \theta_2 = \theta_{TH}$ the center of EX burst and TH signal. | | 18 | PAL-M DL APC<br>Loop<br>Characteristic | CW delayed<br>by 90° from<br>Visc<br>150mV <sub>P-P</sub> | | 15.734kHz 4.0Vo_P | 3.58MHz<br>CW<br>350mV <sub>P-P</sub> | Test θ (DL) on the basis of Vfsc | | 19 | PAL-M EX Burst<br>Level Ratio | | | ţ | 1 | C 13 ne - 1 n 13/2 n | | 20 | PAL-M EX Burst<br>Phase Difference | | | Ţ | 1 | $\Delta V(EB) = 20 \log \{V(EB1)/V(EB2)\}.$ $\Delta \theta(EB) = [\theta_1 - \theta_2]$ | | 21 | PAL-M DL-EX<br>Burst Phase<br>Difference | | | Ţ | <b>↓</b> | Phase difference be-<br>$\frac{\theta_1 + \theta_2}{2}$ - T18 tween the center of EX burst and DL signal. | | 22 | SQ DET +V<br>Detection | Signal with<br>the phase<br>delayed<br>from V <sub>fsc</sub><br>150mV <sub>F-F</sub> | | 15.625kHz 4.0Vo-₽ | 4.43MHz<br>CW<br>350mV <sub>P-P</sub> | Test the phase of VPAL (on the basis of VISC) when DC is changed from L to H (4.0V) at pin 17.: | | 23 | SQ DET -V<br>Detection | Singal with<br>the phase<br>delayed<br>from V <sub>fsc</sub><br>150mV <sub>F-F</sub> | | ţ | ţ | Test the phase of V <sub>PAL</sub> (on the basis of V <sub>Isc</sub> ) when DC is changed from H to L (OV) at pin 17. | | 24 | Main SW<br>Crosstalk (TH) | | | ţ | 1 | Test by TH signal timing. | | 25 | AFC HD Timing | | | ţ | | Test the time at pin 10 | | 26 | AFC HD Width | | | 1 | | tvv HD 2.0v 3.5v | | 27 | AFC Lock Range | | | 11.0 kHz | _ | Test the frequency at pin 10. | | 28 | AFC Lock Range<br>(2) | | | ↓ 19.0kHz | | (Input frequency $-\frac{1}{T}$ ) | | No. | ltem | | In | put Signal | | | |------|---------------------------------|----------------------------|----------------------------------------------------------|-------------------|---------------------------------------|------------------------------------------| | INO. | item | VPAL | Vse | Veyno | Vfsc | Test Content | | 29 | TIMING EX Burst<br>Delay | | | 15.625kHz 4.0V₀-₽ | 4.43MHz<br>CW<br>350mV <sub>P-P</sub> | Test the time at C OUT | | 30 | TIMING EX Burst<br>width | | | Ţ | <b>↓</b> | tw corr | | 31 | TIMING 1/2<br>FHMP Delay | | | ţ | | Test the time at pin 4. | | 32 | TIMING 1/2<br>FHMP Duty | | | ţ | | $t_1$ $(t_1 + t_2)$ | | 33 | SECAM<br>DETECTOR<br>DEMOD (PB) | | SECAM<br>Signal (Burst<br>level<br>83mV <sub>P-P</sub> ) | 15.625kHz 4.0Vp-p | | Test the DC voltage at pin 3. | | 34 | ACK Check | 4.43MHz<br>CW,<br>350mVe-P | | ţ | | C OUT (4.43MHz) ⇒ V,<br>20 log (V/350mV) | ### **Electrical Characteristics Test Circuit** Fig. 1 #### **Description of Functions** #### 1. Gain Adjustment Amplifier (DL Signal) This amplifier adjusts the gain of the DL signal in PAL or PAL-M mode. The amplifier gain varies according to the DC voltage applied to pin 19. When 5 V is applied to pin 19, the internally fixed gain is obtained and the levels of the TH signal and the DL signal (4.43 MHz component in PAL mode, 3.58 MHz component in PAL-M mode) become the same. # 2. fsc $-90^{\circ}$ PLL, $\times$ 2 and EX Burst Block Fig. 2 The fsc $-90^{\circ}$ PLL consists of the $-90^{\circ}$ phase shifter, multiplier, LPF (low pass filter) 1 and V/I converter. A signal delayed by $90^{\circ}$ to the fsc is obtained in this PLL. By changing the DC voltage at pin 23, the amount of phase shift is varied, allowing adjustment of the phase of the EX burst and the duty (DC offset) of the 2 fsc. By applying 5 V at pin 23, the internally fixed phase shift is obtained. The 2 fsc is produced from the multiplier output ( $\times$ 2 output). The EX burst is produced by adding the fsc (or inverted fsc) to the fsc with 90° delay produced in the --90° PLL. The fsc and the inverted fsc are switched in a period of 1/2 fH, so the phase of the EX burst changes every 1 H. #### 3. SQ DET (Sequence Detector) Fig. 3 The SQ DET detects the color alignment of the chrominance signal. The SQ PD is the phase detector which operates for a burst period only. This detects the color alignment by comparing the phase of the fsc signal inverted every 1 H with the phase of the burst of the chrominance signal. Phase of the burst signal (on the basis of fsc and fsc) The above figure shows the relation between the phase of the burst signal, the phase of the fsc (fsc) and the output at pin 17 (SQ). As shown in the figure, the hysteresis angle is about 64°. If the relation is as shown in the figure below, the detector judges it as the correct sequence and set the output at pin 17 to HIGH. Fig. 5 Therefore, the center phase of the burst signal (about the B-Y axis) should be $-90^{\circ}$ to the fsc. #### 4. V-Invert (V Axis Inversion Circuit) For color alignment, the DL signal which is produced by inverting the chrominance signal (TH signal) about the B-Y axis is necessary. The V-Invert block produces the DL signal from the TH signal. Fig. 6 shows the principle of the V-Invert block. Fig. 6 Define the B-Y axis of the playback chrominance signal as $\cos \omega t$ and input the playback chrominance signal and the 2 fsc (cos $2\omega t$ ) to the multiplier. By means of the frequency conversion of the 2 fsc, the input chrominance signal is inverted about the B-Y axis. The three fold frequency component (cos 3ωt) is also output, but this component is rejected by the BPF in a later stage. Fig. 7 shows the actual V-Invert block. Fig. 7 The V-Invert circuit constructs the TH/DL APC loop that keep the phase difference between the burst of the TH signal and the burst of the DL signal to be 90°. This circuit detects the phase of the bursts of the TH and DL signals and varies the delay time of the phase shifter $\phi$ with reference to the error current of APC loop. In PAL-M mode, the APC is applied to the fsc and the DL signal. Therefore, the input burst signal has a phase of 90° to the fsc. The CONV 1 is a multiplier to obtain the DL signal. The Dummy supplies the same gain loss and the same phase delay as produced in CONV 1 to the TH signal so that there is no gain and phase difference between the TH signal and the DL signal. The main SW outputs the TH or DL signal according to the TH/DL select signal (output at pin 17). When a BF Xch pulse is supplied (in JOG mode only), the EX burst is output. SONY₀ CXA1203M/N #### 5. fH PLL Fig. 8 The AFC ID compares the C sync frequency with the VCO frequency. When a frequency difference is present, the AFC ID outputs an up or down error and roughly compensates the VCO frequency. In this case, the AFC ID detects if the frequency difference continues for a period of 15H $\times$ 6 (5760 $\mu$ s), and AFC ID error is available only when the frequency difference continues for that period. The AFC ID also detects the existence of C sync. When the C sync is missing in various speed mode, the AFC ID cuts off its output and maintains the state immediately before the output cutout. The phase lock of the C sync and VCO frequencies is carried out in the PLL loop composed of the S/H and LPF circuits. #### 6. BELL and C-BELL Filters The Bell Filter is applied to the SECAM color TV signal to suppress the level near the chrominance subcarrier (For, For). In REC mode, the CXA1203 employs the BELL filter (having the inverted characteristics from the Bell Filter) to obtain the chrominance subcarrier of the same amplitude at every hue. The output signal from the BELL filter is sent to the record signal processing block of chrominance signal in the CXA1200. In playback mode, the chrominance signal processed in the CXA1200 is input to the C-BELL (having the same characteristics as the Bell Filter) filter of the CXA1203 to equalize the input signal with the SECAM color TV signal. The output from the C-BELL filter is mixed with the Y signal in the CXA1200 and sent to the CXA1201. The typical input level of the BELL filter is 32 mVp-p, and that of the C-BELL filter is 83 mVp-p. #### 7. SECAM Detector Circuit The SECAM detector circuit employed in the CXA1203 converts the chrominance subcarrier frequency\* to a voltage, and detects the color system by the voltage variation: PAL system if no voltage variation is present, or SECAM system if the voltage varies every 1H. When the color alignment is carried out in SECAM mode, the SECAM ACK output (pin 3) is always set to HIGH by inputting the SECAM JUMP output (pin 7) to the DLDP (pin 6). \* PAL system: color burst signal (4.43361875 MHz) SECAM system: line ID signal For: 4.40625 MHz Foв: 4.25000 MHz #### Notes on Use #### 1. Phase Adjustment in PAL Playback Mode The phase of the EX burst signal can be adjusted with the phase of the input fsc (chrominance subcarrier). The phase of the DL signal can be adjusted by applying a current to pin 16. Adjust the phase of the fsc so that the phase of the EX burst signal in JOG playback mode matches the phase of the color burst signal in normal playback mode at the PB CHROMA output (pin 15). Then, adjust the current to be applied to pin 16 so that the DL signal becomes symmetrical to the TH signal about the B-Y axis. #### 2. PAL-M mode Fig. 11 Input an NTSC signal to pin 2, the fsc signal (3.58 MHz) to pin 18 and the C sync signal (15.75 MHz) to pin 11. Then the PAL-M playback signal is obtained at PB CHROMA output (pin 15). To adjust the phase, first input a burst signal with the same phase as the B-Y axis, and adjust the phase of the fsc to be input so that the phase of the TH signal matches the center phase of the EX burst at pin 15. Then adjust the current to be applied to pin 16 so that the phase of the DL signal matches the center phase of the EX burst. In PAL-M mode, pin 17 (SQ ID) should be fixed to L. ### 3. PAL Only Mode In PAL only mode, a part of the SECAM detector block is turned off by fixing pin 22 (BELL IN) to H. This reduces the current consumption to 1.2 mA. The connections for other pins are the same as shown in Fig. 10 "Application Circuit (PAL only mode)". ## V REG supply voltage characteristic # **BELL** filter characteristic Vcc = 5.0 V SECAM/REC mode Input level: 32 mVp-p (BELL IN) Output: C OUT (pin 15) ### TH/DL/EX burst output levels vs. Ambient temperature PAL/PB mode Input level: 150 mVp-p (PB C IN) fsc: 350 mVp-p Output: 4.43 MHz BPF OUT (The output level is the average during 2 H). Vcc = 5.0 V ## TH/DL/EX burst phases vs. Ambient temperature Vcc = 5.0 V PAL/PB mode Input level: 150 mVp-p (PB C IN) fsc: 350 mVp-p Output: C OUT (pin 15) The phase is the absolute value determined by measuring the center angle of the TL, DL or EX burst during 2 H with reference to the fsc (at pin 18). # SQ DET input/output vs. Ambient temperature Vcc = 5.0 V PAL/RESET mode Input level: 150 mVp-p (PB C IN) fsc: 350 mVp-p Output: SQ ID (pin 17) (The phase of the input signal is the absolute value of the phase delay to the fsc. This is determined by delaying the phase of the input signal to the fsc and measuring the phase delay when the output changes.) # Relation of the phase of each pulse to the C sync singal # Phases of the HD and EX burst vs. Ambient temperature ## Package Outline Unit: mm ## CXA1203M 24pin SOP (Plastic) 300mil 0.3g # CXA1203N 24pin VSOP (Plastic) 300mil 0.1g