

# CS5333

# 24-Bit, 96 kHz Stereo A/D Converter

1

| Features                                                                                                                                                                                                                                                                                                                                                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>24-bit conversion</li> <li>Supports 96 kHz sample rates</li> <li>98 dB dynamic range at 3 V supply</li> <li>-88 dBFS THD+N</li> <li>1.8 to 3.3 volt supply</li> <li>16-Pin TSSOP package</li> <li>Low power consumption <ul> <li>11 mW at 1.8 V</li> </ul> </li> <li>Internal high pass filter to remove DC offsets</li> <li>Linear phase digital anti-alias filter</li> </ul> | <ul> <li>The CS5333 is a highly integrated, 24-bit, 96 kHz audio ADC providing stereo analog-to-digital converters using delta-sigma conversion techniques. This device includes line level inputs in a 16-pin TSSOP package.</li> <li>The CS5333 is based on delta-sigma modulation allowing infinite adjustment of the sample rate between 2 kHz and 100 kHz simply by changing the master clock frequency.</li> <li>The CS5333 operates from a +1.8 V to +3.3 V supply. These features are ideal for set-top boxes, A/V receivers, DVD-karaoke players or any system which requires optimal performance in a minimum of space.</li> </ul> |
|                                                                                                                                                                                                                                                                                                                                                                                         | ORDERING INFORMATION<br>CS5333-KZ -10 to 70° C 16-pin TSSOP<br>CDB5333 Evaluation Board                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



Advance Product Information

This document contains information for a new product. Cirrus Logic reserves the right to modify this product without notice.

*CIRRUS LOGIC*<sup>®</sup> *P.O. Box 17847, Austin, Texas 78760 (512) 445 7222 FAX: (512) 445 7581 http://www.cirrus.com* 

Copyright © Cirrus Logic, Inc. 2000 (All Rights Reserved)



#### **TABLE OF CONTENTS**

| 1. | CHARACTERISTICS/SPECIFICATIONS            | . 4      |
|----|-------------------------------------------|----------|
|    | ANALOG CHARACTERISTICS                    | . 4      |
|    | ANALOG CHARACTERISTICS                    | . 5      |
|    | POWER AND THERMAL CHARACTERISTICS         | . 6      |
|    | DIGITAL CHARACTERISTICS                   | . 7      |
|    | ABSOLUTE MAXIMUM RATINGS                  | . 7      |
|    | RECOMMENDED OPERATING CONDITIONS          | .7       |
|    | SWITCHING CHARACTERISTICS                 | -        |
|    | TYPICAL CONNECTION DIAGRAM1               | -        |
|    | PIN DESCRIPTION                           |          |
| 4. | APPLICATIONS                              | 13       |
|    | 4.1 Grounding and Power Supply Decoupling | 13       |
|    | 4.2 Oversampling Modes                    | 13       |
|    | 4.3 Recommended Power-up Sequence         | 13       |
|    | 4.4 Master/Slave Mode                     | 13       |
| E  |                                           |          |
|    | PARAMETER DEFINITIONS1                    | 17       |
|    | PARAMETER DEFINITIONS1<br>REFERENCES1     | 17<br>17 |

Contacting Cirrus Logic Support For a complete listing of Direct Sales, Distributor, and Sales Representative contacts, visit the Cirrus Logic web site at: http://www.cirrus.com/corporate/contacts/sales.cfm

Preliminary product information describes products which are in production, but for which full characterization data is not yet available. Advance product information describes products which are in development and subject to development changes. Cirrus Logic, Inc. has made best efforts to ensure that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. No responsibility is assumed by Cirrus Logic, Inc. for the use of this information, including use of this information as the basis for manufacture or sale of any items, nor for infringements of patents or other rights of third parties. This document is the property of Cirrus Logic, Inc. and by furnishing this information, Cirrus Logic, Inc. Grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights of Cirrus Logic, Inc. Copyright owner of the information contained herein, gives consent for copies to be made of the information only for use within your organization with respect to Cirrus Logic integrated circuits or other parts of Cirrus Logic, Inc. The same consent is given for similar information contained on any Cirrus Logic website or disk. This consent does not extend to other copyring such as copyring for general distribution, advertising or promotional purposes, or for creating any work for resale. The names of products of Cirrus Logic, Inc. or other vendors and suppliers appearing in this document may be trademarks or service marks of their respective o



## LIST OF FIGURES

| Figure 1. SCLK to LRCK and SDATA, Slave Mode  | 9    |
|-----------------------------------------------|------|
| Figure 2. SCLK to LRCK and SDATA, Master Mode | 9    |
| Figure 3. Typical Connection Diagram          | . 10 |
| Figure 4. Base-Rate Stopband Rejection        | . 14 |
| Figure 5. Base-Rate Transition Band           | . 14 |
| Figure 6. Base-Rate Transition Band (Detail)  | . 14 |
| Figure 7. Base-Rate Passband Ripple           |      |
| Figure 8. High-Rate Stopband Rejection        | . 14 |
| Figure 9. High-Rate Transition Band           | . 14 |
| Figure 10. High-Rate Transition Band (Detail) |      |
| Figure 11. High-Rate Passband Ripple          | . 15 |
| Figure 12. Line Input Test Circuit            | . 15 |
| Figure 13. CS5333 - Serial Audio Format 0     | . 16 |
| Figure 14. CS5333 - Serial Audio Format 1     | . 16 |
|                                               |      |

## LIST OF TABLES

| Table 1. Common Clock Frequencies       | . 1 | 1 |
|-----------------------------------------|-----|---|
| Table 2. Digital Interface Format - DIF |     |   |

## 1. CHARACTERISTICS/SPECIFICATIONS

## **ANALOG CHARACTERISTICS** ( $T_A = 25^{\circ}$ C; GND = 0 V Logic "1" = VL = 1.8 V; Logic "0" =

GND = 0 V; MCLK = 12.288 MHz; Fs for Base-rate Mode = 48 kHz, SCLK = 3.072 MHz, Measurement Bandwidth 10 Hz to 20 kHz, unless otherwise specified; Fs for High-Rate Mode = 96 kHz, SCLK = 6.144 MHz, Measurement Bandwidth 10 Hz to 20 kHz, unless otherwise specified.)

|                                    |                 |        | Bas | se-rate M | ode | Hig | h-rate Mo | ode |        |
|------------------------------------|-----------------|--------|-----|-----------|-----|-----|-----------|-----|--------|
| Parameter                          |                 | Symbol | Min | Тур       | Max | Min | Тур       | Max | Unit   |
| Analog Input Characteristics for V | A = 1.8 V       |        |     |           |     |     |           |     |        |
| Dynamic Range                      | A-weighted      |        | TBD | 91        | -   | TBD | 94        | -   | dB     |
|                                    | unweighted      |        | TBD | 88        | -   | TBD | 91        | -   | dB     |
| Total Harmonic Distortion + Noise  | (Note 1)        | THD+N  |     |           |     |     |           |     |        |
|                                    | -1 dB           |        | -   | -88       | TBD | -   | -88       | TBD | dB     |
|                                    | -20 dB          |        | -   | -68       | -   | -   | -68       | -   | dB     |
|                                    | -60 dB          |        | -   | -28       | -   | -   | -31       | -   | dB     |
| Analog Input Characteristics for V | A = 3.0 V       |        |     |           |     |     |           |     |        |
| Dynamic Range                      | A-weighted      |        | TBD | 96        | -   | TBD | 98        | -   | dB     |
|                                    | unweighted      |        | TBD | 93        | -   | TBD | 95        | -   | dB     |
| Total Harmonic Distortion + Noise  | (Note 1)        | THD+N  |     |           |     |     |           |     |        |
|                                    | -1 dB           |        | -   | -88       | TBD | -   | -85       | TBD | dB     |
|                                    | -20 dB          |        | -   | -68       | -   | -   | -65       | -   | dB     |
|                                    | -60 dB          |        | -   | -33       | -   | -   | -35       | -   | dB     |
| Analog Input Characteristics for V | A = 1.8 or 3.0  | /      |     |           |     |     |           |     |        |
| Interchannel Isolation             | 1 kHz           |        | -   | 90        | -   | -   | 90        | -   | dB     |
| Interchannel Gain Mismatch         |                 |        | -   | 0.1       | -   | -   | 0.1       | -   | dB     |
| Offset Error with H                | igh Pass Filter |        | -   | -         | 0   | -   | -         | 0   | LSB    |
| Full Scale Input Voltage           |                 |        | TBD | VA÷3.6    | TBD | TBD | VA÷3.6    | TBD | Vrms   |
| Voltage Common Mode                |                 |        |     | VA÷2      |     |     | VA÷2      |     | V      |
| Gain Drift                         |                 |        | -   | 100       | -   | -   | 100       | -   | ppm/°C |
| Input Resistance                   |                 |        | 10  | -         | -   | 10  | -         | -   | kΩ     |
| Input Capacitance                  |                 |        | -   | -         | 15  | -   | -         | 15  | pF     |

Notes: 1. Referenced to typical full-scale differential input voltage.



## ANALOG CHARACTERISTICS (Continued)

|                           |                  |          |                 | Bas   | e-rate N | lode  | Higl  | h-rate M | ode   |        |
|---------------------------|------------------|----------|-----------------|-------|----------|-------|-------|----------|-------|--------|
| Para                      | meter            |          | Symbol          | Min   | Тур      | Max   | Min   | Тур      | Мах   | Unit   |
| A/D Decimation Filter C   | haracteristics ( | Note 2)  |                 |       |          |       |       |          |       |        |
| Passband                  |                  | (Note 3) |                 | 0     | -        | 23.5  | 0     | -        | 47.5  | kHz    |
| Passband Ripple           |                  |          |                 | -0.08 | -        | +0.17 | -0.09 | -        | 0     | dB     |
| Stopband                  |                  | (Note 3) |                 | 27.5  | -        | -     | 64.1  | -        | -     | kHz    |
| Stopband Attenuation      |                  | (Note 4) |                 | -60.3 | -        | -     | -48.4 | -        | -     | dB     |
| Group Delay (Fs = Outpu   | t Sample Rate)   | (Note 5) | t <sub>gd</sub> | -     | 10/Fs    | -     | -     | 2.7/Fs   | -     | S      |
| Group Delay Variation vs. | Frequency        |          | $\Delta t_{gd}$ | -     | -        | 0.03  | -     | -        | 0.007 | μs     |
| High Pass Filter Charac   | teristics        |          |                 |       |          |       |       |          |       |        |
| Frequency Response        | -3 dB            | (Note 3) |                 | -     | 3.7      | -     | -     | 3.7      | -     | Hz     |
|                           | -0.1 dB          |          |                 | -     | 24.2     | -     | -     | 24.2     | -     | Hz     |
| Phase Deviation           | @ 20 Hz          | (Note 3) |                 | -     | 10       | -     | -     | 10       | -     | Degree |
| Passband Ripple           |                  | (Note 2) |                 | -     | -        | 0.17  | -     | -        | 0.09  | dB     |

Notes: 2. Filter response is guaranteed by design.

3. Filter characteristics scale with output sample rate. For output sample rates, Fs, other than 48 kHz, the 0.01 dB passband edge is 0.4535x Fs and the stopband edge is 0.625x Fs.

4. The analog modulator samples the input at 6.144 MHz for an Fs equal to 48 kHz. There is no rejection of input signals which are multiples of the sampling frequency (n x 6.144 MHz ±21.8 kHz where n = 0,1,2,3...).

5. Group delay for Fs = 48 kHz,  $t_{gd}$  = 15/48 kHz = 312 µs.



## POWER AND THERMAL CHARACTERISTICS

|                            |                    |                   | Bas | e-rate N | lode | High | -Rate N | lode |         |
|----------------------------|--------------------|-------------------|-----|----------|------|------|---------|------|---------|
| Parameter                  | S                  | Symbol            | Min | Тур      | Max  | Min  | Тур     | Max  | Units   |
| Power Supplies             |                    |                   |     |          |      |      |         |      |         |
| Power Supply Current-      | VA=1.8 V           | I <sub>A</sub>    | -   | 6.0      | -    | -    | 7.6     | -    | mA      |
| Normal Operation           | VL=1.8 V           | I <sub>D_IO</sub> | -   | 150      | -    | -    | 300     | -    | μA      |
| Power Supply Current-      | VA=1.8 V           | I <sub>A</sub>    | -   | 100      | -    | -    | 250     | -    | μA      |
| Power Down Mode (Note 7)   | VL=1.8 V           | I <sub>D_IO</sub> | -   | 0        | -    | -    | 0       | -    | μA      |
| Power Supply Current-      | VA=3.0 V           | I <sub>A</sub>    | -   | 9        | -    | -    | 11.5    | -    | mA      |
| Normal Operation           | VL=3.0 V           | I <sub>D IO</sub> | -   | 260      | -    | -    | 520     | -    | μA      |
| Power Supply Current-      | VA=3.0 V           | I <sub>A</sub>    | -   | 250      | -    | -    | 500     | -    | μA      |
| Power Down Mode            | VL=3.0 V           | I <sub>D_IO</sub> | -   | 0        | -    | -    | 0       | -    | μA      |
| Total Power Dissipation-   | All Supplies=1.8 V |                   | -   | 11       | TBD  | -    | 14.5    | TBD  | mW      |
| Normal Operation           | All Supplies=3.0 V |                   | -   | 28       | TBD  | -    | 36      | TBD  | mW      |
| Package Thermal Resistanc  | е                  | $\theta_{JA}$     | -   | 75       | -    | -    | 75      | -    | °C/Watt |
| Power Supply Rejection Rat | io (1 kHz)         | PSRR              | -   | 60       | -    | -    | 60      | -    | dB      |
| (Note 6)                   | (60 Hz)            |                   | -   | 40       | -    | -    | 40      | -    | dB      |

Notes: 6. Valid with the recommended capacitor values on FILT+ and VQ as shown in Figure 3.

7. Power Down Mode is defined as reset active with MCLK being applied. To lower power consumption further, remove MCLK.



## **DIGITAL CHARACTERISTICS** ( $T_A = 25^{\circ}$ C; VL = 1.7 V - 3.6 V; GND = 0 V)

| Parameters                | Symbol          | Min    | Тур | Max    | Units |
|---------------------------|-----------------|--------|-----|--------|-------|
| High-Level Input Voltage  | V <sub>IH</sub> | 0.7•VL | -   | -      | V     |
| Low-Level Input Voltage   | V <sub>IL</sub> | -      | -   | 0.3•VL | V     |
| High-Level Output Voltage | V <sub>OH</sub> | 0.7•VL | -   | -      | V     |
| Low-Level Output Voltage  | V <sub>OL</sub> | -      | -   | 0.3•VL | V     |
| Leakage Current           | l <sub>in</sub> | -      | -   | ±10    | μΑ    |
| Input Capacitance         |                 | -      | 8   | -      | pF    |

## ABSOLUTE MAXIMUM RATINGS (GND = 0 V; all voltages with respect to ground.)

| Parameters                                    | Symbol           | Min  | Max    | Units |
|-----------------------------------------------|------------------|------|--------|-------|
| DC Power Supplies: Positive Analog            | VA               | -0.3 | 4.0    | V     |
| Digital I/O                                   | VL               | -0.3 | 4.0    | V     |
| Input Current, Any Pin Except Supplies        | l <sub>in</sub>  | -    | ±10    | mA    |
| Digital Input Voltage                         | V <sub>IND</sub> | -0.3 | VL+0.4 | V     |
| Ambient Operating Temperature (power applied) | T <sub>A</sub>   | -55  | 125    | °C    |
| Storage Temperature                           | T <sub>stg</sub> | -65  | 150    | °C    |

WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

## RECOMMENDED OPERATING CONDITIONS (GND = 0 V; all voltages with respect to ground.)

|                     | Parameters                     | Symbol         | Min        | Тур | Max        | Units  |
|---------------------|--------------------------------|----------------|------------|-----|------------|--------|
| Ambient Temperature |                                | T <sub>A</sub> | -10        | -   | 70         | °C     |
| DC Power Supplies:  | Positive Analog<br>Digital I/O | VA<br>VL       | 1.7<br>1.7 | -   | 3.6<br>3.6 | V<br>V |

## **SWITCHING CHARACTERISTICS** ( $T_A = -10$ to 70° C; VL = 1.7 V - 3.6 V; Inputs: Logic 0 = GND,

Logic 1 = VL,  $C_L = 20 \text{ pF}$ )

| Parame                      | ters                    | Symbol             | Min                | Тур | Max          | Units |
|-----------------------------|-------------------------|--------------------|--------------------|-----|--------------|-------|
| Input Sample Rate           | Base Rate Mode          | Fs                 | 2                  | -   | 50           | kHz   |
|                             | High Rate Mode          | Fs                 | 50                 | -   | 100          | kHz   |
| MCLK Pulse Width High       | MCLK/LRCK = 1024        |                    | 8                  | -   | -            | ns    |
| MCLK Pulse Width Low        | MCLK/LRCK = 1024        |                    | 8                  | -   | -            | ns    |
| MCLK Pulse Width High       | MCLK/LRCK = 768         |                    | 10                 | -   | -            | ns    |
| MCLK Pulse Width Low        | MCLK/LRCK = 768         |                    | 10                 | -   | -            | ns    |
| MCLK Pulse Width High       | MCLK/LRCK = 512         |                    | 15                 | -   | -            | ns    |
| MCLK Pulse Width Low        | MCLK/LRCK = 512         |                    | 15                 | -   | -            | ns    |
| MCLK Pulse Width High MC    | CLK / LRCK = 384 or 192 |                    | 21                 | -   | -            | ns    |
| MCLK Pulse Width Low MO     | CLK / LRCK = 384 or 192 |                    | 21                 | -   | -            | ns    |
| MCLK Pulse Width High MC    | CLK / LRCK = 256 or 128 |                    | 31                 | -   | -            | ns    |
| MCLK Pulse Width Low MO     | CLK / LRCK = 256 or 128 |                    | 31                 | -   | -            | ns    |
| Master Mode                 |                         |                    |                    |     |              |       |
| SCLK Falling to LRCK Edge   |                         | t <sub>slrd</sub>  | -20                | -   | 20           | ns    |
| SCLK Falling to SDATA Valid |                         | t <sub>sdo</sub>   | 0                  | -   | 20           | ns    |
| SCLK Duty Cycle             |                         |                    | 40                 | 50  | 60           | %     |
| Slave Mode                  |                         |                    |                    |     |              |       |
| LRCK Duty Cycle             |                         |                    | -                  | 50  | -            | %     |
| SCLK Pulse Width Low        |                         | t <sub>sclkl</sub> | 20                 | -   | -            | ns    |
| SCLK Pulse Width High       |                         | t <sub>sclkh</sub> | 20                 | -   | -            | ns    |
| SCLK Period                 | Base Rate Mode          | t <sub>sclkw</sub> | 1<br>(128)Fs       | -   | -            | ns    |
|                             | High Rate Mode          | t <sub>sclkw</sub> | $\frac{1}{(64)Fs}$ | -   | -            | ns    |
| SCLK Falling to LRCK Edge   |                         | t <sub>slrd</sub>  | -20                | -   | 20           | ns    |
| SCLK Falling to SDATA Valid | Base Rate Mode          | t <sub>dss</sub>   | -                  | -   | 1<br>(512)Fs | ns    |
|                             | High Rate Mode          | t <sub>dss</sub>   | -                  | -   | 1<br>(256)Fs | ns    |





Figure 1. SCLK to LRCK and SDATA, Slave Mode



Figure 2. SCLK to LRCK and SDATA, Master Mode



**CS5333** 

## 2. TYPICAL CONNECTION DIAGRAM



Figure 3. Typical Connection Diagram



## 3. PIN DESCRIPTION

|                    |       | •   | $\overline{}$ |         |                            |
|--------------------|-------|-----|---------------|---------|----------------------------|
| Interface Power    | VL    |     | 16            | RST     | Reset                      |
| Master Clock       | MCLK  | □2  | 15            | VQ      | Quiescent Voltage          |
| Serial Clock       | SCLK  | □3  | 14            | AINL    | Left Channel Analog Input  |
| Serial Data Output | SDATA | 4   | 13            | AINR    | Right Channel Analog Input |
| Analog Power       | VA    |     | 12            | REF_GNI | DReference Ground          |
| Ground             | GND   | □[6 | 11            | FILT+   | Positive Voltage Reference |
| Left Right Clock   | LRCK  | □7  | 10            | TST     | Test Input                 |
| MCLK Divide        | DIV   |     | 9             | DIF     | Digital Interface Format   |
|                    |       | L   |               |         |                            |

| Interface Power                       | 1 | <ul> <li>VL (<i>Input</i>) - Digital interface power supply. Typically 1.8 to 3.3 VDC.</li> <li>MCLK (<i>Input</i>) - The master clock frequency must be either 256x, 384x, 512x, 768x or 1024x the input sample rate in Base Rate Mode (BRM) and 128x, 192x, 256x, 384x the input sample rate in High Rate Mode (HRM). Table 1 illustrates several standard audio sample rates and the required master clock frequencies.</li> </ul>                                                                                                                                                 |  |  |  |  |
|---------------------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Master Clock                          | 2 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Serial Clock                          | 3 | <b>SCLK</b> ( <i>Input/Output</i> ) - Clocks the individual bits of the serial data out of the SDOUT pin.<br>The required relationship between the Left/Right clock, serial clock and serial data is defined by the DIF pin.                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Serial Audio Data<br>Out (M/S select) | 4 | <ul> <li>SDATA (<i>Output</i>) - This pin serves two functions.</li> <li>First: two's complement MSB-first serial data is output on this pin. The data is clocked out of SDOUT via the serial clock and the channel is determined by the Left/Right clock. The required relationship between the Left/Right clock, serial clock and serial data is defined by the DIF pin.</li> <li>Second: Master/Slave mode selection is determined, at startup, by a 47 kOhm pullup/pulldown on this line. A pullup to VL selects Master mode and a pulldown to GND selects Slave mode.</li> </ul> |  |  |  |  |
| Analog Power                          | 5 | VA (Input) - Analog power supply. Typically 1.8 to 3.3 VDC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Ground                                | 6 | GND (Input) - Ground Reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |

| Sample        |         | MCLK (MHz) |         |         |         |         |         |         |         |  |
|---------------|---------|------------|---------|---------|---------|---------|---------|---------|---------|--|
|               |         | HF         | RM      |         | BRM     |         |         |         |         |  |
| Rate<br>(kHz) | 128x    | 192x       | 256x*   | 384x*   | 256x    | 384x    | 512x    | 768x*   | 1024x*  |  |
| 32            | 4.0960  | 6.1440     | 8.1920  | 12.2880 | 8.1920  | 12.2880 | 16.3840 | 24.5760 | 32.7680 |  |
| 44.1          | 5.6448  | 8.4672     | 11.2896 | 16.9344 | 11.2896 | 16.9344 | 22.5792 | 32.7680 | 45.1584 |  |
| 48            | 6.1440  | 9.2160     | 12.2880 | 18.4320 | 12.2880 | 18.4320 | 24.5760 | 36.8640 | 49.1520 |  |
| 64            | 8.1920  | 12.2880    | 16.3840 | 24.5760 | -       | -       | -       | -       | -       |  |
| 88.2          | 11.2896 | 16.9344    | 22.5792 | 33.8688 | -       | -       | -       | -       | -       |  |
| 96            | 12.2880 | 18.4320    | 24.5760 | 36.8640 | -       | -       | -       | -       | -       |  |

\* DIV= Hi

| Table 1. | Common | Clock | Freq | uencies |
|----------|--------|-------|------|---------|
|----------|--------|-------|------|---------|



| Left/Right Clock              | 7                                                                                                                                                              | <b>LRCK</b> ( <i>Input/Output</i> ) - The Left/Right clock determines which channel is currently being output on the serial audio data line SDOUT. The frequency of the Left/Right clock must be at the input sample rate. The required relationship between the Left/Right clock, serial clock and serial data is defined by the DIF pin.                                                                                                    |  |  |  |  |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MCLK Divide<br>Enable         | 8                                                                                                                                                              | <b>DIV</b> ( <i>Input</i> ) - This pin serves different functions in Master and Slave modes.<br>In Master mode: When high, the chip will enter High Rate Mode; When this pin is low, the chip will enter Base Rate Mode.<br>In Slave mode: When high, MCLK is divided internally by 2; When low, MCLK is not changed.                                                                                                                         |  |  |  |  |
| Digital Interface<br>Format   | <b>DIF</b> ( <i>Input</i> ) - The required relationship between the Left/Right clock, serial clock and serial data is defined by the Digital Interface Format. |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                               |                                                                                                                                                                | DIF DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                               |                                                                                                                                                                | 0 I <sup>2</sup> S, up to 24-bit data                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|                               |                                                                                                                                                                | 1 Left Justified, up to 24-bit data                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                               |                                                                                                                                                                | Table 2. Digital Interface Format - DIF                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Test Input                    | 10                                                                                                                                                             | TST (Input) - Must be connected directly to ground.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Positive Voltage<br>Reference | 11                                                                                                                                                             | <b>FILT+</b> ( <i>Output</i> ) - Positive reference for internal sampling circuits. An external capacitor is required from FILT+ to ground, as shown in Figure 3. The recommended value will typically provide 60 dB of PSRR at 1 kHz and 40 dB of PSRR at 60 Hz. FILT+ is not intended to supply external current. FILT+ has a typical source impedance of 250 k $\Omega$ and any current drawn from this pin will alter device performance. |  |  |  |  |
| Reference Ground              | 12                                                                                                                                                             | <b>REF_GND</b> ( <i>Input</i> ) - Ground reference for the internal sampling circuits. Must be connected to ground.                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Analog Inputs                 | 13,14                                                                                                                                                          | <b>AINR, AINL</b> ( <i>Input</i> ) - The full scale analog input level is specified in the Analog Character-<br>istics specification table.                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Quiescent Voltage             | 15                                                                                                                                                             | <b>VQ</b> ( <i>Output</i> ) - Filter connection for internal A/D converter quiescent reference voltage. A capacitor must be connected from VQ to ground. VQ is not intended to supply external current. VQ has a typical source impedance of 250 k $\Omega$ and any current drawn from this pin will alter device performance.                                                                                                                |  |  |  |  |
| Reset                         | 16                                                                                                                                                             | <b>RST</b> ( <i>Input</i> ) - When low the device enters a low power mode and the part is in reset. When high, the part returns to normal operation within 1024 LRCK cycles.                                                                                                                                                                                                                                                                  |  |  |  |  |



#### 4. APPLICATIONS

### 4.1 Grounding and Power Supply Decoupling

As with any high resolution converter, the CS5333 requires careful attention to power supply and grounding arrangements to optimize performance. Figure 3 show the recommended power arrangement with VA and VL connected to clean supplies. Decoupling capacitors should be located as close to the device package as possible.

#### 4.2 Oversampling Modes

The CS5333 operates in one of two oversampling modes. Base Rate Mode supports input sample rates up to 50 kHz while High Rate Mode supports input sample rates up to 100 kHz. See Table 1 for more details.

#### 4.3 Recommended Power-up Sequence

- 1) Hold RST low until the power supply, master, and left/right clocks are stable. In this state, VQ will remain low.
- 2) Bring  $\overline{RST}$  high. The device will remain in a low power state with VQ low and will initiate

the power-up sequence. This power-up sequence takes approximately 1024 LRCK cycles to complete.

#### 4.4 Master/Slave Mode

In Master, Base Rate Mode (Pull-up on SDATA, DIV=0), the CS5333 requires a 256x MCLK and provide a 64x SCLK. In Master, High Rate Mode (Pull-up on SDATA, DIV=1), the CS5333 requires a 128x MCLK and provide a 64x SCLK. The various clocking ratios required in Slave Mode (Pull-down on SDATA) are listed under the description of MCLK, on page 11.







Figure 4. Base-Rate Stopband Rejection



Figure 6. Base-Rate Transition Band (Detail)



Figure 8. High-Rate Stopband Rejection



Figure 5. Base-Rate Transition Band



Figure 7. Base-Rate Passband Ripple



Figure 9. High-Rate Transition Band





Figure 10. High-Rate Transition Band (Detail)

Figure 11. High-Rate Passband Ripple



Figure 12. Line Input Test Circuit





Left Justified, up to 24-Bit Data. Data Valid on Rising Edge of SCLK.

Figure 14. CS5333 - Serial Audio Format 1



#### 5. PARAMETER DEFINITIONS

#### Total Harmonic Distortion + Noise (THD+N)

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels.

#### **Dynamic Range**

The ratio of the full scale rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic range is a signal-to-noise measurement over the specified bandwidth made with a -60 dBFS signal. 60 dB is then added to the resulting measurement to refer the measurement to full scale. This technique ensures that the distortion components are below the noise level and do not effect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307.

#### Interchannel Isolation

A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with all zeros to the input under test and a full-scale signal applied to the other channel. Units in decibels.

#### **Interchannel Gain Mismatch**

The gain difference between left and right channels. Units in decibels.

#### **Gain Error**

The deviation from the nominal full scale analog output for a full scale digital input.

#### **Gain Drift**

The change in gain value with temperature. Units in ppm/°C.

#### 6. REFERENCES

- 1. "How to Achieve Optimum Performance from Delta-Sigma A/D & D/A Converters" by Steven Harris. Paper presented at the 93rd Convention of the Audio Engineering Society, October 1992.
- 2. CDB5333 Evaluation Board Datasheet.



### 7. PACKAGE DIMENSIONS







|     |         | INCHES    |       |      | NOTE      |      |     |
|-----|---------|-----------|-------|------|-----------|------|-----|
| DIM | MIN     | NOM       | MAX   | MIN  | NOM       | MAX  |     |
| A   |         |           | 0.043 |      |           | 1.10 |     |
| A1  | 0.002   | 0.004     | 0.006 | 0.05 |           | 0.15 |     |
| A2  | 0.03346 | 0.0354    | 0.037 | 0.85 | 0.90      | 0.95 |     |
| b   | 0.00748 | 0.0096    | 0.012 | 0.19 | 0.245     | 0.30 | 2,3 |
| D   | 0.193   | 0.1969    | 0.201 | 4.90 | 5.00      | 5.10 | 1   |
| E   | 0.248   | 0.2519    | 0.256 | 6.30 | 6.40      | 6.50 |     |
| E1  | 0.169   | 0.1732    | 0.177 | 4.30 | 4.40      | 4.50 | 1   |
| е   |         | 0.026 BSC |       |      | 0.065 BSC |      |     |
| L   | 0.020   | 0.024     | 0.028 | 0.50 | 0.60      | 0.70 |     |
| ~   | 0°      | 4°        | 8°    | 0°   | 4°        | 8°   |     |

#### JEDEC #: MO-153

#### Controlling Dimension is Millimeters

- Notes: 1. "D" and "E1" are reference datums and do not included mold flash or protrusions, but do include mold mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per side.
  - 2. Dimension "b" does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.13 mm total in excess of "b" dimension at maximum material condition. Dambar intrusion shall not reduce dimension "b" by more than 0.07 mm at least material condition.
  - 3. These dimensions apply to the flat section of the lead between 0.10 and 0.25 mm from lead tips



# • Notes •

