

# Secondary Side Post Regulator (SSPR) for Switching Power Supplies with Multiple Outputs

**ON Semiconductor** 

This application note describes the common post regulation methods used in power supply design and introduces the CS5101 Secondary Side Post Regulator Control IC. It also shows a detailed design example of a dual output, current mode control, forward converter using the CS3842A and CS5101 controllers.

In Switch Mode Power Supplies (SMPS) a transformer provides isolation between the primary source and the secondary load(s). If the SMPS controller is located on the primary side of the transformer, the feedback voltage from the secondary is fed back to the primary side through another isolation barrier, usually an opto coupler.

Tight output regulation is more difficult in multiple output power supplies. The following are the most popular techniques.

1. The Linear Regulator, Figure 1, is the simplest and the most popular for low current (3A) applications. The major disadvantage of the linear regulator is its poor efficiency.



Figure 1. Linear Regulator

2. A Step-Down Buck Regulator, Figure 2, can be used as a post regulator. Efficiencies up to 90% can be achieved by using this method. This solution looks very attractive in the low and medium power range (3A to 8A). However, several additional high cost components are required, including, a power switch, inductor and capacitors.



Figure 2. Switching Post Regulator

3. A Magnetic Amplifier Post Regulator, Figure 3, offers high efficiency and tight regulation for output currents greater than 5A .

Its drawbacks include: the difficulty in implementing overcurrent protection, poor regulation characteristics at light or no load conditions and the cost of the high frequency (200 kHz) magnetic amplifier inductor.



Figure 3. MAGAMP



ON Semiconductor 2000 South County Trail, East Greenwich, RI 02818 Tel: (401)885–3600 Fax: (401)885–5786 N. American Technical Support: 800-282-9855 Web Site: www.cherry-semi.com



4. A Secondary Side Post Regulator (SSPR), Figure 4, uses a semiconductor switch with either leading edge (delayed turn-on) or trailing edge (delayed turn-off) modulation.

A SSPR provides excellent regulation, high efficiency, high frequency operation, lossless overcurrent protection and remote ON/OFF control.



Figure 4. SSPR

# **SSPR** Operation

A SSPR regulator allows the designer to build multiple output power supplies with each output individually controlled without any feedback to the primary side.

The SSPR switch is connected in series with the secondary side rectifier and output inductor.

In a forward converter topology using current mode control, the primary controller maintains a constant volt-second product. The primary side current waveforms for both leading edge and trailing edge operation are shown in Figure 5. There is a step change in the primary current when the SSPR turns on, or turns off. Trailing edge modulation will cause loop instability in current mode control using peak current sensing. This is not a problem with voltage mode control regulators. Leading edge modulation does not have this limitation.



Figure 5. Primary switch current waveforms

The CS5101 SSPR from On Semiconductor Corporation is designed for leading edge modulation and is compatible with both voltage and current mode control.

| CS5101 Functional Pin Description |                                                             |  |  |  |  |  |
|-----------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| SYNC                              | Frequency synchronization input.                            |  |  |  |  |  |
| V <sub>CC</sub>                   | Logic supply (8V to 45V).                                   |  |  |  |  |  |
| V <sub>REF</sub>                  | 5.0V output voltage reference.                              |  |  |  |  |  |
| LGnd                              | Logic level ground (Analog and digital ground tied).        |  |  |  |  |  |
| V <sub>FB</sub>                   | Inverting input providing feedback through error amplifier. |  |  |  |  |  |
| COMP                              | Error Amplifier output and compensation pin.                |  |  |  |  |  |
| RAMP                              | Programmable ramp input.                                    |  |  |  |  |  |
| IS+                               | Non inverting input for current sense amplifier.            |  |  |  |  |  |
| IS-                               | Inverting input for current sense amplifier.                |  |  |  |  |  |
| IS COMP                           | Compensation pin for current sense amplifier.               |  |  |  |  |  |
| PGnd                              | Power ground.                                               |  |  |  |  |  |
| V <sub>G</sub>                    | Gate drive for output stage.                                |  |  |  |  |  |
| V <sub>C</sub>                    | Collector for output power stage.                           |  |  |  |  |  |
| V <sub>D</sub>                    | DRAIN connection for external FET.                          |  |  |  |  |  |
|                                   |                                                             |  |  |  |  |  |

- AGnd Analog Ground.
- DGnd Digital Ground.



Figure 6. CS5101 Block Diagram

A block diagram of the CS5101 SSPR is shown in figure 6. When the voltage at the  $V_{CC}$  pin is below the start-up threshold, the output stage is low and the external power switch (usually an N-FET) is off. The output stage is disabled until the  $V_{CC}$  voltage and  $V_{REF}$  are within specification.

The switching cycle begins when the synchronization voltage at the SYNC pin exceeds 2.5V. This synchronization signal is derived from the voltage on the secondary side of the transformer. The ramp capacitor connected to

**CS5101 APPLICATION NOTE** 

the RAMP pin charges towards 3.5V. The capacitor voltage is compared to the buffered control voltage,  $V_C$  by the PWM comparator C1. When the ramp capacitor voltage exceeds the  $V_C$  voltage, the output of C1 goes high and turns on the external power switch connected to  $V_G$ . As C1 goes high it also sets flip-flop F1 which latches the output. During the trailing edge of the pulse, the ramp capacitor is discharged. The output stage turns off only on the trailing edge of the synchronization pulse when the voltage at the SYNC and RAMP pins are below the thresholds of comparators C2 and C4 respectively. G2 resets the flip-flop F1.

The error amplifier, EA, monitors the output voltage and compares it to an internal 2.0V reference. The buffer amplifier inverts the error signal and applies it to the input of C1.

The current sense amplifier, IS, monitors the output current. During normal operation the output of IS is high and the diode is reverse biased. When the overcurrent threshold is exceeded, the output goes low, the diode is forward biased and the current sense amplifier sinks current from the error amplifier. This pulls the error amplifier output low and shuts off the output stage through G3.

Since all three pins of the differential amplifier are accessible, high side or low side current sensing is possible. The circuit is designed so that the current sense amplifier is guaranteed to sink more current than the error amplifier, EA, can source.

The external power switch is driven by a grounded totem-pole output stage. The output stage remains off until the output of C1 goes high. Since the external power switch turns off on the trailing edge of the secondary pulse, lossless turn-off is achieved. If the output controlled by the SSPR is shut down or disabled while the main output is still operational, a DC voltage equal to a peak secondary voltage will build up at the drain of the power switch. The drain pin V<sub>D</sub> monitors this voltage and keeps the output stage off, even if the supply voltage, V<sub>CC</sub>, disappears. The output stage remains off as long as any abnormal conditions exist. If normal operating conditions are restored while there is no synchronization pulse, the controller will process the next available pulse. If normal operating conditions are restored during a pulse, the rest of the pulse is ignored and the controller will resume the normal operation at the rising edge of the next pulse.

If the RAMP pin voltage is pulled below 0.7V, the controller goes into a sleep mode where the output is disabled and the quiescent current is reduced.

# Connecting the SSPR in a Circuit

The SSPR can be used in a variety of topologies including both single and dual ended buck or flyback converters operating with current or voltage mode control.

In each case, usually the N-FET power switch is connected in series with the forward diode as shown in figure 7.



Figure 7. SSPR connection and waveforms

Since the N-FET is connected between two diodes it is impossible to use a single package center-tap rectifier. The source voltage of the N-FET changes from the secondary side peak voltage to approximately -0.7V (the flyback diode forward drop) so the user must create a floating gate drive.

If it is not necessary to have a common ground connection between all outputs on the secondary side, the inductor can be connected on the ground side as shown in figure 8.



Figure 8. SSPR connected in the return

In this configuration the source of the N-FET is effectively a DC voltage, equal to the output voltage  $V_0$ . This makes the gate drive circuit for the FET simple and reliable. The

Vc and  $V_{CC}$  voltages can be derived from the same point. Because the positive voltage transition across the inductor is clamped by the output voltage it may be necessary to generate the SYNC pulse from another secondary output.

There are two ways to generate a negative output voltage. One way is simply to reverse the ground and output connections as is shown in Figure 9. The SSPR circuit is referenced to the negative output.



Figure 9. SSPR for negative output

Another method is shown in figure 10. The SSPR gate drive circuit is referenced to ground. An additional feedback signal inversion is required in this case.



Figure 10. Ground referenced negative output SSPR

With dual ended topologies such as a push-pull or bridge, only one power switch is required to control the output voltage. The output inductor can be connected in either the positive or return path. The SSPR should switch at twice the rate of the primary controller.



Figure 11. Dual ended SSPR

For the high power application, when a single package center-tapped rectifier is required, SSPR power switch can be driven by the gate drive transformer as shown in Figure 12.



Figure 12. SSPR with gate drive transformer

## **Design Example**

As an example, we show the design of a dual output current mode control forward converter. The 5V output is controlled by the main loop with feedback connected to the primary side PWM controller (CS3842A). The second 3.3V output is controlled by the CS5101.

# Design Specifications

| Input Voltage Range                            | 18 to 36 $V_{DC}$        |
|------------------------------------------------|--------------------------|
| Output Voltage, V <sub>01</sub>                |                          |
| Output Voltage, V <sub>O2</sub>                |                          |
| Output Current, I <sub>O1</sub>                | $\dots 0.2$ to $3A_{DC}$ |
| Output Current, I <sub>O2</sub>                | $\dots 0.3$ to $2A_{DC}$ |
| Switching Frequency                            | 100kHz                   |
| Line/Load Regulation at all outputs $\ldots$ . | 1%                       |

## 1. Power Transformer Design

To leave enough head room for SSPR operation at high line, assume the duty cycle at low line,  $D_{LL}$  is 0.6.

Voltage at the 5V winding

$$V_{SY5} = \frac{5+0.6}{0.6} = 9.33V$$

Transformer turns ratio

$$n = \frac{V_{SY}}{V_{PY}} = \frac{9.33}{18} = 0.518$$

Use TDK core PC40EER25.5 – Z.

Minimum number of primary turns

$$N_{PY} = \frac{V_{IN(MIN)} \times t_{ON}}{B_m \times A_e} \ 10^8$$

where

Bm - Flux Density, in Gauss

Ae – Effective core cross section area, in cm<sup>2</sup>

t<sub>ON</sub> – Power switch on-time at low line

V<sub>IN(MIN)</sub> – Minimum input voltage

Rewriting this equation, in terms of duty cycle, D, and switching frequency,  $f_{SW}$ .

$$N_{PY} = \frac{V_{IN(MIN)} \times D_{MAX}}{f_{SW} \times B_m \times A_e} \ 10^8$$

$$N_{PY} = \frac{18 \times 0.6}{100k \times 1.2k \times 0.448} \ 10^8 = 20 \ turns$$

Secondary turns for 5V output

N <sub>SY5</sub> = 
$$20 \times n = 20 \times 0.518 = 10.36$$
 turns

 $N_{SY5} = 11T.$ 

Use the same number of turns for both the 3.3V and 5.0V outputs. The turns ratio of the power transformer  $N_{PY}:N_{SY5}:N_{SY3}:N_{AUX}$  is equal to 20:11:11:8.

The transformer is reset with the clamp reset circuit comprising D8, R10, C18. At turn-off, the drain voltage of Q2 is clamped to a voltage equal to the input voltage plus the voltage across capacitor C18.

Actual duty cycle at low line:

$$D_{LL} = \frac{V_O + V_D}{V_{IN(MIN)} \times n}$$
$$D_{LL} = \frac{(5 + 0.8) \times 20}{18 \times 11} = 0.586$$

Duty cycle at high line:

$$D_{HL} = D_{LL} \times \frac{V_{IN(MIN)}}{V_{IN(MAX)}}$$
$$D_{HL} = 0.586 \times \frac{18}{36} = 0.293$$

#### **Output Inductor Design**

We must maintain continuous mode operation at minimum load and maximum input voltage conditions.

# 5V Output Inductor, L1

| $I_{O5(MIN)} = 0.25A$    | $\Delta I = 2 \times I_{O(MIN)}$ |
|--------------------------|----------------------------------|
| D <sub>MIN</sub> = 0.293 | $\Delta I = 0.5 A$               |

 $f_{SW} = 100 kHz$ 

Rectifier diode forward drop  $V_D = 0.75@3A$ . (MBR360)

The output inductor is calculated with the following equation:

$$L_{MIN} = \frac{(V_O + V_D) \times t_{OFF(MAX)}}{\Delta I}$$

$$L_{MIN} = \frac{(5.0 + 0.75) \times (1 - 0.293)}{100k \times 0.5} = 81 \mu H$$

Allowing for a 20% tolerance in the inductor,

$$L1 = 100 \mu H;$$

Use a T72-26 Powdered Iron Core from Micrometals. Winding data: 34T, #24AWG.

# 3.3V output inductor, L2.

 $I_{O3(MIN)} = 0.3A; \Delta I = 0.6A$ 

Using the equation for output inductor, determine L2

$$L_{O3(MIN)} = \; \frac{(3.3 + 0.75) \times (1 - 0.293)}{100k \times 0.6} \; = 48 \mu H. \label{eq:LogMIN}$$

$$L2 = 50 \mu H$$

Use a T80-26 Powdered Iron Core from Micrometals.

Winding data: 42T, #24AWG.

Use a 330  $\mu F,$  15V Aluminum Electrolytic Capacitor with ESR = 0.12  $\Omega$  on both outputs.

Ripple due to the ESR on the 5V output:

 $\Delta V_{O5} = 0.12 \times 0.5 = 60 m V_{P-P}$ 

Ripple due to the ESR on the 3.3V output:

 $\Delta V_{O3} = 0.12 \times 0.6 = 72 m V_{P-P}$ 

Because the regulator uses current mode control, the primary side peak current is sensed across the current sense resistor, R10. This primary side current is the combination of currents from both outputs. The effective slope of the current in the primary side is influenced by both output inductors. The outputs are reflected to the main output based on the turns ratio. The combined equivalent circuit is shown in Figure 13.



Figure 13. Secondary side normalized current

Inductance and capacitance reflected from the 3.3V output to the main output is given by:

$$L_{O3}^{\prime} = \frac{L_{O3}}{n^2}$$

# $C'_{O3} = C_{O3} \times n^2$

Voltage and current reflected from the 3.3V output to the main output is given by:

$$V'_{O3} = \frac{V_{O3}}{n}$$
$$I'_{O3} = I_{O3} \times n$$

Reflected ESR is:

$$\text{ESR}'_{\text{O3}} = \frac{\text{ESR}_{\text{O3}}}{n^2}$$

The turns ratio for the secondary windings is 1:1. Then, effective inductance:

$$L_{Oe} = \frac{L_{O5} \times L_{O3}}{L_{O5} + L_{O3}}$$

$$L_{Oe} = \frac{100\mu \times 50\mu}{100\mu + 50\mu} = 33.3\mu H$$

Effective capacitance:

$$C_{Oe} = C'_{O3} + C_{O5} = 330 + 330 = 660 \mu F$$



Figure 14. Main output equivalent circuit.

# **Slope Compensation**

Because the duty cycle exceeds 50% at low input voltage, slope compensation is required to avoid instability.

Output inductor effective down slope, me is given by

$$m_{e} = \frac{I}{t} = \frac{V_{L}}{L_{e}} = \frac{5 + 0.75}{33.3 \mu H}$$

$$m_{e} = 0.173 V/\mu sec$$

The recommended slope compensation is one half of  $m_e$ . Due to the increased noise created by the SSPR at turn-on, the slope compensation should be increased to 0.6.

$$m_{COMP(SY)} = 0.7 \times m_e = 0.104 V/\mu sec$$

The compensation voltage,  $V_{COMP}$ , is given by:

$$V_{\text{COMP}} = \frac{m_{\text{COMP}(SY)} \times N_{SY}}{N_{PY}} \times \text{R10}$$

$$V_{COMP} = \; \frac{0.104 \times 11}{20} \times 0.25 = 14.3 \times 10^{-3} \; V/\mu sec$$

PWM controller oscillator slope (see Figure 15)

Δ

$$\Delta V_{OSC} = 1.7V; \Delta t_{OSC} = 7\mu sec$$

$$m_{OSC}=\,\frac{1.7}{7}\,=0.243V/\mu sec$$

$$R4 = \frac{R11 \times m_{OSC}}{m_{COMP}} = \frac{100 \times 0.243}{14.3 \times 10^{-3}} = 1.7 k\Omega$$



Figure 15. CS3842A Oscillator Voltage.

# Main Loop Compensation

Figure 16 shows the main components for loop compensation.





In general, for peak current mode control, the following expressions apply

 $V_{O} = I_{L}R_{L}$ 

 $V_{C} = 2.5V$ 

$$I_{\rm L} = K V_{\rm C}$$

and

where  $V_{C} = \Delta V_{e}$  (the error amplifier dynamic range).

For CS3842A,

and

$$V_{O} = K \times R_{L} \times \frac{V_{C}}{3}$$

From Figure 16,

$$K = \frac{N_{PY}}{N_{SY}} \times \frac{1}{R10}$$

Equivalent circuit for the output is shown in Figure 14.

 $L_{Oe} = 37.5 \mu$ H;  $C_{Oe} = 660 \mu$ F The output power range is:

$$\begin{split} P_{OMAX} &= 5\times3+3.3\times2 = 21.6W\\ P_{OMIN} &= 5\times0.25 = 1.25W\\ R_{LMAX} &= 20\Omega\\ R_{LMIN} &= 1.16\Omega \end{split}$$

Sliding pole; 
$$f_P = \frac{1}{2\pi R_L C_O}$$

$$f_{\rm PMIN} = \frac{1}{2\pi \times 20\Omega \times 660 \mu F}$$

$$f_{PMIN} = 12Hz$$

$$f_{PMAX} = \frac{1}{2\pi \times 1.16\Omega \times 660 \mu F} = 208 Hz$$

Output capacitor ESR zero

$$f_{Z} = \frac{1}{2\pi \text{ ESRC}_{O}}$$
;  $f_{Z} = \frac{1}{2\pi \times 0.06 \times 660 \mu F} = 4.02 \text{ kHz}$ 

Control to output gain (see Figure 16)

$$G = \frac{dV_O}{dV_C} = \frac{N_{PY}}{N_{SY}} \times \frac{R_L}{3 \times R10}$$

Gain at high line:

$$G_{HL} = \frac{20}{11} \times \frac{20}{3 \times 0.25} = 48.5(33.7 dB)$$

Gain at low line:

$$G_{LL} = \frac{20}{11} \times \frac{1.16}{3 \times 0.25} = 2.81(9 \text{dB})$$

It is good practice to make the crossover frequency between  $f_P$  (pole at high load) and  $f_{ZESR}$  (zero of output capacitor), i.e.  $f_{CO}$  = 3kHz

Error amplifier gain needed to cross at 3kHz

$$G_{3kHz} = G_{HL} - 20log \frac{f_{CO}}{f_{PMIN}}$$

$$G_{3kHz} = 33.7 - 20 \log \frac{3k}{12} = 14.2 dB (5.13 times)$$

The error amplifier feedback resistor, R3, is equal to:

$$R3 = 5.13 \times R1 = 5.13 \times 4.99 k\Omega$$

Pole to cancel the ESR zero:

$$f_{PESR} = f_{ZESR} = 4.02 \text{kHz}$$
, then

$$C1 = \frac{1}{2\pi \times 4.02 \text{kHz} \times 25.5 \text{k}\Omega}$$

C1 = 1.5 nF

Another zero is placed at low frequency

$$f_{Z1} = f_{PMIN} = 12Hz$$
,

then,

$$C13 = \frac{1}{2\pi \times 12 \times 25.5 k\Omega} = 520 \times 10^{-9}$$

$$C13 = 0.47 \mu F$$

The frequency response diagram of the main loop is shown in figure 17.





The loop crossover frequency is 3kHz with an adequate phase margin.

# SSPR Controlled Output Calculation

The following data from the specification and the previous calculations are important for the design.

Duty cycle range determined by the 5V output,

$$D_{MAX} = 0.586$$
$$D_{MIN} = 0.293$$

 $\text{ESR} = 0.12\Omega$ 

$$L_{O3} = 50 \mu H;$$
  $C_{O3} = 330 \mu F;$ 

Voltage at the 3.3V winding at low line:

$$V_{SY3} = 18 \, \frac{11}{20} \ = 9.90 V$$

2J.JK22

**CS5101 APPLICATION NOTE** 

Assuming the Schottky rectifier forward drop is 0.75V and the DC voltage drop across the FET plus the winding resistance is 0.1V at full load, the duty cycle required to maintain regulation:

$$D_{O3LL} = \frac{3.3 + 0.75 + 0.1}{9.9} = 0.419$$

$$D_{O3HL} = \frac{3.3 + 0.75 + 0.1}{19.8} = 0.209$$

The difference between the actual duty cycle and required, is calculated at high line;

$$\Delta D_{\rm O3HL} = 0.293 - 0.209 = 0.084$$

For 100kHz, switching frequency

$$\Delta t_{O3HL} = 10 \mu sec \times 0.084 = 840 nsec$$

The delay time through the SSPR is typically 300nsec, leaving enough head room for a good regulation within the specified voltage range.

#### Supply Voltage V<sub>CC</sub> and V<sub>C</sub>

The supply voltage is derived directly from the 3.3V winding.  $V_{CC}$  varies with the input voltage; i.e.

 $V_{CC}$  is referenced to ground while the gate drive voltage,  $V_{C}$ , is bootstrapped and referenced to the source of Q3, i.e.

$$V_{\rm C} = 8V$$
 to  $18V$ 

# Synchronization Voltage

The synchronization voltage threshold of the CS5101 is 2.5V. For reliable operation, the voltage at the SYNC pin has to be higher than 2.5V at all times during the pulse. Voltage at SYNC pin:

$$V_{\text{SYNC}(\text{MIN})} = V_{\text{SY}(\text{MIN})} \frac{\text{R14}}{\text{R13} + \text{R14}}$$

$$V_{\text{SYNC(MIN)}} = \frac{18 \times 11}{20} \times \frac{15k}{5.1k + 15k} = 7.39V$$

$$V_{\text{SYNC(MAX)}} = \frac{36 \times 11}{20} \times \frac{15k}{5.1k} = 14.87V$$

Since the voltage at the winding is negative during the reset time, a clamp diode, D9, is placed across R14. A small capacitor C15, helps to reduce the negative going voltage spike at the turn-on of the power switch. This spike is due to the leakage inductance between primary and secondary windings.

#### **Ramp Capacitor**

The value of the ramp capacitor is calculated using the minimum on-time (at high line), and the current from the internal current source.

Ramp dynamic range:

$$\Delta V_{\rm R} = 3.5 - 1.5 = 2 \rm V$$

Minimum pulse duration at 36V input voltage:

$$t_{ON(MIN)} = \frac{D_{MIN}}{f_{SW}} = \frac{0.293}{100 \text{kHz}} = 2.93 \mu \text{s}$$

The goal is, during the pulse, to charge the ramp capacitor  $C_{RAMP}$  to a peak voltage.

Ramp charge current  $I_{CHARGE} = 0.2 mA$ 

$$C_{RAMP} = \frac{I_{CHARGE} t_{ON(MIN)}}{\Delta V_{R}}$$

$$C_{RAMP} = \; \frac{0.2mA \times 0.293 \mu s}{2V} = 293 \times 10^{-12}$$

$$C_{RAMP} = C16 = 300 pF$$

# **Drain Resistor**

A small current is needed to keep the output stage in a low impedance state during abnormal or shutdown conditions. Drain pin current should be checked at the extremes of the supply voltage.

$$I_{DMAX} = \frac{19.8V}{10k\Omega} = 1.98mA$$

$$I_{\rm DMIN} = \frac{9.9V}{10k\Omega} = 0.99mA$$

#### **Overcurrent Protection**

Output current is sensed by the current sense resistor, R19, in the return path of the output. A voltage divider, comprised of resistors R16, R17, R20 and R21, is connected to the current sense amplifier. It is capable of sensing voltages below ground, up to 0.3V.

Overcurrent protection is set to:

 $I_{CSO3} = 2.5A;$   $R_{CS} = R19 = 0.1\Omega$ 

Current sense voltage:

$$V_{CS} = 2.5 \times 0.1 = 0.25 V$$

Both dividers are connected to the 5V reference voltage, provided by the CS5101.

Set current through the dividers to 0.5mA. The voltage at IS- pin (inverting input) is set to 2.5V, so

$$R17 = R20 = 5.11k$$

The values of resistors R16 and R21, connected to IS+ (non-inverting input) are calculated using superposition.

$$V_{IS+}' = V_{REF} \frac{R21 + R19}{R16 + R21 + R19}$$
 (zero load current)

$$V_{IS"_{+}} = V_{CS} \ \frac{R16}{R16 + R21 + R19} \ (V_{REF} \ is \ shorted)$$

Since R19 is small, it is ignored.

$$V_{IS+} = V_{IS+} - V_{IS+} = V_{REF} \frac{R21}{R16 + R21} - V_{CS} \frac{R16}{R16 + R21}$$

At trip point,

$$V_{IS+} = V_{IS-} = 2.5V$$

R16 + R21 =  $10k\Omega$ , then

$$2.5 = 5 \times \frac{\text{R21}}{10\text{k}\Omega} - 0.25 \times \frac{\text{R16}}{10\text{k}\Omega}$$

$$R16 = 10k\Omega - R21$$

Substituting,

R21 = 
$$5.23k\Omega$$
; R16 =  $4.75k\Omega$ 

With C22 =  $0.22\mu$ F, current sense amplifier crossover frequency is

$$f_{CSO} = \frac{1}{2\pi \times R17 \times C22}$$
$$f_{CSO} = \frac{1}{2\pi \times 5.11 \text{k}\Omega \times 0.22 \text{uF}} = 142 \text{Hz}$$

#### **SSPR Loop Compensation**

The SSPR operates in voltage control mode. The control loop model is shown in Figure 18.



Figure 18. Modular gain block diagram

The modulator gain varies with input voltage, and from ref [3] is;

$$G_{m} = \frac{DV_{O}}{DV_{C}} = \frac{-V_{SY}}{\Delta V_{C}}$$
 He(s)

He(s) is represented by the double pole of the output filter and zero of the output capacitor's ESR, ie.

$$f_P = \frac{1}{2\pi\sqrt{L_2C_{11}}}; \quad f_Z = \frac{1}{2\pi C_{11}ESR}$$

Modulator gain at input voltage extremes;

$$G_{O3(MAX)} = \frac{19.8}{2.5} = 7.92 \ (17.97dB)$$

$$G_{O3(MIN)} = \frac{9.9}{2.5} = 3.96 (11.95dB)$$

$$f_{PO3} = \frac{1}{2\pi\sqrt{50\mu H \times 330\mu F}} = 1.24 kHz$$

$$f_{ZO3}= \ \frac{1}{2\pi\times 0.12\Omega\times 330\mu F} \ = 4.02 kHz$$

Crossover frequencies:

$$\begin{split} f_{CO1} &= 1.24 \times 10^{(11.95/40)} = 2.47 kHz \\ f_{CO2} &= 1.24 \times 10^{(17.97/40)} = 3.49 kHz \end{split}$$



Figure 19. SSPR Loop Frequency Characteristics

Because of the interactions between the main loop and the loop controlled by the SSPR, it is recommended that the SSPR crossover frequency is at least one decade below the crossover frequency of the main loop (3kHz, in our case). A simple single pole compensation is used.

The interaction is especially severe with current mode control at light load because of the high impedance of the driving source ref [2].

Techniques to reduce these effects are outlined in ref [4].

$$f_{CO3} = \frac{1}{2\pi \times C17 \times R25}$$

$$f_{CO3} = \frac{1}{2\pi \times 0.1 \mu F \times 43 k\Omega} = 122 Hz$$

In general, voltage mode control with feed forward gives the best result for this type of application.

# Performance Results and Waveforms

The complete schematic, component placement and PC board layout are shown in Figures 22 through 25. The electrical performance characteristics of the demo

board are shown in table 1 below.

#### **Table 1: Demo Board Performance Measurements**

| <b>X</b> 7 | Main Output |         | SSPR Output |         |  |
|------------|-------------|---------|-------------|---------|--|
| $V_{IN}$   | Current     | Voltage | Current     | Voltage |  |
| 18V        | 0.25        | 5.04    | 0           | 3.273   |  |
| 18V        | 0.25        | 5.04    | 2.25A       | 3.268   |  |
| 18V        | 3A          | 5.04    | 0           | 3.274   |  |
| 18V        | 3A          | 5.04    | 2.25A       | 3.269   |  |
| 36V        | 0.25        | 5.05    | 0           | 3.277   |  |
| 36V        | 0.25        | 5.04    | 2.25A       | 3.272   |  |
| 36V        | 3A          | 5.04    | 2.25A       | 3.276   |  |
| 36V        | 3A          | 5.04    | 2.25A       | 3.272   |  |

The load and line regulation of the 3.3V output is better than 0.3%.

Actual waveforms of the demo board are shown in Figures 20 and 21.



Figure 20. Primary Side Waveforms



Figure 21. SSPR Waveforms

Special thanks to Kieran O'Malley for his help and Bob Kent and German Martinez for their significant contributions to the development of the demo board.

#### References

1. Design Techniques for Synchronous Switch Post Regulators, Clifford Jamerson, Tony Long, HFPC, 1993 Proceedings, pp. 10-20.

2. Coupled Filter Inductors in Multiple Output Buck Regulators Provide Dramatic Performance Improvement, Lloyd H. Dixon, Jr., Unitrode Power Supply Seminar Manual, SEM700, Unitrode Corporation, 1990.

3. Designing with a New Secondary Side Post Regulator (SSPR) PWM Controller for Multiple Output Power Supplies, Gedaly Levin, Proceedings of APEC, 1995, pp. 736-742.

4. Techniques for Reduction of Control Loop Interactions in Magamp Supplies, Clifford Jamerson, Ahmad Hossini, Magnetics, Inc. Application Note.

5. A New Synchronous Switch Post Regulator for Multi-Output Forward Converters, Yung-Lin Lin, Kwang H. Lin, Proceedings of APEC, 1990, pp. 693-696.

ON Semiconductor and the ON Logo are trademarks of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor reserves the right to make changes without further notice to any products herein. For additional information and the latest available information, please contact your local ON Semiconductor representative.



Figure 22. Forward converter with SSPR controlled output.



Figure 23. Component placement



Figure 24. Bottom metal layer



Figure 25. Top metal layer

| Qty | Туре        | Value | Designator                       | Manufacturer | Distributor | Part #      |
|-----|-------------|-------|----------------------------------|--------------|-------------|-------------|
| 1   | Monolithic  | 47pF  | C15                              | Panasonic    | Digi-Key    | P4845-ND    |
| 1   | Monolithic  | 100pF | C23                              | Panasonic    | Digi-Key    | P4800-NE    |
| 1   | Monolithic  | 330pF | C16                              | Panasonic    | Digi-Key    | P4806-NI    |
| 1   | Monolithic  | 1nF   | C2                               | Panasonic    | Digi-Key    | P4812-NI    |
| 1   | Monolithic  | 1.5nF | C1                               | Panasonic    | Digi-Key    | P4814-NI    |
| 1   | Monolithic  | 6.8nF | C6                               | Panasonic    | Digi-Key    | P4880-NI    |
| 2   | Monolithic  | 10nF  | C18,C21                          | Panasonic    | Digi-Key    | P4881-NI    |
| 8   | Monolithic  | .1µF  | C4,C5,C8,C9,C12,<br>C14,C17, C20 | Panasonic    | Digi-Key    | P4887-NI    |
| 1   | Monolithic  | .22µF | C22                              | Panasonic    | Digi-Key    | P4889-NI    |
| 1   | Monolithic  | .47µF | C13                              | Panasonic    | Digi-Key    | P4891-NI    |
| 1   | Tant/25V    | 1.5µF | C27                              | Panasonic    | Digi-Key    | P2044-NI    |
| 1   | Tant/25V    | 10µF  | C3                               | Panasonic    | Digi-Key    | P2049-NI    |
| 1   | Electro/25V | 56µF  | C19                              | Panasonic    | Digi-Key    | P5696-NI    |
| 1   | Electro/50V | 120µF | C7                               | Panasonic    | Digi-Key    | P5764-NI    |
| 2   | Electro/16V | 330µF | C10,C11                          | Panasonic    | Digi-Key    | P5670-NI    |
| 1   | Metal Film  | 0.1   | R19                              | Caddock      | Allied      | 524-601     |
| 2   | Metal Film  | 0.5   | R10A, R10B                       | Caddock      | Allied      | 524-601     |
| 3   | 5%, 1/4W    | 10    | R8,R23,R28                       | Yageo        | Digi-Key    | 10QBK-NI    |
| 2   | 5%, 1/4W    | 100   | R11,R22                          | Yageo        | Digi-Key    | 100QBK-NI   |
| 1   | 5%, 1/4W    | 360   | R5                               | Yageo        | Digi-Key    | 360QBK-NI   |
| 1   | 5%, 1/4W    | 1K    | R7                               | Yageo        | Digi-Key    | 1KQBK-NI    |
| 2   | 5%, 1/4W    | 2K    | R4,R6                            | Yageo        | Digi-Key    | 2KQBK-NI    |
| 1   | 5%, 1/4W    | 4.7K  | R16                              | Yageo        | Digi-Key    | 4.7KQBK-NI  |
| 2   | 1%, 1/4 W   | 4.99K | R1,R2                            | Yageo        | Digi-Key    | 4.99KXBK-NI |
| 4   | 5%, 1/4W    | 5.1K  | R13,R17,R20,R21                  | Yageo        | Digi-Key    | 5.1KQBK-NI  |
| 3   | 5%, 1/4W    | 10K   | R9,R12,R27                       | Yageo        | Digi-Key    | 10KQBK-NI   |
| 1   | 5%, 1/4W    | 100K  | R15                              | Yageo        | Digi-Key    | 10KQBK-NI   |
| 1   | 5%, 1/4W    | 13K   | R25                              | Yageo        | Digi-Key    | 13KQBK-NI   |
| 1   | 5%, 1/4W    | 15K   | R14                              | Yageo        | Digi-Key    | 15KQBK-NI   |
| 1   | 5%, 1/4W    | 20K   | R26                              | Yageo        | Digi-Key    | 20KQBK-NI   |
| 1   | 5%, 1/4W    | 24K   | R3                               | Yageo        | Digi-Key    | 24KQBK-NI   |
| 2   | MUR140      | UFRD  | D1,D8                            | Motorola     | Newark      | MUR14       |

| OTE     | Parts List of Discrete Components; continued |            |             |             |              |             |              |
|---------|----------------------------------------------|------------|-------------|-------------|--------------|-------------|--------------|
| Ž<br>NO | Qty                                          | Туре       | Value       | Designator  | Manufacturer | Distributor | Part #       |
| E       | 2                                            | 1n4148     | Diode       | D6,D7       | DIODES       | Digi-Key    | 1N4148CT-ND  |
| ICA     | 2                                            | 1n4744     | 18V Zener   | DZ1,DZ2     | ITT          | Digi-Key    | 1N4746ACT-ND |
| PPLIC   | 4                                            | MBR360     | 30V,6A Scht | D2,D3,D4,D5 | Motorola     | Newark      | MBR360       |
| 01 A    | 2                                            | 2n3904     | NPN         | Q1,Q4       | National     | Digi-Key    | 2N3904-ND    |
| CS5101  | 2                                            | MTP10N15   | MOSFET-N    | Q2,Q3       | Motorola     | Newark      | MTP10N15     |
|         | 2                                            | Heat Sinks | TO220       | HS1,HS2     | Aavid        | Digi-Key    | HS120-ND     |

ON Semiconductor and the ON Logo are trademarks of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor reserves the right to make changes without further notice to any products herein. For additional information and the latest available information, please contact your local ON Semiconductor representative.

# Notes

# Notes