



# 100mA Dual H-Bridge Air-Core Gauge Driver

## Description

The CS3750 is a dual H-bridge four quadrant air-core gauge driver. The IC provides all the functions necessary to drive a tachometer or speedometer as part of a microprocessor based multiplexed system. Digital input control eliminates the need for any analog calibration of the gauge.

The controlling microprocessor sends out a PWM signal to each H bridge driver input (IN1, IN2). The PWM signal duty cycle is proportional to the H-bridge output. Output current (100mA max) direction is controlled by the DIRECTION input. PWM switching noise is minimized at each half bridge by an internal RC filter and external programmable capacitor.

The CS3750 is protected against 50V load dump, over voltage and thermal runaway fault conditions. Any of these faults causes the IC to shut down. Each high side of the output driver is current limited. A short circuit condition in one driver does not affect the others.

#### Absolute Maximum Ratings

| Supply Voltage                         |                         |
|----------------------------------------|-------------------------|
| Internal Power Dissipation             |                         |
| Logic Input Voltages                   |                         |
| Junction Temperature Range             | 40°C to +150°C          |
| Storage Temperature Range              | 55°C to +165°C          |
| Lead Temperature Soldering             |                         |
| Wave Solder (through hole styles only) | 10 sec. max, 260°C peak |



## Features

- 2 Independent NPN H-Bridge Drivers
- No Analog Trim Required
- Used in Multiplexed Systems
- Quiet Gauge Operation
- Programmable Slew Rate Minimizes Switching Noise
- Fault Protection
  - Over Voltage Thermal Shutdown Short Circuit

### **Package Options**



ON Semiconductor 2000 South County Trail, East Greenwich, RI 02818 Tel: (401)885–3600 Fax: (401)885–5786 N. American Technical Support: 800-282-9855 Web Site: www.cherry–semi.com

CS3750

| Lieuntai Cha                                       | racteristics: 7.5V $\leq V_{CC} \leq$ 15V; -40°C $\leq T_A \leq$ | +85°C; unless | otherwise speci | fied. |   |
|----------------------------------------------------|------------------------------------------------------------------|---------------|-----------------|-------|---|
| PARAMETER                                          | TEST CONDITIONS                                                  | MIN           | ТҮР             | MAX   | U |
| Output Stage                                       |                                                                  |               |                 |       |   |
| V <sub>OUT</sub> Saturation Voltage                | $I_{OUT} = 100 \text{mA}; V_{IN} = 0 \text{V}$                   |               | 0.25            | 0.50  | V |
| (Low Side)                                         | $I_{OUT} = 1mA; V_{IN} = 0V$                                     |               | 0.01            | 0.10  | V |
| V <sub>OUT</sub> Offset Voltage                    | $V_C = 5V; I_{OUT} = -30mA$                                      |               | 15              | 50    | n |
| $V_{\text{OUT}}$ Saturation High Side              | $V_{IN} = 5V; I_{OUT} = -100 \text{mA}$                          | VS-2          | VS-1.5          | VS    | V |
| Low Side                                           | $V_{IN} = 0V; I_{OUT} = -1mA$                                    |               | 0.02            | 0.10  | V |
| V <sub>OUT</sub> Differential                      | $V_C = 5V$ , $I_{OUT} = -100mA$                                  |               |                 | 100   | n |
| Matching Voltage                                   |                                                                  |               |                 |       |   |
| Supply Current                                     | $V_{IN} = V_{DIR} = 0;$                                          |               | 23              | 45    | n |
| Input Stage                                        |                                                                  |               |                 |       |   |
| V <sub>IN</sub> LOW                                | $V_{IN}$ decreasing; $V_{DIR} = 0V$                              | 0.8           | 1.9             | ·     | V |
| HIGH                                               | $V_{IN}$ increasing; $V_{DIR} = 0V$                              |               | 2.0             | 3.5   | V |
| Hysteresis                                         | $V_{\rm DIR} = 0V$                                               |               | 100             |       | n |
| I <sub>IN</sub> LOW                                | $V_{IN} = 0.8V; V_{DIR} = 0V$                                    |               | 20              | 100   | μ |
| HIGH                                               | $V_{IN} = 3.5 V$                                                 |               | 0.4             | 100.0 | μ |
| Output Slew Rate<br>with respect to input          | $V_{IN}$ = 250Hz; $R_{LOAD}$ = 150 $\Omega$                      |               | 0.2             | 0.8   | V |
| Output Turn on Delay<br>with respect to input      | $V_{IN}$ = 250Hz; $R_{LOAD}$ = 150 $\Omega$ , note 1             |               | 1.5             | 6     | h |
| Output Turn off Delay<br>with respect to input     | $V_{IN}$ = 250Hz; $R_{LOAD}$ = 150 $\Omega$ , note 2             |               | 2.4             | 9     | μ |
| Direction                                          |                                                                  |               |                 |       |   |
| V <sub>DIR</sub> LOW                               | $V_{IN} = 5V; V_{DIR}$ decreasing                                | 0.8           | 1.9             |       | V |
| HIGH                                               | $V_{IN} = 5V; V_{DIR}$ increasing                                |               | 2.0             | 3.5   | V |
| Hysteresis                                         | $V_{\rm IN} = 5V$                                                |               | 100             |       | n |
| I <sub>DIR</sub> LOW                               | $V_{IN} = 0V; V_{DIR} = 0.8V$                                    |               | 40              | 100   | μ |
| HIGH                                               | $V_{IN} = 0V; V_{DIR} = 3.5V$                                    |               | 0.4             | 100   | μ |
| Output Slew Rate<br>with respect to DIR            | $V_{IN}$ = 5V; $f_{DIR}$ = 250Hz; C = 0 $\mu F$                  | 0.2           | 1.5             |       | V |
| Output Fall Time<br>with respect to DIR            | $V_{IN}$ = 0V; $V_{DIR}$ = 0V; C = 0µF                           |               | 0.2             | 2.0   | h |
| Output Turn on Delay                               | $V_{IN}$ = 5V; $R_{LOAD}$ = 150 $\Omega$                         |               |                 |       |   |
| with respect to DIR                                | $V_{DIR}$ = 250Hz; C = 0µF, note 1                               |               | 1               | 6     | μ |
| Output Turn off Delay                              | $V_{IN}=5V;R_{LOAD}=150\Omega$                                   |               |                 |       |   |
| with respect to DIR                                | $V_{DIR}$ = 250Hz; C = 0µF, note 2                               |               | 2.5             | 9     | μ |
| Protection Functions                               |                                                                  |               |                 |       |   |
| I <sub>OUT</sub> Current Limit<br>(High Side Only) | $V_{IN} = 5V$                                                    | 100           | 225             |       | n |
| Over Voltage Threshold                             | $V_{IN} = 5V$                                                    | 17.0          | 21.5            | 26.0  | V |
| Hysteresis                                         |                                                                  |               | 0.5             |       | V |
| Thermal Shutdown                                   |                                                                  |               | 160             |       | ٥ |
| Hysteresis                                         |                                                                  |               | 20              |       | ٥ |

Note 1: Time required for output signal to rise to 90% of its amplitude after input signal switches.

Note 2: Time required for output signal to decrease to 10% of its amplitude after input signal switches.

2

|                                       | Package Pin Description   PACKAGE PIN # PIN SYMBOL FUNCTION |                                                                      |  |  |
|---------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------|--|--|
| PACKAGE PIN #                         | PIN SYMBOL                                                  | FUNCTION                                                             |  |  |
| <b>16L PDIP</b> (internally fused lea | ads)                                                        |                                                                      |  |  |
| 1                                     | DIR1                                                        | CMOS compatible input pin controls direction of current through OUT1 |  |  |
| 2                                     | C1                                                          | RC filter capacitor for OUT1 connected to Ground                     |  |  |
| 3                                     | IN1                                                         | CMOS compatible input pin controls output OUT1A and 1B               |  |  |
| 4,5,12,13                             | Gnd                                                         | Ground connection                                                    |  |  |
| 6                                     | OUT1A                                                       | One half of H-bridge output stage 1                                  |  |  |
| 7                                     | VS1                                                         | Supply voltage                                                       |  |  |
| 8                                     | OUT1B                                                       | One half of H-bridge output stage 1                                  |  |  |
| 9                                     | OUT2B                                                       | One half of H-bridge output stage 2                                  |  |  |
| 10                                    | VS2                                                         | Supply voltage                                                       |  |  |
| 11                                    | OUT2A                                                       | One half of H-bridge output stage 2                                  |  |  |
| 14                                    | IN2                                                         | CMOS compatible input pin controls output OUT2A and 2B               |  |  |
| 15                                    | C2                                                          | RC filter capacitor for OUT2 connected to Ground                     |  |  |
| 16                                    | DIR2                                                        | CMOS compatible input pin controls direction of current through OUT2 |  |  |

#### **Circuit Description**

#### Output Stage

Each output stage contains 4 power NPN transistors arranged in a traditional H bridge configuration. Current flow through the two outputs (OUTxA, OUTxB) in each H-bridge is controlled by the logic signal DIRx.

PWM input signals from the microprocessor, are filtered on chip and sent to the output stage. The duty cycle of the PWM signal is proportional to output voltage. The RC filter reduces the noise of the PWM input signal by slowing its slew rate: i.e., the output signal is converted from a square wave to an exponential sawtooth waveform. An external capacitor (Cx) controls the slew rate for each H bridge.

#### **Motor Direction Control**

When the voltage on the control pin (INx) is low, both halves of the H bridge are off (Table 1). When INx is high, DIR controls the flow of current through the H-bridge. If DIRx=0, current flows from OUTxA out to the coil and back in through OUTxB. If DIRx=1, current flows from OUTxB out to the coil and back in through OUTxA.

Table 1. Logic Control of H-Bridge

| Input | Direction | Outj  | outs  |
|-------|-----------|-------|-------|
| INX   | DIRX      | OUTxA | OUTxB |
| 0     | Х         | 0     | 0     |
| 1     | 0         | 1     | 0     |
| 1     | 1         | 0     | 1     |
|       |           |       |       |

#### Protection

The high side driver transistor in each H-bridge is current limited as a protection against a short circuit fault condition. If an over voltage or a thermal runaway fault conditions occurs, all outputs shut down.



3

#### **Package Specification**

#### PACKAGE DIMENSIONS IN mm (INCHES)

|                                      | D      |       |         |      |
|--------------------------------------|--------|-------|---------|------|
| Lead Count                           | Metric |       | English |      |
| -                                    | Max    | Min   | Max     | Min  |
| 16L PDIP<br>(internally fused leads) | 19.69  | 18.67 | .775    | .735 |

#### PACKAGE THERMAL DATA

| Thermal Data    |     | 16L PDIP                 |      |
|-----------------|-----|--------------------------|------|
|                 |     | (internally fused leads) |      |
| $R_{\Theta JC}$ | typ | 15                       | °C/W |
| $R_{\Theta JA}$ | typ | 50                       | °C/W |



| Ordering Information |                                   |  |  |
|----------------------|-----------------------------------|--|--|
| Part Number          | Description                       |  |  |
| CS3750ENF16          | 16L PDIP (internally fused leads) |  |  |

ON Semiconductor and the ON Logo are trademarks of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor reserves the right to make changes without further notice to any products herein. For additional information and the latest available information, please contact your local ON Semiconductor representative.